Linux kernel mirror (for testing)
git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel
os
linux
1/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Author: Huang Rui
23 *
24 */
25
26#include <linux/firmware.h>
27#include <drm/drm_drv.h>
28
29#include "amdgpu.h"
30#include "amdgpu_psp.h"
31#include "amdgpu_ucode.h"
32#include "amdgpu_xgmi.h"
33#include "soc15_common.h"
34#include "psp_v3_1.h"
35#include "psp_v10_0.h"
36#include "psp_v11_0.h"
37#include "psp_v11_0_8.h"
38#include "psp_v12_0.h"
39#include "psp_v13_0.h"
40
41#include "amdgpu_ras.h"
42#include "amdgpu_securedisplay.h"
43#include "amdgpu_atomfirmware.h"
44
45#define AMD_VBIOS_FILE_MAX_SIZE_B (1024*1024*3)
46
47static int psp_sysfs_init(struct amdgpu_device *adev);
48static void psp_sysfs_fini(struct amdgpu_device *adev);
49
50static int psp_load_smu_fw(struct psp_context *psp);
51static int psp_rap_terminate(struct psp_context *psp);
52static int psp_securedisplay_terminate(struct psp_context *psp);
53
54/*
55 * Due to DF Cstate management centralized to PMFW, the firmware
56 * loading sequence will be updated as below:
57 * - Load KDB
58 * - Load SYS_DRV
59 * - Load tOS
60 * - Load PMFW
61 * - Setup TMR
62 * - Load other non-psp fw
63 * - Load ASD
64 * - Load XGMI/RAS/HDCP/DTM TA if any
65 *
66 * This new sequence is required for
67 * - Arcturus and onwards
68 */
69static void psp_check_pmfw_centralized_cstate_management(struct psp_context *psp)
70{
71 struct amdgpu_device *adev = psp->adev;
72
73 if (amdgpu_sriov_vf(adev)) {
74 psp->pmfw_centralized_cstate_management = false;
75 return;
76 }
77
78 switch (adev->ip_versions[MP0_HWIP][0]) {
79 case IP_VERSION(11, 0, 0):
80 case IP_VERSION(11, 0, 4):
81 case IP_VERSION(11, 0, 5):
82 case IP_VERSION(11, 0, 7):
83 case IP_VERSION(11, 0, 9):
84 case IP_VERSION(11, 0, 11):
85 case IP_VERSION(11, 0, 12):
86 case IP_VERSION(11, 0, 13):
87 case IP_VERSION(13, 0, 0):
88 case IP_VERSION(13, 0, 2):
89 case IP_VERSION(13, 0, 7):
90 psp->pmfw_centralized_cstate_management = true;
91 break;
92 default:
93 psp->pmfw_centralized_cstate_management = false;
94 break;
95 }
96}
97
98static int psp_early_init(void *handle)
99{
100 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
101 struct psp_context *psp = &adev->psp;
102
103 switch (adev->ip_versions[MP0_HWIP][0]) {
104 case IP_VERSION(9, 0, 0):
105 psp_v3_1_set_psp_funcs(psp);
106 psp->autoload_supported = false;
107 break;
108 case IP_VERSION(10, 0, 0):
109 case IP_VERSION(10, 0, 1):
110 psp_v10_0_set_psp_funcs(psp);
111 psp->autoload_supported = false;
112 break;
113 case IP_VERSION(11, 0, 2):
114 case IP_VERSION(11, 0, 4):
115 psp_v11_0_set_psp_funcs(psp);
116 psp->autoload_supported = false;
117 break;
118 case IP_VERSION(11, 0, 0):
119 case IP_VERSION(11, 0, 5):
120 case IP_VERSION(11, 0, 9):
121 case IP_VERSION(11, 0, 7):
122 case IP_VERSION(11, 0, 11):
123 case IP_VERSION(11, 5, 0):
124 case IP_VERSION(11, 0, 12):
125 case IP_VERSION(11, 0, 13):
126 psp_v11_0_set_psp_funcs(psp);
127 psp->autoload_supported = true;
128 break;
129 case IP_VERSION(11, 0, 3):
130 case IP_VERSION(12, 0, 1):
131 psp_v12_0_set_psp_funcs(psp);
132 break;
133 case IP_VERSION(13, 0, 2):
134 psp_v13_0_set_psp_funcs(psp);
135 break;
136 case IP_VERSION(13, 0, 1):
137 case IP_VERSION(13, 0, 3):
138 case IP_VERSION(13, 0, 5):
139 case IP_VERSION(13, 0, 8):
140 psp_v13_0_set_psp_funcs(psp);
141 psp->autoload_supported = true;
142 break;
143 case IP_VERSION(11, 0, 8):
144 if (adev->apu_flags & AMD_APU_IS_CYAN_SKILLFISH2) {
145 psp_v11_0_8_set_psp_funcs(psp);
146 psp->autoload_supported = false;
147 }
148 break;
149 case IP_VERSION(13, 0, 0):
150 case IP_VERSION(13, 0, 7):
151 psp_v13_0_set_psp_funcs(psp);
152 psp->autoload_supported = true;
153 break;
154 default:
155 return -EINVAL;
156 }
157
158 psp->adev = adev;
159
160 psp_check_pmfw_centralized_cstate_management(psp);
161
162 return 0;
163}
164
165void psp_ta_free_shared_buf(struct ta_mem_context *mem_ctx)
166{
167 amdgpu_bo_free_kernel(&mem_ctx->shared_bo, &mem_ctx->shared_mc_addr,
168 &mem_ctx->shared_buf);
169}
170
171static void psp_free_shared_bufs(struct psp_context *psp)
172{
173 void *tmr_buf;
174 void **pptr;
175
176 /* free TMR memory buffer */
177 pptr = amdgpu_sriov_vf(psp->adev) ? &tmr_buf : NULL;
178 amdgpu_bo_free_kernel(&psp->tmr_bo, &psp->tmr_mc_addr, pptr);
179
180 /* free xgmi shared memory */
181 psp_ta_free_shared_buf(&psp->xgmi_context.context.mem_context);
182
183 /* free ras shared memory */
184 psp_ta_free_shared_buf(&psp->ras_context.context.mem_context);
185
186 /* free hdcp shared memory */
187 psp_ta_free_shared_buf(&psp->hdcp_context.context.mem_context);
188
189 /* free dtm shared memory */
190 psp_ta_free_shared_buf(&psp->dtm_context.context.mem_context);
191
192 /* free rap shared memory */
193 psp_ta_free_shared_buf(&psp->rap_context.context.mem_context);
194
195 /* free securedisplay shared memory */
196 psp_ta_free_shared_buf(&psp->securedisplay_context.context.mem_context);
197
198
199}
200
201static void psp_memory_training_fini(struct psp_context *psp)
202{
203 struct psp_memory_training_context *ctx = &psp->mem_train_ctx;
204
205 ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
206 kfree(ctx->sys_cache);
207 ctx->sys_cache = NULL;
208}
209
210static int psp_memory_training_init(struct psp_context *psp)
211{
212 int ret;
213 struct psp_memory_training_context *ctx = &psp->mem_train_ctx;
214
215 if (ctx->init != PSP_MEM_TRAIN_RESERVE_SUCCESS) {
216 DRM_DEBUG("memory training is not supported!\n");
217 return 0;
218 }
219
220 ctx->sys_cache = kzalloc(ctx->train_data_size, GFP_KERNEL);
221 if (ctx->sys_cache == NULL) {
222 DRM_ERROR("alloc mem_train_ctx.sys_cache failed!\n");
223 ret = -ENOMEM;
224 goto Err_out;
225 }
226
227 DRM_DEBUG("train_data_size:%llx,p2c_train_data_offset:%llx,c2p_train_data_offset:%llx.\n",
228 ctx->train_data_size,
229 ctx->p2c_train_data_offset,
230 ctx->c2p_train_data_offset);
231 ctx->init = PSP_MEM_TRAIN_INIT_SUCCESS;
232 return 0;
233
234Err_out:
235 psp_memory_training_fini(psp);
236 return ret;
237}
238
239/*
240 * Helper funciton to query psp runtime database entry
241 *
242 * @adev: amdgpu_device pointer
243 * @entry_type: the type of psp runtime database entry
244 * @db_entry: runtime database entry pointer
245 *
246 * Return false if runtime database doesn't exit or entry is invalid
247 * or true if the specific database entry is found, and copy to @db_entry
248 */
249static bool psp_get_runtime_db_entry(struct amdgpu_device *adev,
250 enum psp_runtime_entry_type entry_type,
251 void *db_entry)
252{
253 uint64_t db_header_pos, db_dir_pos;
254 struct psp_runtime_data_header db_header = {0};
255 struct psp_runtime_data_directory db_dir = {0};
256 bool ret = false;
257 int i;
258
259 db_header_pos = adev->gmc.mc_vram_size - PSP_RUNTIME_DB_OFFSET;
260 db_dir_pos = db_header_pos + sizeof(struct psp_runtime_data_header);
261
262 /* read runtime db header from vram */
263 amdgpu_device_vram_access(adev, db_header_pos, (uint32_t *)&db_header,
264 sizeof(struct psp_runtime_data_header), false);
265
266 if (db_header.cookie != PSP_RUNTIME_DB_COOKIE_ID) {
267 /* runtime db doesn't exist, exit */
268 dev_warn(adev->dev, "PSP runtime database doesn't exist\n");
269 return false;
270 }
271
272 /* read runtime database entry from vram */
273 amdgpu_device_vram_access(adev, db_dir_pos, (uint32_t *)&db_dir,
274 sizeof(struct psp_runtime_data_directory), false);
275
276 if (db_dir.entry_count >= PSP_RUNTIME_DB_DIAG_ENTRY_MAX_COUNT) {
277 /* invalid db entry count, exit */
278 dev_warn(adev->dev, "Invalid PSP runtime database entry count\n");
279 return false;
280 }
281
282 /* look up for requested entry type */
283 for (i = 0; i < db_dir.entry_count && !ret; i++) {
284 if (db_dir.entry_list[i].entry_type == entry_type) {
285 switch (entry_type) {
286 case PSP_RUNTIME_ENTRY_TYPE_BOOT_CONFIG:
287 if (db_dir.entry_list[i].size < sizeof(struct psp_runtime_boot_cfg_entry)) {
288 /* invalid db entry size */
289 dev_warn(adev->dev, "Invalid PSP runtime database boot cfg entry size\n");
290 return false;
291 }
292 /* read runtime database entry */
293 amdgpu_device_vram_access(adev, db_header_pos + db_dir.entry_list[i].offset,
294 (uint32_t *)db_entry, sizeof(struct psp_runtime_boot_cfg_entry), false);
295 ret = true;
296 break;
297 case PSP_RUNTIME_ENTRY_TYPE_PPTABLE_ERR_STATUS:
298 if (db_dir.entry_list[i].size < sizeof(struct psp_runtime_scpm_entry)) {
299 /* invalid db entry size */
300 dev_warn(adev->dev, "Invalid PSP runtime database scpm entry size\n");
301 return false;
302 }
303 /* read runtime database entry */
304 amdgpu_device_vram_access(adev, db_header_pos + db_dir.entry_list[i].offset,
305 (uint32_t *)db_entry, sizeof(struct psp_runtime_scpm_entry), false);
306 ret = true;
307 break;
308 default:
309 ret = false;
310 break;
311 }
312 }
313 }
314
315 return ret;
316}
317
318static int psp_init_sriov_microcode(struct psp_context *psp)
319{
320 struct amdgpu_device *adev = psp->adev;
321 int ret = 0;
322
323 switch (adev->ip_versions[MP0_HWIP][0]) {
324 case IP_VERSION(9, 0, 0):
325 ret = psp_init_cap_microcode(psp, "vega10");
326 break;
327 case IP_VERSION(11, 0, 9):
328 ret = psp_init_cap_microcode(psp, "navi12");
329 break;
330 case IP_VERSION(11, 0, 7):
331 ret = psp_init_cap_microcode(psp, "sienna_cichlid");
332 break;
333 case IP_VERSION(13, 0, 2):
334 ret = psp_init_cap_microcode(psp, "aldebaran");
335 ret &= psp_init_ta_microcode(psp, "aldebaran");
336 break;
337 default:
338 BUG();
339 break;
340 }
341
342 return ret;
343}
344
345static int psp_sw_init(void *handle)
346{
347 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
348 struct psp_context *psp = &adev->psp;
349 int ret;
350 struct psp_runtime_boot_cfg_entry boot_cfg_entry;
351 struct psp_memory_training_context *mem_training_ctx = &psp->mem_train_ctx;
352 struct psp_runtime_scpm_entry scpm_entry;
353
354 psp->cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
355 if (!psp->cmd) {
356 DRM_ERROR("Failed to allocate memory to command buffer!\n");
357 ret = -ENOMEM;
358 }
359
360 if (amdgpu_sriov_vf(adev))
361 ret = psp_init_sriov_microcode(psp);
362 else
363 ret = psp_init_microcode(psp);
364 if (ret) {
365 DRM_ERROR("Failed to load psp firmware!\n");
366 return ret;
367 }
368
369 adev->psp.xgmi_context.supports_extended_data =
370 !adev->gmc.xgmi.connected_to_cpu &&
371 adev->ip_versions[MP0_HWIP][0] == IP_VERSION(13, 0, 2);
372
373 memset(&scpm_entry, 0, sizeof(scpm_entry));
374 if ((psp_get_runtime_db_entry(adev,
375 PSP_RUNTIME_ENTRY_TYPE_PPTABLE_ERR_STATUS,
376 &scpm_entry)) &&
377 (SCPM_DISABLE != scpm_entry.scpm_status)) {
378 adev->scpm_enabled = true;
379 adev->scpm_status = scpm_entry.scpm_status;
380 } else {
381 adev->scpm_enabled = false;
382 adev->scpm_status = SCPM_DISABLE;
383 }
384
385 /* TODO: stop gpu driver services and print alarm if scpm is enabled with error status */
386
387 memset(&boot_cfg_entry, 0, sizeof(boot_cfg_entry));
388 if (psp_get_runtime_db_entry(adev,
389 PSP_RUNTIME_ENTRY_TYPE_BOOT_CONFIG,
390 &boot_cfg_entry)) {
391 psp->boot_cfg_bitmask = boot_cfg_entry.boot_cfg_bitmask;
392 if ((psp->boot_cfg_bitmask) &
393 BOOT_CFG_FEATURE_TWO_STAGE_DRAM_TRAINING) {
394 /* If psp runtime database exists, then
395 * only enable two stage memory training
396 * when TWO_STAGE_DRAM_TRAINING bit is set
397 * in runtime database */
398 mem_training_ctx->enable_mem_training = true;
399 }
400
401 } else {
402 /* If psp runtime database doesn't exist or
403 * is invalid, force enable two stage memory
404 * training */
405 mem_training_ctx->enable_mem_training = true;
406 }
407
408 if (mem_training_ctx->enable_mem_training) {
409 ret = psp_memory_training_init(psp);
410 if (ret) {
411 DRM_ERROR("Failed to initialize memory training!\n");
412 return ret;
413 }
414
415 ret = psp_mem_training(psp, PSP_MEM_TRAIN_COLD_BOOT);
416 if (ret) {
417 DRM_ERROR("Failed to process memory training!\n");
418 return ret;
419 }
420 }
421
422 if (adev->ip_versions[MP0_HWIP][0] == IP_VERSION(11, 0, 0) ||
423 adev->ip_versions[MP0_HWIP][0] == IP_VERSION(11, 0, 7)) {
424 ret= psp_sysfs_init(adev);
425 if (ret) {
426 return ret;
427 }
428 }
429
430 ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
431 amdgpu_sriov_vf(adev) ?
432 AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT,
433 &psp->fw_pri_bo,
434 &psp->fw_pri_mc_addr,
435 &psp->fw_pri_buf);
436 if (ret)
437 return ret;
438
439 ret = amdgpu_bo_create_kernel(adev, PSP_FENCE_BUFFER_SIZE, PAGE_SIZE,
440 AMDGPU_GEM_DOMAIN_VRAM,
441 &psp->fence_buf_bo,
442 &psp->fence_buf_mc_addr,
443 &psp->fence_buf);
444 if (ret)
445 goto failed1;
446
447 ret = amdgpu_bo_create_kernel(adev, PSP_CMD_BUFFER_SIZE, PAGE_SIZE,
448 AMDGPU_GEM_DOMAIN_VRAM,
449 &psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
450 (void **)&psp->cmd_buf_mem);
451 if (ret)
452 goto failed2;
453
454 return 0;
455
456failed2:
457 amdgpu_bo_free_kernel(&psp->fw_pri_bo,
458 &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
459failed1:
460 amdgpu_bo_free_kernel(&psp->fence_buf_bo,
461 &psp->fence_buf_mc_addr, &psp->fence_buf);
462 return ret;
463}
464
465static int psp_sw_fini(void *handle)
466{
467 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
468 struct psp_context *psp = &adev->psp;
469 struct psp_gfx_cmd_resp *cmd = psp->cmd;
470
471 psp_memory_training_fini(psp);
472 if (psp->sos_fw) {
473 release_firmware(psp->sos_fw);
474 psp->sos_fw = NULL;
475 }
476 if (psp->asd_fw) {
477 release_firmware(psp->asd_fw);
478 psp->asd_fw = NULL;
479 }
480 if (psp->ta_fw) {
481 release_firmware(psp->ta_fw);
482 psp->ta_fw = NULL;
483 }
484 if (adev->psp.cap_fw) {
485 release_firmware(psp->cap_fw);
486 psp->cap_fw = NULL;
487 }
488
489 if (adev->ip_versions[MP0_HWIP][0] == IP_VERSION(11, 0, 0) ||
490 adev->ip_versions[MP0_HWIP][0] == IP_VERSION(11, 0, 7))
491 psp_sysfs_fini(adev);
492
493 kfree(cmd);
494 cmd = NULL;
495
496 amdgpu_bo_free_kernel(&psp->fw_pri_bo,
497 &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
498 amdgpu_bo_free_kernel(&psp->fence_buf_bo,
499 &psp->fence_buf_mc_addr, &psp->fence_buf);
500 amdgpu_bo_free_kernel(&psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
501 (void **)&psp->cmd_buf_mem);
502
503 return 0;
504}
505
506int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
507 uint32_t reg_val, uint32_t mask, bool check_changed)
508{
509 uint32_t val;
510 int i;
511 struct amdgpu_device *adev = psp->adev;
512
513 if (psp->adev->no_hw_access)
514 return 0;
515
516 for (i = 0; i < adev->usec_timeout; i++) {
517 val = RREG32(reg_index);
518 if (check_changed) {
519 if (val != reg_val)
520 return 0;
521 } else {
522 if ((val & mask) == reg_val)
523 return 0;
524 }
525 udelay(1);
526 }
527
528 return -ETIME;
529}
530
531static const char *psp_gfx_cmd_name(enum psp_gfx_cmd_id cmd_id)
532{
533 switch (cmd_id) {
534 case GFX_CMD_ID_LOAD_TA:
535 return "LOAD_TA";
536 case GFX_CMD_ID_UNLOAD_TA:
537 return "UNLOAD_TA";
538 case GFX_CMD_ID_INVOKE_CMD:
539 return "INVOKE_CMD";
540 case GFX_CMD_ID_LOAD_ASD:
541 return "LOAD_ASD";
542 case GFX_CMD_ID_SETUP_TMR:
543 return "SETUP_TMR";
544 case GFX_CMD_ID_LOAD_IP_FW:
545 return "LOAD_IP_FW";
546 case GFX_CMD_ID_DESTROY_TMR:
547 return "DESTROY_TMR";
548 case GFX_CMD_ID_SAVE_RESTORE:
549 return "SAVE_RESTORE_IP_FW";
550 case GFX_CMD_ID_SETUP_VMR:
551 return "SETUP_VMR";
552 case GFX_CMD_ID_DESTROY_VMR:
553 return "DESTROY_VMR";
554 case GFX_CMD_ID_PROG_REG:
555 return "PROG_REG";
556 case GFX_CMD_ID_GET_FW_ATTESTATION:
557 return "GET_FW_ATTESTATION";
558 case GFX_CMD_ID_LOAD_TOC:
559 return "ID_LOAD_TOC";
560 case GFX_CMD_ID_AUTOLOAD_RLC:
561 return "AUTOLOAD_RLC";
562 case GFX_CMD_ID_BOOT_CFG:
563 return "BOOT_CFG";
564 default:
565 return "UNKNOWN CMD";
566 }
567}
568
569static int
570psp_cmd_submit_buf(struct psp_context *psp,
571 struct amdgpu_firmware_info *ucode,
572 struct psp_gfx_cmd_resp *cmd, uint64_t fence_mc_addr)
573{
574 int ret;
575 int index, idx;
576 int timeout = 20000;
577 bool ras_intr = false;
578 bool skip_unsupport = false;
579
580 if (psp->adev->no_hw_access)
581 return 0;
582
583 if (!drm_dev_enter(adev_to_drm(psp->adev), &idx))
584 return 0;
585
586 memset(psp->cmd_buf_mem, 0, PSP_CMD_BUFFER_SIZE);
587
588 memcpy(psp->cmd_buf_mem, cmd, sizeof(struct psp_gfx_cmd_resp));
589
590 index = atomic_inc_return(&psp->fence_value);
591 ret = psp_ring_cmd_submit(psp, psp->cmd_buf_mc_addr, fence_mc_addr, index);
592 if (ret) {
593 atomic_dec(&psp->fence_value);
594 goto exit;
595 }
596
597 amdgpu_device_invalidate_hdp(psp->adev, NULL);
598 while (*((unsigned int *)psp->fence_buf) != index) {
599 if (--timeout == 0)
600 break;
601 /*
602 * Shouldn't wait for timeout when err_event_athub occurs,
603 * because gpu reset thread triggered and lock resource should
604 * be released for psp resume sequence.
605 */
606 ras_intr = amdgpu_ras_intr_triggered();
607 if (ras_intr)
608 break;
609 usleep_range(10, 100);
610 amdgpu_device_invalidate_hdp(psp->adev, NULL);
611 }
612
613 /* We allow TEE_ERROR_NOT_SUPPORTED for VMR command and PSP_ERR_UNKNOWN_COMMAND in SRIOV */
614 skip_unsupport = (psp->cmd_buf_mem->resp.status == TEE_ERROR_NOT_SUPPORTED ||
615 psp->cmd_buf_mem->resp.status == PSP_ERR_UNKNOWN_COMMAND) && amdgpu_sriov_vf(psp->adev);
616
617 memcpy((void*)&cmd->resp, (void*)&psp->cmd_buf_mem->resp, sizeof(struct psp_gfx_resp));
618
619 /* In some cases, psp response status is not 0 even there is no
620 * problem while the command is submitted. Some version of PSP FW
621 * doesn't write 0 to that field.
622 * So here we would like to only print a warning instead of an error
623 * during psp initialization to avoid breaking hw_init and it doesn't
624 * return -EINVAL.
625 */
626 if (!skip_unsupport && (psp->cmd_buf_mem->resp.status || !timeout) && !ras_intr) {
627 if (ucode)
628 DRM_WARN("failed to load ucode %s(0x%X) ",
629 amdgpu_ucode_name(ucode->ucode_id), ucode->ucode_id);
630 DRM_WARN("psp gfx command %s(0x%X) failed and response status is (0x%X)\n",
631 psp_gfx_cmd_name(psp->cmd_buf_mem->cmd_id), psp->cmd_buf_mem->cmd_id,
632 psp->cmd_buf_mem->resp.status);
633 /* If any firmware (including CAP) load fails under SRIOV, it should
634 * return failure to stop the VF from initializing.
635 * Also return failure in case of timeout
636 */
637 if ((ucode && amdgpu_sriov_vf(psp->adev)) || !timeout) {
638 ret = -EINVAL;
639 goto exit;
640 }
641 }
642
643 if (ucode) {
644 ucode->tmr_mc_addr_lo = psp->cmd_buf_mem->resp.fw_addr_lo;
645 ucode->tmr_mc_addr_hi = psp->cmd_buf_mem->resp.fw_addr_hi;
646 }
647
648exit:
649 drm_dev_exit(idx);
650 return ret;
651}
652
653static struct psp_gfx_cmd_resp *acquire_psp_cmd_buf(struct psp_context *psp)
654{
655 struct psp_gfx_cmd_resp *cmd = psp->cmd;
656
657 mutex_lock(&psp->mutex);
658
659 memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));
660
661 return cmd;
662}
663
664static void release_psp_cmd_buf(struct psp_context *psp)
665{
666 mutex_unlock(&psp->mutex);
667}
668
669static void psp_prep_tmr_cmd_buf(struct psp_context *psp,
670 struct psp_gfx_cmd_resp *cmd,
671 uint64_t tmr_mc, struct amdgpu_bo *tmr_bo)
672{
673 struct amdgpu_device *adev = psp->adev;
674 uint32_t size = amdgpu_bo_size(tmr_bo);
675 uint64_t tmr_pa = amdgpu_gmc_vram_pa(adev, tmr_bo);
676
677 if (amdgpu_sriov_vf(psp->adev))
678 cmd->cmd_id = GFX_CMD_ID_SETUP_VMR;
679 else
680 cmd->cmd_id = GFX_CMD_ID_SETUP_TMR;
681 cmd->cmd.cmd_setup_tmr.buf_phy_addr_lo = lower_32_bits(tmr_mc);
682 cmd->cmd.cmd_setup_tmr.buf_phy_addr_hi = upper_32_bits(tmr_mc);
683 cmd->cmd.cmd_setup_tmr.buf_size = size;
684 cmd->cmd.cmd_setup_tmr.bitfield.virt_phy_addr = 1;
685 cmd->cmd.cmd_setup_tmr.system_phy_addr_lo = lower_32_bits(tmr_pa);
686 cmd->cmd.cmd_setup_tmr.system_phy_addr_hi = upper_32_bits(tmr_pa);
687}
688
689static void psp_prep_load_toc_cmd_buf(struct psp_gfx_cmd_resp *cmd,
690 uint64_t pri_buf_mc, uint32_t size)
691{
692 cmd->cmd_id = GFX_CMD_ID_LOAD_TOC;
693 cmd->cmd.cmd_load_toc.toc_phy_addr_lo = lower_32_bits(pri_buf_mc);
694 cmd->cmd.cmd_load_toc.toc_phy_addr_hi = upper_32_bits(pri_buf_mc);
695 cmd->cmd.cmd_load_toc.toc_size = size;
696}
697
698/* Issue LOAD TOC cmd to PSP to part toc and calculate tmr size needed */
699static int psp_load_toc(struct psp_context *psp,
700 uint32_t *tmr_size)
701{
702 int ret;
703 struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
704
705 /* Copy toc to psp firmware private buffer */
706 psp_copy_fw(psp, psp->toc.start_addr, psp->toc.size_bytes);
707
708 psp_prep_load_toc_cmd_buf(cmd, psp->fw_pri_mc_addr, psp->toc.size_bytes);
709
710 ret = psp_cmd_submit_buf(psp, NULL, cmd,
711 psp->fence_buf_mc_addr);
712 if (!ret)
713 *tmr_size = psp->cmd_buf_mem->resp.tmr_size;
714
715 release_psp_cmd_buf(psp);
716
717 return ret;
718}
719
720/* Set up Trusted Memory Region */
721static int psp_tmr_init(struct psp_context *psp)
722{
723 int ret;
724 int tmr_size;
725 void *tmr_buf;
726 void **pptr;
727
728 /*
729 * According to HW engineer, they prefer the TMR address be "naturally
730 * aligned" , e.g. the start address be an integer divide of TMR size.
731 *
732 * Note: this memory need be reserved till the driver
733 * uninitializes.
734 */
735 tmr_size = PSP_TMR_SIZE(psp->adev);
736
737 /* For ASICs support RLC autoload, psp will parse the toc
738 * and calculate the total size of TMR needed */
739 if (!amdgpu_sriov_vf(psp->adev) &&
740 psp->toc.start_addr &&
741 psp->toc.size_bytes &&
742 psp->fw_pri_buf) {
743 ret = psp_load_toc(psp, &tmr_size);
744 if (ret) {
745 DRM_ERROR("Failed to load toc\n");
746 return ret;
747 }
748 }
749
750 pptr = amdgpu_sriov_vf(psp->adev) ? &tmr_buf : NULL;
751 ret = amdgpu_bo_create_kernel(psp->adev, tmr_size, PSP_TMR_SIZE(psp->adev),
752 AMDGPU_GEM_DOMAIN_VRAM,
753 &psp->tmr_bo, &psp->tmr_mc_addr, pptr);
754
755 return ret;
756}
757
758static bool psp_skip_tmr(struct psp_context *psp)
759{
760 switch (psp->adev->ip_versions[MP0_HWIP][0]) {
761 case IP_VERSION(11, 0, 9):
762 case IP_VERSION(11, 0, 7):
763 case IP_VERSION(13, 0, 2):
764 return true;
765 default:
766 return false;
767 }
768}
769
770static int psp_tmr_load(struct psp_context *psp)
771{
772 int ret;
773 struct psp_gfx_cmd_resp *cmd;
774
775 /* For Navi12 and CHIP_SIENNA_CICHLID SRIOV, do not set up TMR.
776 * Already set up by host driver.
777 */
778 if (amdgpu_sriov_vf(psp->adev) && psp_skip_tmr(psp))
779 return 0;
780
781 cmd = acquire_psp_cmd_buf(psp);
782
783 psp_prep_tmr_cmd_buf(psp, cmd, psp->tmr_mc_addr, psp->tmr_bo);
784 DRM_INFO("reserve 0x%lx from 0x%llx for PSP TMR\n",
785 amdgpu_bo_size(psp->tmr_bo), psp->tmr_mc_addr);
786
787 ret = psp_cmd_submit_buf(psp, NULL, cmd,
788 psp->fence_buf_mc_addr);
789
790 release_psp_cmd_buf(psp);
791
792 return ret;
793}
794
795static void psp_prep_tmr_unload_cmd_buf(struct psp_context *psp,
796 struct psp_gfx_cmd_resp *cmd)
797{
798 if (amdgpu_sriov_vf(psp->adev))
799 cmd->cmd_id = GFX_CMD_ID_DESTROY_VMR;
800 else
801 cmd->cmd_id = GFX_CMD_ID_DESTROY_TMR;
802}
803
804static int psp_tmr_unload(struct psp_context *psp)
805{
806 int ret;
807 struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
808
809 psp_prep_tmr_unload_cmd_buf(psp, cmd);
810 DRM_INFO("free PSP TMR buffer\n");
811
812 ret = psp_cmd_submit_buf(psp, NULL, cmd,
813 psp->fence_buf_mc_addr);
814
815 release_psp_cmd_buf(psp);
816
817 return ret;
818}
819
820static int psp_tmr_terminate(struct psp_context *psp)
821{
822 return psp_tmr_unload(psp);
823}
824
825int psp_get_fw_attestation_records_addr(struct psp_context *psp,
826 uint64_t *output_ptr)
827{
828 int ret;
829 struct psp_gfx_cmd_resp *cmd;
830
831 if (!output_ptr)
832 return -EINVAL;
833
834 if (amdgpu_sriov_vf(psp->adev))
835 return 0;
836
837 cmd = acquire_psp_cmd_buf(psp);
838
839 cmd->cmd_id = GFX_CMD_ID_GET_FW_ATTESTATION;
840
841 ret = psp_cmd_submit_buf(psp, NULL, cmd,
842 psp->fence_buf_mc_addr);
843
844 if (!ret) {
845 *output_ptr = ((uint64_t)cmd->resp.uresp.fwar_db_info.fwar_db_addr_lo) +
846 ((uint64_t)cmd->resp.uresp.fwar_db_info.fwar_db_addr_hi << 32);
847 }
848
849 release_psp_cmd_buf(psp);
850
851 return ret;
852}
853
854static int psp_boot_config_get(struct amdgpu_device *adev, uint32_t *boot_cfg)
855{
856 struct psp_context *psp = &adev->psp;
857 struct psp_gfx_cmd_resp *cmd;
858 int ret;
859
860 if (amdgpu_sriov_vf(adev))
861 return 0;
862
863 cmd = acquire_psp_cmd_buf(psp);
864
865 cmd->cmd_id = GFX_CMD_ID_BOOT_CFG;
866 cmd->cmd.boot_cfg.sub_cmd = BOOTCFG_CMD_GET;
867
868 ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
869 if (!ret) {
870 *boot_cfg =
871 (cmd->resp.uresp.boot_cfg.boot_cfg & BOOT_CONFIG_GECC) ? 1 : 0;
872 }
873
874 release_psp_cmd_buf(psp);
875
876 return ret;
877}
878
879static int psp_boot_config_set(struct amdgpu_device *adev, uint32_t boot_cfg)
880{
881 int ret;
882 struct psp_context *psp = &adev->psp;
883 struct psp_gfx_cmd_resp *cmd;
884
885 if (amdgpu_sriov_vf(adev))
886 return 0;
887
888 cmd = acquire_psp_cmd_buf(psp);
889
890 cmd->cmd_id = GFX_CMD_ID_BOOT_CFG;
891 cmd->cmd.boot_cfg.sub_cmd = BOOTCFG_CMD_SET;
892 cmd->cmd.boot_cfg.boot_config = boot_cfg;
893 cmd->cmd.boot_cfg.boot_config_valid = boot_cfg;
894
895 ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
896
897 release_psp_cmd_buf(psp);
898
899 return ret;
900}
901
902static int psp_rl_load(struct amdgpu_device *adev)
903{
904 int ret;
905 struct psp_context *psp = &adev->psp;
906 struct psp_gfx_cmd_resp *cmd;
907
908 if (!is_psp_fw_valid(psp->rl))
909 return 0;
910
911 cmd = acquire_psp_cmd_buf(psp);
912
913 memset(psp->fw_pri_buf, 0, PSP_1_MEG);
914 memcpy(psp->fw_pri_buf, psp->rl.start_addr, psp->rl.size_bytes);
915
916 cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
917 cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(psp->fw_pri_mc_addr);
918 cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(psp->fw_pri_mc_addr);
919 cmd->cmd.cmd_load_ip_fw.fw_size = psp->rl.size_bytes;
920 cmd->cmd.cmd_load_ip_fw.fw_type = GFX_FW_TYPE_REG_LIST;
921
922 ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
923
924 release_psp_cmd_buf(psp);
925
926 return ret;
927}
928
929static int psp_asd_initialize(struct psp_context *psp)
930{
931 int ret;
932
933 /* If PSP version doesn't match ASD version, asd loading will be failed.
934 * add workaround to bypass it for sriov now.
935 * TODO: add version check to make it common
936 */
937 if (amdgpu_sriov_vf(psp->adev) || !psp->asd_context.bin_desc.size_bytes)
938 return 0;
939
940 psp->asd_context.mem_context.shared_mc_addr = 0;
941 psp->asd_context.mem_context.shared_mem_size = PSP_ASD_SHARED_MEM_SIZE;
942 psp->asd_context.ta_load_type = GFX_CMD_ID_LOAD_ASD;
943
944 ret = psp_ta_load(psp, &psp->asd_context);
945 if (!ret)
946 psp->asd_context.initialized = true;
947
948 return ret;
949}
950
951static void psp_prep_ta_unload_cmd_buf(struct psp_gfx_cmd_resp *cmd,
952 uint32_t session_id)
953{
954 cmd->cmd_id = GFX_CMD_ID_UNLOAD_TA;
955 cmd->cmd.cmd_unload_ta.session_id = session_id;
956}
957
958int psp_ta_unload(struct psp_context *psp, struct ta_context *context)
959{
960 int ret;
961 struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
962
963 psp_prep_ta_unload_cmd_buf(cmd, context->session_id);
964
965 ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
966
967 release_psp_cmd_buf(psp);
968
969 return ret;
970}
971
972static int psp_asd_terminate(struct psp_context *psp)
973{
974 int ret;
975
976 if (amdgpu_sriov_vf(psp->adev))
977 return 0;
978
979 if (!psp->asd_context.initialized)
980 return 0;
981
982 ret = psp_ta_unload(psp, &psp->asd_context);
983 if (!ret)
984 psp->asd_context.initialized = false;
985
986 return ret;
987}
988
989static void psp_prep_reg_prog_cmd_buf(struct psp_gfx_cmd_resp *cmd,
990 uint32_t id, uint32_t value)
991{
992 cmd->cmd_id = GFX_CMD_ID_PROG_REG;
993 cmd->cmd.cmd_setup_reg_prog.reg_value = value;
994 cmd->cmd.cmd_setup_reg_prog.reg_id = id;
995}
996
997int psp_reg_program(struct psp_context *psp, enum psp_reg_prog_id reg,
998 uint32_t value)
999{
1000 struct psp_gfx_cmd_resp *cmd;
1001 int ret = 0;
1002
1003 if (reg >= PSP_REG_LAST)
1004 return -EINVAL;
1005
1006 cmd = acquire_psp_cmd_buf(psp);
1007
1008 psp_prep_reg_prog_cmd_buf(cmd, reg, value);
1009 ret = psp_cmd_submit_buf(psp, NULL, cmd, psp->fence_buf_mc_addr);
1010 if (ret)
1011 DRM_ERROR("PSP failed to program reg id %d", reg);
1012
1013 release_psp_cmd_buf(psp);
1014
1015 return ret;
1016}
1017
1018static void psp_prep_ta_load_cmd_buf(struct psp_gfx_cmd_resp *cmd,
1019 uint64_t ta_bin_mc,
1020 struct ta_context *context)
1021{
1022 cmd->cmd_id = context->ta_load_type;
1023 cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(ta_bin_mc);
1024 cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(ta_bin_mc);
1025 cmd->cmd.cmd_load_ta.app_len = context->bin_desc.size_bytes;
1026
1027 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo =
1028 lower_32_bits(context->mem_context.shared_mc_addr);
1029 cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi =
1030 upper_32_bits(context->mem_context.shared_mc_addr);
1031 cmd->cmd.cmd_load_ta.cmd_buf_len = context->mem_context.shared_mem_size;
1032}
1033
1034int psp_ta_init_shared_buf(struct psp_context *psp,
1035 struct ta_mem_context *mem_ctx)
1036{
1037 /*
1038 * Allocate 16k memory aligned to 4k from Frame Buffer (local
1039 * physical) for ta to host memory
1040 */
1041 return amdgpu_bo_create_kernel(psp->adev, mem_ctx->shared_mem_size,
1042 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
1043 &mem_ctx->shared_bo,
1044 &mem_ctx->shared_mc_addr,
1045 &mem_ctx->shared_buf);
1046}
1047
1048static void psp_prep_ta_invoke_indirect_cmd_buf(struct psp_gfx_cmd_resp *cmd,
1049 uint32_t ta_cmd_id,
1050 struct ta_context *context)
1051{
1052 cmd->cmd_id = GFX_CMD_ID_INVOKE_CMD;
1053 cmd->cmd.cmd_invoke_cmd.session_id = context->session_id;
1054 cmd->cmd.cmd_invoke_cmd.ta_cmd_id = ta_cmd_id;
1055
1056 cmd->cmd.cmd_invoke_cmd.buf.num_desc = 1;
1057 cmd->cmd.cmd_invoke_cmd.buf.total_size = context->mem_context.shared_mem_size;
1058 cmd->cmd.cmd_invoke_cmd.buf.buf_desc[0].buf_size = context->mem_context.shared_mem_size;
1059 cmd->cmd.cmd_invoke_cmd.buf.buf_desc[0].buf_phy_addr_lo =
1060 lower_32_bits(context->mem_context.shared_mc_addr);
1061 cmd->cmd.cmd_invoke_cmd.buf.buf_desc[0].buf_phy_addr_hi =
1062 upper_32_bits(context->mem_context.shared_mc_addr);
1063}
1064
1065int psp_ta_invoke_indirect(struct psp_context *psp,
1066 uint32_t ta_cmd_id,
1067 struct ta_context *context)
1068{
1069 int ret;
1070 struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
1071
1072 psp_prep_ta_invoke_indirect_cmd_buf(cmd, ta_cmd_id, context);
1073
1074 ret = psp_cmd_submit_buf(psp, NULL, cmd,
1075 psp->fence_buf_mc_addr);
1076
1077 context->resp_status = cmd->resp.status;
1078
1079 release_psp_cmd_buf(psp);
1080
1081 return ret;
1082}
1083
1084static void psp_prep_ta_invoke_cmd_buf(struct psp_gfx_cmd_resp *cmd,
1085 uint32_t ta_cmd_id,
1086 uint32_t session_id)
1087{
1088 cmd->cmd_id = GFX_CMD_ID_INVOKE_CMD;
1089 cmd->cmd.cmd_invoke_cmd.session_id = session_id;
1090 cmd->cmd.cmd_invoke_cmd.ta_cmd_id = ta_cmd_id;
1091}
1092
1093int psp_ta_invoke(struct psp_context *psp,
1094 uint32_t ta_cmd_id,
1095 struct ta_context *context)
1096{
1097 int ret;
1098 struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
1099
1100 psp_prep_ta_invoke_cmd_buf(cmd, ta_cmd_id, context->session_id);
1101
1102 ret = psp_cmd_submit_buf(psp, NULL, cmd,
1103 psp->fence_buf_mc_addr);
1104
1105 context->resp_status = cmd->resp.status;
1106
1107 release_psp_cmd_buf(psp);
1108
1109 return ret;
1110}
1111
1112int psp_ta_load(struct psp_context *psp, struct ta_context *context)
1113{
1114 int ret;
1115 struct psp_gfx_cmd_resp *cmd;
1116
1117 cmd = acquire_psp_cmd_buf(psp);
1118
1119 psp_copy_fw(psp, context->bin_desc.start_addr,
1120 context->bin_desc.size_bytes);
1121
1122 psp_prep_ta_load_cmd_buf(cmd, psp->fw_pri_mc_addr, context);
1123
1124 ret = psp_cmd_submit_buf(psp, NULL, cmd,
1125 psp->fence_buf_mc_addr);
1126
1127 context->resp_status = cmd->resp.status;
1128
1129 if (!ret) {
1130 context->session_id = cmd->resp.session_id;
1131 }
1132
1133 release_psp_cmd_buf(psp);
1134
1135 return ret;
1136}
1137
1138int psp_xgmi_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
1139{
1140 return psp_ta_invoke(psp, ta_cmd_id, &psp->xgmi_context.context);
1141}
1142
1143int psp_xgmi_terminate(struct psp_context *psp)
1144{
1145 int ret;
1146 struct amdgpu_device *adev = psp->adev;
1147
1148 /* XGMI TA unload currently is not supported on Arcturus/Aldebaran A+A */
1149 if (adev->ip_versions[MP0_HWIP][0] == IP_VERSION(11, 0, 4) ||
1150 (adev->ip_versions[MP0_HWIP][0] == IP_VERSION(13, 0, 2) &&
1151 adev->gmc.xgmi.connected_to_cpu))
1152 return 0;
1153
1154 if (!psp->xgmi_context.context.initialized)
1155 return 0;
1156
1157 ret = psp_ta_unload(psp, &psp->xgmi_context.context);
1158
1159 psp->xgmi_context.context.initialized = false;
1160
1161 return ret;
1162}
1163
1164int psp_xgmi_initialize(struct psp_context *psp, bool set_extended_data, bool load_ta)
1165{
1166 struct ta_xgmi_shared_memory *xgmi_cmd;
1167 int ret;
1168
1169 if (!psp->ta_fw ||
1170 !psp->xgmi_context.context.bin_desc.size_bytes ||
1171 !psp->xgmi_context.context.bin_desc.start_addr)
1172 return -ENOENT;
1173
1174 if (!load_ta)
1175 goto invoke;
1176
1177 psp->xgmi_context.context.mem_context.shared_mem_size = PSP_XGMI_SHARED_MEM_SIZE;
1178 psp->xgmi_context.context.ta_load_type = GFX_CMD_ID_LOAD_TA;
1179
1180 if (!psp->xgmi_context.context.mem_context.shared_buf) {
1181 ret = psp_ta_init_shared_buf(psp, &psp->xgmi_context.context.mem_context);
1182 if (ret)
1183 return ret;
1184 }
1185
1186 /* Load XGMI TA */
1187 ret = psp_ta_load(psp, &psp->xgmi_context.context);
1188 if (!ret)
1189 psp->xgmi_context.context.initialized = true;
1190 else
1191 return ret;
1192
1193invoke:
1194 /* Initialize XGMI session */
1195 xgmi_cmd = (struct ta_xgmi_shared_memory *)(psp->xgmi_context.context.mem_context.shared_buf);
1196 memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
1197 xgmi_cmd->flag_extend_link_record = set_extended_data;
1198 xgmi_cmd->cmd_id = TA_COMMAND_XGMI__INITIALIZE;
1199
1200 ret = psp_xgmi_invoke(psp, xgmi_cmd->cmd_id);
1201
1202 return ret;
1203}
1204
1205int psp_xgmi_get_hive_id(struct psp_context *psp, uint64_t *hive_id)
1206{
1207 struct ta_xgmi_shared_memory *xgmi_cmd;
1208 int ret;
1209
1210 xgmi_cmd = (struct ta_xgmi_shared_memory *)psp->xgmi_context.context.mem_context.shared_buf;
1211 memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
1212
1213 xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_HIVE_ID;
1214
1215 /* Invoke xgmi ta to get hive id */
1216 ret = psp_xgmi_invoke(psp, xgmi_cmd->cmd_id);
1217 if (ret)
1218 return ret;
1219
1220 *hive_id = xgmi_cmd->xgmi_out_message.get_hive_id.hive_id;
1221
1222 return 0;
1223}
1224
1225int psp_xgmi_get_node_id(struct psp_context *psp, uint64_t *node_id)
1226{
1227 struct ta_xgmi_shared_memory *xgmi_cmd;
1228 int ret;
1229
1230 xgmi_cmd = (struct ta_xgmi_shared_memory *)psp->xgmi_context.context.mem_context.shared_buf;
1231 memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
1232
1233 xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_NODE_ID;
1234
1235 /* Invoke xgmi ta to get the node id */
1236 ret = psp_xgmi_invoke(psp, xgmi_cmd->cmd_id);
1237 if (ret)
1238 return ret;
1239
1240 *node_id = xgmi_cmd->xgmi_out_message.get_node_id.node_id;
1241
1242 return 0;
1243}
1244
1245static bool psp_xgmi_peer_link_info_supported(struct psp_context *psp)
1246{
1247 return psp->adev->ip_versions[MP0_HWIP][0] == IP_VERSION(13, 0, 2) &&
1248 psp->xgmi_context.context.bin_desc.fw_version >= 0x2000000b;
1249}
1250
1251/*
1252 * Chips that support extended topology information require the driver to
1253 * reflect topology information in the opposite direction. This is
1254 * because the TA has already exceeded its link record limit and if the
1255 * TA holds bi-directional information, the driver would have to do
1256 * multiple fetches instead of just two.
1257 */
1258static void psp_xgmi_reflect_topology_info(struct psp_context *psp,
1259 struct psp_xgmi_node_info node_info)
1260{
1261 struct amdgpu_device *mirror_adev;
1262 struct amdgpu_hive_info *hive;
1263 uint64_t src_node_id = psp->adev->gmc.xgmi.node_id;
1264 uint64_t dst_node_id = node_info.node_id;
1265 uint8_t dst_num_hops = node_info.num_hops;
1266 uint8_t dst_num_links = node_info.num_links;
1267
1268 hive = amdgpu_get_xgmi_hive(psp->adev);
1269 list_for_each_entry(mirror_adev, &hive->device_list, gmc.xgmi.head) {
1270 struct psp_xgmi_topology_info *mirror_top_info;
1271 int j;
1272
1273 if (mirror_adev->gmc.xgmi.node_id != dst_node_id)
1274 continue;
1275
1276 mirror_top_info = &mirror_adev->psp.xgmi_context.top_info;
1277 for (j = 0; j < mirror_top_info->num_nodes; j++) {
1278 if (mirror_top_info->nodes[j].node_id != src_node_id)
1279 continue;
1280
1281 mirror_top_info->nodes[j].num_hops = dst_num_hops;
1282 /*
1283 * prevent 0 num_links value re-reflection since reflection
1284 * criteria is based on num_hops (direct or indirect).
1285 *
1286 */
1287 if (dst_num_links)
1288 mirror_top_info->nodes[j].num_links = dst_num_links;
1289
1290 break;
1291 }
1292
1293 break;
1294 }
1295}
1296
1297int psp_xgmi_get_topology_info(struct psp_context *psp,
1298 int number_devices,
1299 struct psp_xgmi_topology_info *topology,
1300 bool get_extended_data)
1301{
1302 struct ta_xgmi_shared_memory *xgmi_cmd;
1303 struct ta_xgmi_cmd_get_topology_info_input *topology_info_input;
1304 struct ta_xgmi_cmd_get_topology_info_output *topology_info_output;
1305 int i;
1306 int ret;
1307
1308 if (!topology || topology->num_nodes > TA_XGMI__MAX_CONNECTED_NODES)
1309 return -EINVAL;
1310
1311 xgmi_cmd = (struct ta_xgmi_shared_memory *)psp->xgmi_context.context.mem_context.shared_buf;
1312 memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
1313 xgmi_cmd->flag_extend_link_record = get_extended_data;
1314
1315 /* Fill in the shared memory with topology information as input */
1316 topology_info_input = &xgmi_cmd->xgmi_in_message.get_topology_info;
1317 xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_GET_TOPOLOGY_INFO;
1318 topology_info_input->num_nodes = number_devices;
1319
1320 for (i = 0; i < topology_info_input->num_nodes; i++) {
1321 topology_info_input->nodes[i].node_id = topology->nodes[i].node_id;
1322 topology_info_input->nodes[i].num_hops = topology->nodes[i].num_hops;
1323 topology_info_input->nodes[i].is_sharing_enabled = topology->nodes[i].is_sharing_enabled;
1324 topology_info_input->nodes[i].sdma_engine = topology->nodes[i].sdma_engine;
1325 }
1326
1327 /* Invoke xgmi ta to get the topology information */
1328 ret = psp_xgmi_invoke(psp, TA_COMMAND_XGMI__GET_GET_TOPOLOGY_INFO);
1329 if (ret)
1330 return ret;
1331
1332 /* Read the output topology information from the shared memory */
1333 topology_info_output = &xgmi_cmd->xgmi_out_message.get_topology_info;
1334 topology->num_nodes = xgmi_cmd->xgmi_out_message.get_topology_info.num_nodes;
1335 for (i = 0; i < topology->num_nodes; i++) {
1336 /* extended data will either be 0 or equal to non-extended data */
1337 if (topology_info_output->nodes[i].num_hops)
1338 topology->nodes[i].num_hops = topology_info_output->nodes[i].num_hops;
1339
1340 /* non-extended data gets everything here so no need to update */
1341 if (!get_extended_data) {
1342 topology->nodes[i].node_id = topology_info_output->nodes[i].node_id;
1343 topology->nodes[i].is_sharing_enabled =
1344 topology_info_output->nodes[i].is_sharing_enabled;
1345 topology->nodes[i].sdma_engine =
1346 topology_info_output->nodes[i].sdma_engine;
1347 }
1348
1349 }
1350
1351 /* Invoke xgmi ta again to get the link information */
1352 if (psp_xgmi_peer_link_info_supported(psp)) {
1353 struct ta_xgmi_cmd_get_peer_link_info_output *link_info_output;
1354
1355 xgmi_cmd->cmd_id = TA_COMMAND_XGMI__GET_PEER_LINKS;
1356
1357 ret = psp_xgmi_invoke(psp, TA_COMMAND_XGMI__GET_PEER_LINKS);
1358
1359 if (ret)
1360 return ret;
1361
1362 link_info_output = &xgmi_cmd->xgmi_out_message.get_link_info;
1363 for (i = 0; i < topology->num_nodes; i++) {
1364 /* accumulate num_links on extended data */
1365 topology->nodes[i].num_links = get_extended_data ?
1366 topology->nodes[i].num_links +
1367 link_info_output->nodes[i].num_links :
1368 link_info_output->nodes[i].num_links;
1369
1370 /* reflect the topology information for bi-directionality */
1371 if (psp->xgmi_context.supports_extended_data &&
1372 get_extended_data && topology->nodes[i].num_hops)
1373 psp_xgmi_reflect_topology_info(psp, topology->nodes[i]);
1374 }
1375 }
1376
1377 return 0;
1378}
1379
1380int psp_xgmi_set_topology_info(struct psp_context *psp,
1381 int number_devices,
1382 struct psp_xgmi_topology_info *topology)
1383{
1384 struct ta_xgmi_shared_memory *xgmi_cmd;
1385 struct ta_xgmi_cmd_get_topology_info_input *topology_info_input;
1386 int i;
1387
1388 if (!topology || topology->num_nodes > TA_XGMI__MAX_CONNECTED_NODES)
1389 return -EINVAL;
1390
1391 xgmi_cmd = (struct ta_xgmi_shared_memory *)psp->xgmi_context.context.mem_context.shared_buf;
1392 memset(xgmi_cmd, 0, sizeof(struct ta_xgmi_shared_memory));
1393
1394 topology_info_input = &xgmi_cmd->xgmi_in_message.get_topology_info;
1395 xgmi_cmd->cmd_id = TA_COMMAND_XGMI__SET_TOPOLOGY_INFO;
1396 topology_info_input->num_nodes = number_devices;
1397
1398 for (i = 0; i < topology_info_input->num_nodes; i++) {
1399 topology_info_input->nodes[i].node_id = topology->nodes[i].node_id;
1400 topology_info_input->nodes[i].num_hops = topology->nodes[i].num_hops;
1401 topology_info_input->nodes[i].is_sharing_enabled = 1;
1402 topology_info_input->nodes[i].sdma_engine = topology->nodes[i].sdma_engine;
1403 }
1404
1405 /* Invoke xgmi ta to set topology information */
1406 return psp_xgmi_invoke(psp, TA_COMMAND_XGMI__SET_TOPOLOGY_INFO);
1407}
1408
1409// ras begin
1410static void psp_ras_ta_check_status(struct psp_context *psp)
1411{
1412 struct ta_ras_shared_memory *ras_cmd =
1413 (struct ta_ras_shared_memory *)psp->ras_context.context.mem_context.shared_buf;
1414
1415 switch (ras_cmd->ras_status) {
1416 case TA_RAS_STATUS__ERROR_UNSUPPORTED_IP:
1417 dev_warn(psp->adev->dev,
1418 "RAS WARNING: cmd failed due to unsupported ip\n");
1419 break;
1420 case TA_RAS_STATUS__ERROR_UNSUPPORTED_ERROR_INJ:
1421 dev_warn(psp->adev->dev,
1422 "RAS WARNING: cmd failed due to unsupported error injection\n");
1423 break;
1424 case TA_RAS_STATUS__SUCCESS:
1425 break;
1426 case TA_RAS_STATUS__TEE_ERROR_ACCESS_DENIED:
1427 if (ras_cmd->cmd_id == TA_RAS_COMMAND__TRIGGER_ERROR)
1428 dev_warn(psp->adev->dev,
1429 "RAS WARNING: Inject error to critical region is not allowed\n");
1430 break;
1431 default:
1432 dev_warn(psp->adev->dev,
1433 "RAS WARNING: ras status = 0x%X\n", ras_cmd->ras_status);
1434 break;
1435 }
1436}
1437
1438int psp_ras_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
1439{
1440 struct ta_ras_shared_memory *ras_cmd;
1441 int ret;
1442
1443 ras_cmd = (struct ta_ras_shared_memory *)psp->ras_context.context.mem_context.shared_buf;
1444
1445 /*
1446 * TODO: bypass the loading in sriov for now
1447 */
1448 if (amdgpu_sriov_vf(psp->adev))
1449 return 0;
1450
1451 ret = psp_ta_invoke(psp, ta_cmd_id, &psp->ras_context.context);
1452
1453 if (amdgpu_ras_intr_triggered())
1454 return ret;
1455
1456 if (ras_cmd->if_version > RAS_TA_HOST_IF_VER)
1457 {
1458 DRM_WARN("RAS: Unsupported Interface");
1459 return -EINVAL;
1460 }
1461
1462 if (!ret) {
1463 if (ras_cmd->ras_out_message.flags.err_inject_switch_disable_flag) {
1464 dev_warn(psp->adev->dev, "ECC switch disabled\n");
1465
1466 ras_cmd->ras_status = TA_RAS_STATUS__ERROR_RAS_NOT_AVAILABLE;
1467 }
1468 else if (ras_cmd->ras_out_message.flags.reg_access_failure_flag)
1469 dev_warn(psp->adev->dev,
1470 "RAS internal register access blocked\n");
1471
1472 psp_ras_ta_check_status(psp);
1473 }
1474
1475 return ret;
1476}
1477
1478int psp_ras_enable_features(struct psp_context *psp,
1479 union ta_ras_cmd_input *info, bool enable)
1480{
1481 struct ta_ras_shared_memory *ras_cmd;
1482 int ret;
1483
1484 if (!psp->ras_context.context.initialized)
1485 return -EINVAL;
1486
1487 ras_cmd = (struct ta_ras_shared_memory *)psp->ras_context.context.mem_context.shared_buf;
1488 memset(ras_cmd, 0, sizeof(struct ta_ras_shared_memory));
1489
1490 if (enable)
1491 ras_cmd->cmd_id = TA_RAS_COMMAND__ENABLE_FEATURES;
1492 else
1493 ras_cmd->cmd_id = TA_RAS_COMMAND__DISABLE_FEATURES;
1494
1495 ras_cmd->ras_in_message = *info;
1496
1497 ret = psp_ras_invoke(psp, ras_cmd->cmd_id);
1498 if (ret)
1499 return -EINVAL;
1500
1501 return 0;
1502}
1503
1504int psp_ras_terminate(struct psp_context *psp)
1505{
1506 int ret;
1507
1508 /*
1509 * TODO: bypass the terminate in sriov for now
1510 */
1511 if (amdgpu_sriov_vf(psp->adev))
1512 return 0;
1513
1514 if (!psp->ras_context.context.initialized)
1515 return 0;
1516
1517 ret = psp_ta_unload(psp, &psp->ras_context.context);
1518
1519 psp->ras_context.context.initialized = false;
1520
1521 return ret;
1522}
1523
1524static int psp_ras_initialize(struct psp_context *psp)
1525{
1526 int ret;
1527 uint32_t boot_cfg = 0xFF;
1528 struct amdgpu_device *adev = psp->adev;
1529 struct ta_ras_shared_memory *ras_cmd;
1530
1531 /*
1532 * TODO: bypass the initialize in sriov for now
1533 */
1534 if (amdgpu_sriov_vf(adev))
1535 return 0;
1536
1537 if (!adev->psp.ras_context.context.bin_desc.size_bytes ||
1538 !adev->psp.ras_context.context.bin_desc.start_addr) {
1539 dev_info(adev->dev, "RAS: optional ras ta ucode is not available\n");
1540 return 0;
1541 }
1542
1543 if (amdgpu_atomfirmware_dynamic_boot_config_supported(adev)) {
1544 /* query GECC enablement status from boot config
1545 * boot_cfg: 1: GECC is enabled or 0: GECC is disabled
1546 */
1547 ret = psp_boot_config_get(adev, &boot_cfg);
1548 if (ret)
1549 dev_warn(adev->dev, "PSP get boot config failed\n");
1550
1551 if (!amdgpu_ras_is_supported(psp->adev, AMDGPU_RAS_BLOCK__UMC)) {
1552 if (!boot_cfg) {
1553 dev_info(adev->dev, "GECC is disabled\n");
1554 } else {
1555 /* disable GECC in next boot cycle if ras is
1556 * disabled by module parameter amdgpu_ras_enable
1557 * and/or amdgpu_ras_mask, or boot_config_get call
1558 * is failed
1559 */
1560 ret = psp_boot_config_set(adev, 0);
1561 if (ret)
1562 dev_warn(adev->dev, "PSP set boot config failed\n");
1563 else
1564 dev_warn(adev->dev, "GECC will be disabled in next boot cycle "
1565 "if set amdgpu_ras_enable and/or amdgpu_ras_mask to 0x0\n");
1566 }
1567 } else {
1568 if (1 == boot_cfg) {
1569 dev_info(adev->dev, "GECC is enabled\n");
1570 } else {
1571 /* enable GECC in next boot cycle if it is disabled
1572 * in boot config, or force enable GECC if failed to
1573 * get boot configuration
1574 */
1575 ret = psp_boot_config_set(adev, BOOT_CONFIG_GECC);
1576 if (ret)
1577 dev_warn(adev->dev, "PSP set boot config failed\n");
1578 else
1579 dev_warn(adev->dev, "GECC will be enabled in next boot cycle\n");
1580 }
1581 }
1582 }
1583
1584 psp->ras_context.context.mem_context.shared_mem_size = PSP_RAS_SHARED_MEM_SIZE;
1585 psp->ras_context.context.ta_load_type = GFX_CMD_ID_LOAD_TA;
1586
1587 if (!psp->ras_context.context.initialized) {
1588 ret = psp_ta_init_shared_buf(psp, &psp->ras_context.context.mem_context);
1589 if (ret)
1590 return ret;
1591 }
1592
1593 ras_cmd = (struct ta_ras_shared_memory *)psp->ras_context.context.mem_context.shared_buf;
1594 memset(ras_cmd, 0, sizeof(struct ta_ras_shared_memory));
1595
1596 if (amdgpu_ras_is_poison_mode_supported(adev))
1597 ras_cmd->ras_in_message.init_flags.poison_mode_en = 1;
1598 if (!adev->gmc.xgmi.connected_to_cpu)
1599 ras_cmd->ras_in_message.init_flags.dgpu_mode = 1;
1600
1601 ret = psp_ta_load(psp, &psp->ras_context.context);
1602
1603 if (!ret && !ras_cmd->ras_status)
1604 psp->ras_context.context.initialized = true;
1605 else {
1606 if (ras_cmd->ras_status)
1607 dev_warn(psp->adev->dev, "RAS Init Status: 0x%X\n", ras_cmd->ras_status);
1608 amdgpu_ras_fini(psp->adev);
1609 }
1610
1611 return ret;
1612}
1613
1614int psp_ras_trigger_error(struct psp_context *psp,
1615 struct ta_ras_trigger_error_input *info)
1616{
1617 struct ta_ras_shared_memory *ras_cmd;
1618 int ret;
1619
1620 if (!psp->ras_context.context.initialized)
1621 return -EINVAL;
1622
1623 ras_cmd = (struct ta_ras_shared_memory *)psp->ras_context.context.mem_context.shared_buf;
1624 memset(ras_cmd, 0, sizeof(struct ta_ras_shared_memory));
1625
1626 ras_cmd->cmd_id = TA_RAS_COMMAND__TRIGGER_ERROR;
1627 ras_cmd->ras_in_message.trigger_error = *info;
1628
1629 ret = psp_ras_invoke(psp, ras_cmd->cmd_id);
1630 if (ret)
1631 return -EINVAL;
1632
1633 /* If err_event_athub occurs error inject was successful, however
1634 return status from TA is no long reliable */
1635 if (amdgpu_ras_intr_triggered())
1636 return 0;
1637
1638 if (ras_cmd->ras_status == TA_RAS_STATUS__TEE_ERROR_ACCESS_DENIED)
1639 return -EACCES;
1640 else if (ras_cmd->ras_status)
1641 return -EINVAL;
1642
1643 return 0;
1644}
1645// ras end
1646
1647// HDCP start
1648static int psp_hdcp_initialize(struct psp_context *psp)
1649{
1650 int ret;
1651
1652 /*
1653 * TODO: bypass the initialize in sriov for now
1654 */
1655 if (amdgpu_sriov_vf(psp->adev))
1656 return 0;
1657
1658 if (!psp->hdcp_context.context.bin_desc.size_bytes ||
1659 !psp->hdcp_context.context.bin_desc.start_addr) {
1660 dev_info(psp->adev->dev, "HDCP: optional hdcp ta ucode is not available\n");
1661 return 0;
1662 }
1663
1664 psp->hdcp_context.context.mem_context.shared_mem_size = PSP_HDCP_SHARED_MEM_SIZE;
1665 psp->hdcp_context.context.ta_load_type = GFX_CMD_ID_LOAD_TA;
1666
1667 if (!psp->hdcp_context.context.initialized) {
1668 ret = psp_ta_init_shared_buf(psp, &psp->hdcp_context.context.mem_context);
1669 if (ret)
1670 return ret;
1671 }
1672
1673 ret = psp_ta_load(psp, &psp->hdcp_context.context);
1674 if (!ret) {
1675 psp->hdcp_context.context.initialized = true;
1676 mutex_init(&psp->hdcp_context.mutex);
1677 }
1678
1679 return ret;
1680}
1681
1682int psp_hdcp_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
1683{
1684 /*
1685 * TODO: bypass the loading in sriov for now
1686 */
1687 if (amdgpu_sriov_vf(psp->adev))
1688 return 0;
1689
1690 return psp_ta_invoke(psp, ta_cmd_id, &psp->hdcp_context.context);
1691}
1692
1693static int psp_hdcp_terminate(struct psp_context *psp)
1694{
1695 int ret;
1696
1697 /*
1698 * TODO: bypass the terminate in sriov for now
1699 */
1700 if (amdgpu_sriov_vf(psp->adev))
1701 return 0;
1702
1703 if (!psp->hdcp_context.context.initialized)
1704 return 0;
1705
1706 ret = psp_ta_unload(psp, &psp->hdcp_context.context);
1707
1708 psp->hdcp_context.context.initialized = false;
1709
1710 return ret;
1711}
1712// HDCP end
1713
1714// DTM start
1715static int psp_dtm_initialize(struct psp_context *psp)
1716{
1717 int ret;
1718
1719 /*
1720 * TODO: bypass the initialize in sriov for now
1721 */
1722 if (amdgpu_sriov_vf(psp->adev))
1723 return 0;
1724
1725 if (!psp->dtm_context.context.bin_desc.size_bytes ||
1726 !psp->dtm_context.context.bin_desc.start_addr) {
1727 dev_info(psp->adev->dev, "DTM: optional dtm ta ucode is not available\n");
1728 return 0;
1729 }
1730
1731 psp->dtm_context.context.mem_context.shared_mem_size = PSP_DTM_SHARED_MEM_SIZE;
1732 psp->dtm_context.context.ta_load_type = GFX_CMD_ID_LOAD_TA;
1733
1734 if (!psp->dtm_context.context.initialized) {
1735 ret = psp_ta_init_shared_buf(psp, &psp->dtm_context.context.mem_context);
1736 if (ret)
1737 return ret;
1738 }
1739
1740 ret = psp_ta_load(psp, &psp->dtm_context.context);
1741 if (!ret) {
1742 psp->dtm_context.context.initialized = true;
1743 mutex_init(&psp->dtm_context.mutex);
1744 }
1745
1746 return ret;
1747}
1748
1749int psp_dtm_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
1750{
1751 /*
1752 * TODO: bypass the loading in sriov for now
1753 */
1754 if (amdgpu_sriov_vf(psp->adev))
1755 return 0;
1756
1757 return psp_ta_invoke(psp, ta_cmd_id, &psp->dtm_context.context);
1758}
1759
1760static int psp_dtm_terminate(struct psp_context *psp)
1761{
1762 int ret;
1763
1764 /*
1765 * TODO: bypass the terminate in sriov for now
1766 */
1767 if (amdgpu_sriov_vf(psp->adev))
1768 return 0;
1769
1770 if (!psp->dtm_context.context.initialized)
1771 return 0;
1772
1773 ret = psp_ta_unload(psp, &psp->dtm_context.context);
1774
1775 psp->dtm_context.context.initialized = false;
1776
1777 return ret;
1778}
1779// DTM end
1780
1781// RAP start
1782static int psp_rap_initialize(struct psp_context *psp)
1783{
1784 int ret;
1785 enum ta_rap_status status = TA_RAP_STATUS__SUCCESS;
1786
1787 /*
1788 * TODO: bypass the initialize in sriov for now
1789 */
1790 if (amdgpu_sriov_vf(psp->adev))
1791 return 0;
1792
1793 if (!psp->rap_context.context.bin_desc.size_bytes ||
1794 !psp->rap_context.context.bin_desc.start_addr) {
1795 dev_info(psp->adev->dev, "RAP: optional rap ta ucode is not available\n");
1796 return 0;
1797 }
1798
1799 psp->rap_context.context.mem_context.shared_mem_size = PSP_RAP_SHARED_MEM_SIZE;
1800 psp->rap_context.context.ta_load_type = GFX_CMD_ID_LOAD_TA;
1801
1802 if (!psp->rap_context.context.initialized) {
1803 ret = psp_ta_init_shared_buf(psp, &psp->rap_context.context.mem_context);
1804 if (ret)
1805 return ret;
1806 }
1807
1808 ret = psp_ta_load(psp, &psp->rap_context.context);
1809 if (!ret) {
1810 psp->rap_context.context.initialized = true;
1811 mutex_init(&psp->rap_context.mutex);
1812 } else
1813 return ret;
1814
1815 ret = psp_rap_invoke(psp, TA_CMD_RAP__INITIALIZE, &status);
1816 if (ret || status != TA_RAP_STATUS__SUCCESS) {
1817 psp_rap_terminate(psp);
1818 /* free rap shared memory */
1819 psp_ta_free_shared_buf(&psp->rap_context.context.mem_context);
1820
1821 dev_warn(psp->adev->dev, "RAP TA initialize fail (%d) status %d.\n",
1822 ret, status);
1823
1824 return ret;
1825 }
1826
1827 return 0;
1828}
1829
1830static int psp_rap_terminate(struct psp_context *psp)
1831{
1832 int ret;
1833
1834 if (!psp->rap_context.context.initialized)
1835 return 0;
1836
1837 ret = psp_ta_unload(psp, &psp->rap_context.context);
1838
1839 psp->rap_context.context.initialized = false;
1840
1841 return ret;
1842}
1843
1844int psp_rap_invoke(struct psp_context *psp, uint32_t ta_cmd_id, enum ta_rap_status *status)
1845{
1846 struct ta_rap_shared_memory *rap_cmd;
1847 int ret = 0;
1848
1849 if (!psp->rap_context.context.initialized)
1850 return 0;
1851
1852 if (ta_cmd_id != TA_CMD_RAP__INITIALIZE &&
1853 ta_cmd_id != TA_CMD_RAP__VALIDATE_L0)
1854 return -EINVAL;
1855
1856 mutex_lock(&psp->rap_context.mutex);
1857
1858 rap_cmd = (struct ta_rap_shared_memory *)
1859 psp->rap_context.context.mem_context.shared_buf;
1860 memset(rap_cmd, 0, sizeof(struct ta_rap_shared_memory));
1861
1862 rap_cmd->cmd_id = ta_cmd_id;
1863 rap_cmd->validation_method_id = METHOD_A;
1864
1865 ret = psp_ta_invoke(psp, rap_cmd->cmd_id, &psp->rap_context.context);
1866 if (ret)
1867 goto out_unlock;
1868
1869 if (status)
1870 *status = rap_cmd->rap_status;
1871
1872out_unlock:
1873 mutex_unlock(&psp->rap_context.mutex);
1874
1875 return ret;
1876}
1877// RAP end
1878
1879/* securedisplay start */
1880static int psp_securedisplay_initialize(struct psp_context *psp)
1881{
1882 int ret;
1883 struct securedisplay_cmd *securedisplay_cmd;
1884
1885 /*
1886 * TODO: bypass the initialize in sriov for now
1887 */
1888 if (amdgpu_sriov_vf(psp->adev))
1889 return 0;
1890
1891 if (!psp->securedisplay_context.context.bin_desc.size_bytes ||
1892 !psp->securedisplay_context.context.bin_desc.start_addr) {
1893 dev_info(psp->adev->dev, "SECUREDISPLAY: securedisplay ta ucode is not available\n");
1894 return 0;
1895 }
1896
1897 psp->securedisplay_context.context.mem_context.shared_mem_size =
1898 PSP_SECUREDISPLAY_SHARED_MEM_SIZE;
1899 psp->securedisplay_context.context.ta_load_type = GFX_CMD_ID_LOAD_TA;
1900
1901 if (!psp->securedisplay_context.context.initialized) {
1902 ret = psp_ta_init_shared_buf(psp,
1903 &psp->securedisplay_context.context.mem_context);
1904 if (ret)
1905 return ret;
1906 }
1907
1908 ret = psp_ta_load(psp, &psp->securedisplay_context.context);
1909 if (!ret) {
1910 psp->securedisplay_context.context.initialized = true;
1911 mutex_init(&psp->securedisplay_context.mutex);
1912 } else
1913 return ret;
1914
1915 psp_prep_securedisplay_cmd_buf(psp, &securedisplay_cmd,
1916 TA_SECUREDISPLAY_COMMAND__QUERY_TA);
1917
1918 ret = psp_securedisplay_invoke(psp, TA_SECUREDISPLAY_COMMAND__QUERY_TA);
1919 if (ret) {
1920 psp_securedisplay_terminate(psp);
1921 /* free securedisplay shared memory */
1922 psp_ta_free_shared_buf(&psp->securedisplay_context.context.mem_context);
1923 dev_err(psp->adev->dev, "SECUREDISPLAY TA initialize fail.\n");
1924 return -EINVAL;
1925 }
1926
1927 if (securedisplay_cmd->status != TA_SECUREDISPLAY_STATUS__SUCCESS) {
1928 psp_securedisplay_parse_resp_status(psp, securedisplay_cmd->status);
1929 dev_err(psp->adev->dev, "SECUREDISPLAY: query securedisplay TA failed. ret 0x%x\n",
1930 securedisplay_cmd->securedisplay_out_message.query_ta.query_cmd_ret);
1931 }
1932
1933 return 0;
1934}
1935
1936static int psp_securedisplay_terminate(struct psp_context *psp)
1937{
1938 int ret;
1939
1940 /*
1941 * TODO:bypass the terminate in sriov for now
1942 */
1943 if (amdgpu_sriov_vf(psp->adev))
1944 return 0;
1945
1946 if (!psp->securedisplay_context.context.initialized)
1947 return 0;
1948
1949 ret = psp_ta_unload(psp, &psp->securedisplay_context.context);
1950
1951 psp->securedisplay_context.context.initialized = false;
1952
1953 return ret;
1954}
1955
1956int psp_securedisplay_invoke(struct psp_context *psp, uint32_t ta_cmd_id)
1957{
1958 int ret;
1959
1960 if (!psp->securedisplay_context.context.initialized)
1961 return -EINVAL;
1962
1963 if (ta_cmd_id != TA_SECUREDISPLAY_COMMAND__QUERY_TA &&
1964 ta_cmd_id != TA_SECUREDISPLAY_COMMAND__SEND_ROI_CRC)
1965 return -EINVAL;
1966
1967 mutex_lock(&psp->securedisplay_context.mutex);
1968
1969 ret = psp_ta_invoke(psp, ta_cmd_id, &psp->securedisplay_context.context);
1970
1971 mutex_unlock(&psp->securedisplay_context.mutex);
1972
1973 return ret;
1974}
1975/* SECUREDISPLAY end */
1976
1977static int psp_hw_start(struct psp_context *psp)
1978{
1979 struct amdgpu_device *adev = psp->adev;
1980 int ret;
1981
1982 if (!amdgpu_sriov_vf(adev)) {
1983 if ((is_psp_fw_valid(psp->kdb)) &&
1984 (psp->funcs->bootloader_load_kdb != NULL)) {
1985 ret = psp_bootloader_load_kdb(psp);
1986 if (ret) {
1987 DRM_ERROR("PSP load kdb failed!\n");
1988 return ret;
1989 }
1990 }
1991
1992 if ((is_psp_fw_valid(psp->spl)) &&
1993 (psp->funcs->bootloader_load_spl != NULL)) {
1994 ret = psp_bootloader_load_spl(psp);
1995 if (ret) {
1996 DRM_ERROR("PSP load spl failed!\n");
1997 return ret;
1998 }
1999 }
2000
2001 if ((is_psp_fw_valid(psp->sys)) &&
2002 (psp->funcs->bootloader_load_sysdrv != NULL)) {
2003 ret = psp_bootloader_load_sysdrv(psp);
2004 if (ret) {
2005 DRM_ERROR("PSP load sys drv failed!\n");
2006 return ret;
2007 }
2008 }
2009
2010 if ((is_psp_fw_valid(psp->soc_drv)) &&
2011 (psp->funcs->bootloader_load_soc_drv != NULL)) {
2012 ret = psp_bootloader_load_soc_drv(psp);
2013 if (ret) {
2014 DRM_ERROR("PSP load soc drv failed!\n");
2015 return ret;
2016 }
2017 }
2018
2019 if ((is_psp_fw_valid(psp->intf_drv)) &&
2020 (psp->funcs->bootloader_load_intf_drv != NULL)) {
2021 ret = psp_bootloader_load_intf_drv(psp);
2022 if (ret) {
2023 DRM_ERROR("PSP load intf drv failed!\n");
2024 return ret;
2025 }
2026 }
2027
2028 if ((is_psp_fw_valid(psp->dbg_drv)) &&
2029 (psp->funcs->bootloader_load_dbg_drv != NULL)) {
2030 ret = psp_bootloader_load_dbg_drv(psp);
2031 if (ret) {
2032 DRM_ERROR("PSP load dbg drv failed!\n");
2033 return ret;
2034 }
2035 }
2036
2037 if ((is_psp_fw_valid(psp->sos)) &&
2038 (psp->funcs->bootloader_load_sos != NULL)) {
2039 ret = psp_bootloader_load_sos(psp);
2040 if (ret) {
2041 DRM_ERROR("PSP load sos failed!\n");
2042 return ret;
2043 }
2044 }
2045 }
2046
2047 ret = psp_ring_create(psp, PSP_RING_TYPE__KM);
2048 if (ret) {
2049 DRM_ERROR("PSP create ring failed!\n");
2050 return ret;
2051 }
2052
2053 if (amdgpu_sriov_vf(adev) && amdgpu_in_reset(adev))
2054 goto skip_pin_bo;
2055
2056 ret = psp_tmr_init(psp);
2057 if (ret) {
2058 DRM_ERROR("PSP tmr init failed!\n");
2059 return ret;
2060 }
2061
2062skip_pin_bo:
2063 /*
2064 * For ASICs with DF Cstate management centralized
2065 * to PMFW, TMR setup should be performed after PMFW
2066 * loaded and before other non-psp firmware loaded.
2067 */
2068 if (psp->pmfw_centralized_cstate_management) {
2069 ret = psp_load_smu_fw(psp);
2070 if (ret)
2071 return ret;
2072 }
2073
2074 ret = psp_tmr_load(psp);
2075 if (ret) {
2076 DRM_ERROR("PSP load tmr failed!\n");
2077 return ret;
2078 }
2079
2080 return 0;
2081}
2082
2083static int psp_get_fw_type(struct amdgpu_firmware_info *ucode,
2084 enum psp_gfx_fw_type *type)
2085{
2086 switch (ucode->ucode_id) {
2087 case AMDGPU_UCODE_ID_CAP:
2088 *type = GFX_FW_TYPE_CAP;
2089 break;
2090 case AMDGPU_UCODE_ID_SDMA0:
2091 *type = GFX_FW_TYPE_SDMA0;
2092 break;
2093 case AMDGPU_UCODE_ID_SDMA1:
2094 *type = GFX_FW_TYPE_SDMA1;
2095 break;
2096 case AMDGPU_UCODE_ID_SDMA2:
2097 *type = GFX_FW_TYPE_SDMA2;
2098 break;
2099 case AMDGPU_UCODE_ID_SDMA3:
2100 *type = GFX_FW_TYPE_SDMA3;
2101 break;
2102 case AMDGPU_UCODE_ID_SDMA4:
2103 *type = GFX_FW_TYPE_SDMA4;
2104 break;
2105 case AMDGPU_UCODE_ID_SDMA5:
2106 *type = GFX_FW_TYPE_SDMA5;
2107 break;
2108 case AMDGPU_UCODE_ID_SDMA6:
2109 *type = GFX_FW_TYPE_SDMA6;
2110 break;
2111 case AMDGPU_UCODE_ID_SDMA7:
2112 *type = GFX_FW_TYPE_SDMA7;
2113 break;
2114 case AMDGPU_UCODE_ID_CP_MES:
2115 *type = GFX_FW_TYPE_CP_MES;
2116 break;
2117 case AMDGPU_UCODE_ID_CP_MES_DATA:
2118 *type = GFX_FW_TYPE_MES_STACK;
2119 break;
2120 case AMDGPU_UCODE_ID_CP_MES1:
2121 *type = GFX_FW_TYPE_CP_MES_KIQ;
2122 break;
2123 case AMDGPU_UCODE_ID_CP_MES1_DATA:
2124 *type = GFX_FW_TYPE_MES_KIQ_STACK;
2125 break;
2126 case AMDGPU_UCODE_ID_CP_CE:
2127 *type = GFX_FW_TYPE_CP_CE;
2128 break;
2129 case AMDGPU_UCODE_ID_CP_PFP:
2130 *type = GFX_FW_TYPE_CP_PFP;
2131 break;
2132 case AMDGPU_UCODE_ID_CP_ME:
2133 *type = GFX_FW_TYPE_CP_ME;
2134 break;
2135 case AMDGPU_UCODE_ID_CP_MEC1:
2136 *type = GFX_FW_TYPE_CP_MEC;
2137 break;
2138 case AMDGPU_UCODE_ID_CP_MEC1_JT:
2139 *type = GFX_FW_TYPE_CP_MEC_ME1;
2140 break;
2141 case AMDGPU_UCODE_ID_CP_MEC2:
2142 *type = GFX_FW_TYPE_CP_MEC;
2143 break;
2144 case AMDGPU_UCODE_ID_CP_MEC2_JT:
2145 *type = GFX_FW_TYPE_CP_MEC_ME2;
2146 break;
2147 case AMDGPU_UCODE_ID_RLC_P:
2148 *type = GFX_FW_TYPE_RLC_P;
2149 break;
2150 case AMDGPU_UCODE_ID_RLC_V:
2151 *type = GFX_FW_TYPE_RLC_V;
2152 break;
2153 case AMDGPU_UCODE_ID_RLC_G:
2154 *type = GFX_FW_TYPE_RLC_G;
2155 break;
2156 case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL:
2157 *type = GFX_FW_TYPE_RLC_RESTORE_LIST_SRM_CNTL;
2158 break;
2159 case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM:
2160 *type = GFX_FW_TYPE_RLC_RESTORE_LIST_GPM_MEM;
2161 break;
2162 case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM:
2163 *type = GFX_FW_TYPE_RLC_RESTORE_LIST_SRM_MEM;
2164 break;
2165 case AMDGPU_UCODE_ID_RLC_IRAM:
2166 *type = GFX_FW_TYPE_RLC_IRAM;
2167 break;
2168 case AMDGPU_UCODE_ID_RLC_DRAM:
2169 *type = GFX_FW_TYPE_RLC_DRAM_BOOT;
2170 break;
2171 case AMDGPU_UCODE_ID_SMC:
2172 *type = GFX_FW_TYPE_SMU;
2173 break;
2174 case AMDGPU_UCODE_ID_PPTABLE:
2175 *type = GFX_FW_TYPE_PPTABLE;
2176 break;
2177 case AMDGPU_UCODE_ID_UVD:
2178 *type = GFX_FW_TYPE_UVD;
2179 break;
2180 case AMDGPU_UCODE_ID_UVD1:
2181 *type = GFX_FW_TYPE_UVD1;
2182 break;
2183 case AMDGPU_UCODE_ID_VCE:
2184 *type = GFX_FW_TYPE_VCE;
2185 break;
2186 case AMDGPU_UCODE_ID_VCN:
2187 *type = GFX_FW_TYPE_VCN;
2188 break;
2189 case AMDGPU_UCODE_ID_VCN1:
2190 *type = GFX_FW_TYPE_VCN1;
2191 break;
2192 case AMDGPU_UCODE_ID_DMCU_ERAM:
2193 *type = GFX_FW_TYPE_DMCU_ERAM;
2194 break;
2195 case AMDGPU_UCODE_ID_DMCU_INTV:
2196 *type = GFX_FW_TYPE_DMCU_ISR;
2197 break;
2198 case AMDGPU_UCODE_ID_VCN0_RAM:
2199 *type = GFX_FW_TYPE_VCN0_RAM;
2200 break;
2201 case AMDGPU_UCODE_ID_VCN1_RAM:
2202 *type = GFX_FW_TYPE_VCN1_RAM;
2203 break;
2204 case AMDGPU_UCODE_ID_DMCUB:
2205 *type = GFX_FW_TYPE_DMUB;
2206 break;
2207 case AMDGPU_UCODE_ID_SDMA_UCODE_TH0:
2208 *type = GFX_FW_TYPE_SDMA_UCODE_TH0;
2209 break;
2210 case AMDGPU_UCODE_ID_SDMA_UCODE_TH1:
2211 *type = GFX_FW_TYPE_SDMA_UCODE_TH1;
2212 break;
2213 case AMDGPU_UCODE_ID_IMU_I:
2214 *type = GFX_FW_TYPE_IMU_I;
2215 break;
2216 case AMDGPU_UCODE_ID_IMU_D:
2217 *type = GFX_FW_TYPE_IMU_D;
2218 break;
2219 case AMDGPU_UCODE_ID_CP_RS64_PFP:
2220 *type = GFX_FW_TYPE_RS64_PFP;
2221 break;
2222 case AMDGPU_UCODE_ID_CP_RS64_ME:
2223 *type = GFX_FW_TYPE_RS64_ME;
2224 break;
2225 case AMDGPU_UCODE_ID_CP_RS64_MEC:
2226 *type = GFX_FW_TYPE_RS64_MEC;
2227 break;
2228 case AMDGPU_UCODE_ID_CP_RS64_PFP_P0_STACK:
2229 *type = GFX_FW_TYPE_RS64_PFP_P0_STACK;
2230 break;
2231 case AMDGPU_UCODE_ID_CP_RS64_PFP_P1_STACK:
2232 *type = GFX_FW_TYPE_RS64_PFP_P1_STACK;
2233 break;
2234 case AMDGPU_UCODE_ID_CP_RS64_ME_P0_STACK:
2235 *type = GFX_FW_TYPE_RS64_ME_P0_STACK;
2236 break;
2237 case AMDGPU_UCODE_ID_CP_RS64_ME_P1_STACK:
2238 *type = GFX_FW_TYPE_RS64_ME_P1_STACK;
2239 break;
2240 case AMDGPU_UCODE_ID_CP_RS64_MEC_P0_STACK:
2241 *type = GFX_FW_TYPE_RS64_MEC_P0_STACK;
2242 break;
2243 case AMDGPU_UCODE_ID_CP_RS64_MEC_P1_STACK:
2244 *type = GFX_FW_TYPE_RS64_MEC_P1_STACK;
2245 break;
2246 case AMDGPU_UCODE_ID_CP_RS64_MEC_P2_STACK:
2247 *type = GFX_FW_TYPE_RS64_MEC_P2_STACK;
2248 break;
2249 case AMDGPU_UCODE_ID_CP_RS64_MEC_P3_STACK:
2250 *type = GFX_FW_TYPE_RS64_MEC_P3_STACK;
2251 break;
2252 case AMDGPU_UCODE_ID_MAXIMUM:
2253 default:
2254 return -EINVAL;
2255 }
2256
2257 return 0;
2258}
2259
2260static void psp_print_fw_hdr(struct psp_context *psp,
2261 struct amdgpu_firmware_info *ucode)
2262{
2263 struct amdgpu_device *adev = psp->adev;
2264 struct common_firmware_header *hdr;
2265
2266 switch (ucode->ucode_id) {
2267 case AMDGPU_UCODE_ID_SDMA0:
2268 case AMDGPU_UCODE_ID_SDMA1:
2269 case AMDGPU_UCODE_ID_SDMA2:
2270 case AMDGPU_UCODE_ID_SDMA3:
2271 case AMDGPU_UCODE_ID_SDMA4:
2272 case AMDGPU_UCODE_ID_SDMA5:
2273 case AMDGPU_UCODE_ID_SDMA6:
2274 case AMDGPU_UCODE_ID_SDMA7:
2275 hdr = (struct common_firmware_header *)
2276 adev->sdma.instance[ucode->ucode_id - AMDGPU_UCODE_ID_SDMA0].fw->data;
2277 amdgpu_ucode_print_sdma_hdr(hdr);
2278 break;
2279 case AMDGPU_UCODE_ID_CP_CE:
2280 hdr = (struct common_firmware_header *)adev->gfx.ce_fw->data;
2281 amdgpu_ucode_print_gfx_hdr(hdr);
2282 break;
2283 case AMDGPU_UCODE_ID_CP_PFP:
2284 hdr = (struct common_firmware_header *)adev->gfx.pfp_fw->data;
2285 amdgpu_ucode_print_gfx_hdr(hdr);
2286 break;
2287 case AMDGPU_UCODE_ID_CP_ME:
2288 hdr = (struct common_firmware_header *)adev->gfx.me_fw->data;
2289 amdgpu_ucode_print_gfx_hdr(hdr);
2290 break;
2291 case AMDGPU_UCODE_ID_CP_MEC1:
2292 hdr = (struct common_firmware_header *)adev->gfx.mec_fw->data;
2293 amdgpu_ucode_print_gfx_hdr(hdr);
2294 break;
2295 case AMDGPU_UCODE_ID_RLC_G:
2296 hdr = (struct common_firmware_header *)adev->gfx.rlc_fw->data;
2297 amdgpu_ucode_print_rlc_hdr(hdr);
2298 break;
2299 case AMDGPU_UCODE_ID_SMC:
2300 hdr = (struct common_firmware_header *)adev->pm.fw->data;
2301 amdgpu_ucode_print_smc_hdr(hdr);
2302 break;
2303 default:
2304 break;
2305 }
2306}
2307
2308static int psp_prep_load_ip_fw_cmd_buf(struct amdgpu_firmware_info *ucode,
2309 struct psp_gfx_cmd_resp *cmd)
2310{
2311 int ret;
2312 uint64_t fw_mem_mc_addr = ucode->mc_addr;
2313
2314 cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
2315 cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(fw_mem_mc_addr);
2316 cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(fw_mem_mc_addr);
2317 cmd->cmd.cmd_load_ip_fw.fw_size = ucode->ucode_size;
2318
2319 ret = psp_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
2320 if (ret)
2321 DRM_ERROR("Unknown firmware type\n");
2322
2323 return ret;
2324}
2325
2326static int psp_execute_non_psp_fw_load(struct psp_context *psp,
2327 struct amdgpu_firmware_info *ucode)
2328{
2329 int ret = 0;
2330 struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
2331
2332 ret = psp_prep_load_ip_fw_cmd_buf(ucode, cmd);
2333 if (!ret) {
2334 ret = psp_cmd_submit_buf(psp, ucode, cmd,
2335 psp->fence_buf_mc_addr);
2336 }
2337
2338 release_psp_cmd_buf(psp);
2339
2340 return ret;
2341}
2342
2343static int psp_load_smu_fw(struct psp_context *psp)
2344{
2345 int ret;
2346 struct amdgpu_device *adev = psp->adev;
2347 struct amdgpu_firmware_info *ucode =
2348 &adev->firmware.ucode[AMDGPU_UCODE_ID_SMC];
2349 struct amdgpu_ras *ras = psp->ras_context.ras;
2350
2351 if (!ucode->fw || amdgpu_sriov_vf(psp->adev))
2352 return 0;
2353
2354 if ((amdgpu_in_reset(adev) &&
2355 ras && adev->ras_enabled &&
2356 (adev->ip_versions[MP0_HWIP][0] == IP_VERSION(11, 0, 4) ||
2357 adev->ip_versions[MP0_HWIP][0] == IP_VERSION(11, 0, 2)))) {
2358 ret = amdgpu_dpm_set_mp1_state(adev, PP_MP1_STATE_UNLOAD);
2359 if (ret) {
2360 DRM_WARN("Failed to set MP1 state prepare for reload\n");
2361 }
2362 }
2363
2364 ret = psp_execute_non_psp_fw_load(psp, ucode);
2365
2366 if (ret)
2367 DRM_ERROR("PSP load smu failed!\n");
2368
2369 return ret;
2370}
2371
2372static bool fw_load_skip_check(struct psp_context *psp,
2373 struct amdgpu_firmware_info *ucode)
2374{
2375 if (!ucode->fw)
2376 return true;
2377
2378 if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
2379 (psp_smu_reload_quirk(psp) ||
2380 psp->autoload_supported ||
2381 psp->pmfw_centralized_cstate_management))
2382 return true;
2383
2384 if (amdgpu_sriov_vf(psp->adev) &&
2385 (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA0
2386 || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1
2387 || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA2
2388 || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA3
2389 || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA4
2390 || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA5
2391 || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA6
2392 || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA7
2393 || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_G
2394 || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL
2395 || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM
2396 || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM
2397 || ucode->ucode_id == AMDGPU_UCODE_ID_SMC))
2398 /*skip ucode loading in SRIOV VF */
2399 return true;
2400
2401 if (psp->autoload_supported &&
2402 (ucode->ucode_id == AMDGPU_UCODE_ID_CP_MEC1_JT ||
2403 ucode->ucode_id == AMDGPU_UCODE_ID_CP_MEC2_JT))
2404 /* skip mec JT when autoload is enabled */
2405 return true;
2406
2407 return false;
2408}
2409
2410int psp_load_fw_list(struct psp_context *psp,
2411 struct amdgpu_firmware_info **ucode_list, int ucode_count)
2412{
2413 int ret = 0, i;
2414 struct amdgpu_firmware_info *ucode;
2415
2416 for (i = 0; i < ucode_count; ++i) {
2417 ucode = ucode_list[i];
2418 psp_print_fw_hdr(psp, ucode);
2419 ret = psp_execute_non_psp_fw_load(psp, ucode);
2420 if (ret)
2421 return ret;
2422 }
2423 return ret;
2424}
2425
2426static int psp_load_non_psp_fw(struct psp_context *psp)
2427{
2428 int i, ret;
2429 struct amdgpu_firmware_info *ucode;
2430 struct amdgpu_device *adev = psp->adev;
2431
2432 if (psp->autoload_supported &&
2433 !psp->pmfw_centralized_cstate_management) {
2434 ret = psp_load_smu_fw(psp);
2435 if (ret)
2436 return ret;
2437 }
2438
2439 for (i = 0; i < adev->firmware.max_ucodes; i++) {
2440 ucode = &adev->firmware.ucode[i];
2441
2442 if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
2443 !fw_load_skip_check(psp, ucode)) {
2444 ret = psp_load_smu_fw(psp);
2445 if (ret)
2446 return ret;
2447 continue;
2448 }
2449
2450 if (fw_load_skip_check(psp, ucode))
2451 continue;
2452
2453 if (psp->autoload_supported &&
2454 (adev->ip_versions[MP0_HWIP][0] == IP_VERSION(11, 0, 7) ||
2455 adev->ip_versions[MP0_HWIP][0] == IP_VERSION(11, 0, 11) ||
2456 adev->ip_versions[MP0_HWIP][0] == IP_VERSION(11, 0, 12)) &&
2457 (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1 ||
2458 ucode->ucode_id == AMDGPU_UCODE_ID_SDMA2 ||
2459 ucode->ucode_id == AMDGPU_UCODE_ID_SDMA3))
2460 /* PSP only receive one SDMA fw for sienna_cichlid,
2461 * as all four sdma fw are same */
2462 continue;
2463
2464 psp_print_fw_hdr(psp, ucode);
2465
2466 ret = psp_execute_non_psp_fw_load(psp, ucode);
2467 if (ret)
2468 return ret;
2469
2470 /* Start rlc autoload after psp recieved all the gfx firmware */
2471 if (psp->autoload_supported && ucode->ucode_id == (amdgpu_sriov_vf(adev) ?
2472 AMDGPU_UCODE_ID_CP_MEC2 : AMDGPU_UCODE_ID_RLC_G)) {
2473 ret = psp_rlc_autoload_start(psp);
2474 if (ret) {
2475 DRM_ERROR("Failed to start rlc autoload\n");
2476 return ret;
2477 }
2478 }
2479 }
2480
2481 return 0;
2482}
2483
2484static int psp_load_fw(struct amdgpu_device *adev)
2485{
2486 int ret;
2487 struct psp_context *psp = &adev->psp;
2488
2489 if (amdgpu_sriov_vf(adev) && amdgpu_in_reset(adev)) {
2490 /* should not destroy ring, only stop */
2491 psp_ring_stop(psp, PSP_RING_TYPE__KM);
2492 } else {
2493 memset(psp->fence_buf, 0, PSP_FENCE_BUFFER_SIZE);
2494
2495 ret = psp_ring_init(psp, PSP_RING_TYPE__KM);
2496 if (ret) {
2497 DRM_ERROR("PSP ring init failed!\n");
2498 goto failed;
2499 }
2500 }
2501
2502 ret = psp_hw_start(psp);
2503 if (ret)
2504 goto failed;
2505
2506 ret = psp_load_non_psp_fw(psp);
2507 if (ret)
2508 goto failed1;
2509
2510 ret = psp_asd_initialize(psp);
2511 if (ret) {
2512 DRM_ERROR("PSP load asd failed!\n");
2513 goto failed1;
2514 }
2515
2516 ret = psp_rl_load(adev);
2517 if (ret) {
2518 DRM_ERROR("PSP load RL failed!\n");
2519 goto failed1;
2520 }
2521
2522 if (amdgpu_sriov_vf(adev) && amdgpu_in_reset(adev)) {
2523 if (adev->gmc.xgmi.num_physical_nodes > 1) {
2524 ret = psp_xgmi_initialize(psp, false, true);
2525 /* Warning the XGMI seesion initialize failure
2526 * Instead of stop driver initialization
2527 */
2528 if (ret)
2529 dev_err(psp->adev->dev,
2530 "XGMI: Failed to initialize XGMI session\n");
2531 }
2532 }
2533
2534 if (psp->ta_fw) {
2535 ret = psp_ras_initialize(psp);
2536 if (ret)
2537 dev_err(psp->adev->dev,
2538 "RAS: Failed to initialize RAS\n");
2539
2540 ret = psp_hdcp_initialize(psp);
2541 if (ret)
2542 dev_err(psp->adev->dev,
2543 "HDCP: Failed to initialize HDCP\n");
2544
2545 ret = psp_dtm_initialize(psp);
2546 if (ret)
2547 dev_err(psp->adev->dev,
2548 "DTM: Failed to initialize DTM\n");
2549
2550 ret = psp_rap_initialize(psp);
2551 if (ret)
2552 dev_err(psp->adev->dev,
2553 "RAP: Failed to initialize RAP\n");
2554
2555 ret = psp_securedisplay_initialize(psp);
2556 if (ret)
2557 dev_err(psp->adev->dev,
2558 "SECUREDISPLAY: Failed to initialize SECUREDISPLAY\n");
2559 }
2560
2561 return 0;
2562
2563failed1:
2564 psp_free_shared_bufs(psp);
2565failed:
2566 /*
2567 * all cleanup jobs (xgmi terminate, ras terminate,
2568 * ring destroy, cmd/fence/fw buffers destory,
2569 * psp->cmd destory) are delayed to psp_hw_fini
2570 */
2571 psp_ring_destroy(psp, PSP_RING_TYPE__KM);
2572 return ret;
2573}
2574
2575static int psp_hw_init(void *handle)
2576{
2577 int ret;
2578 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2579
2580 mutex_lock(&adev->firmware.mutex);
2581 /*
2582 * This sequence is just used on hw_init only once, no need on
2583 * resume.
2584 */
2585 ret = amdgpu_ucode_init_bo(adev);
2586 if (ret)
2587 goto failed;
2588
2589 ret = psp_load_fw(adev);
2590 if (ret) {
2591 DRM_ERROR("PSP firmware loading failed\n");
2592 goto failed;
2593 }
2594
2595 mutex_unlock(&adev->firmware.mutex);
2596 return 0;
2597
2598failed:
2599 adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
2600 mutex_unlock(&adev->firmware.mutex);
2601 return -EINVAL;
2602}
2603
2604static int psp_hw_fini(void *handle)
2605{
2606 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2607 struct psp_context *psp = &adev->psp;
2608
2609 if (psp->ta_fw) {
2610 psp_ras_terminate(psp);
2611 psp_securedisplay_terminate(psp);
2612 psp_rap_terminate(psp);
2613 psp_dtm_terminate(psp);
2614 psp_hdcp_terminate(psp);
2615 }
2616
2617 psp_asd_terminate(psp);
2618 psp_tmr_terminate(psp);
2619
2620 psp_ring_destroy(psp, PSP_RING_TYPE__KM);
2621
2622 psp_free_shared_bufs(psp);
2623
2624 return 0;
2625}
2626
2627static int psp_suspend(void *handle)
2628{
2629 int ret = 0;
2630 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2631 struct psp_context *psp = &adev->psp;
2632
2633 if (adev->gmc.xgmi.num_physical_nodes > 1 &&
2634 psp->xgmi_context.context.initialized) {
2635 ret = psp_xgmi_terminate(psp);
2636 if (ret) {
2637 DRM_ERROR("Failed to terminate xgmi ta\n");
2638 goto out;
2639 }
2640 }
2641
2642 if (psp->ta_fw) {
2643 ret = psp_ras_terminate(psp);
2644 if (ret) {
2645 DRM_ERROR("Failed to terminate ras ta\n");
2646 goto out;
2647 }
2648 ret = psp_hdcp_terminate(psp);
2649 if (ret) {
2650 DRM_ERROR("Failed to terminate hdcp ta\n");
2651 goto out;
2652 }
2653 ret = psp_dtm_terminate(psp);
2654 if (ret) {
2655 DRM_ERROR("Failed to terminate dtm ta\n");
2656 goto out;
2657 }
2658 ret = psp_rap_terminate(psp);
2659 if (ret) {
2660 DRM_ERROR("Failed to terminate rap ta\n");
2661 goto out;
2662 }
2663 ret = psp_securedisplay_terminate(psp);
2664 if (ret) {
2665 DRM_ERROR("Failed to terminate securedisplay ta\n");
2666 goto out;
2667 }
2668 }
2669
2670 ret = psp_asd_terminate(psp);
2671 if (ret) {
2672 DRM_ERROR("Failed to terminate asd\n");
2673 goto out;
2674 }
2675
2676 ret = psp_tmr_terminate(psp);
2677 if (ret) {
2678 DRM_ERROR("Failed to terminate tmr\n");
2679 goto out;
2680 }
2681
2682 ret = psp_ring_stop(psp, PSP_RING_TYPE__KM);
2683 if (ret) {
2684 DRM_ERROR("PSP ring stop failed\n");
2685 }
2686
2687out:
2688 psp_free_shared_bufs(psp);
2689
2690 return ret;
2691}
2692
2693static int psp_resume(void *handle)
2694{
2695 int ret;
2696 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2697 struct psp_context *psp = &adev->psp;
2698
2699 DRM_INFO("PSP is resuming...\n");
2700
2701 if (psp->mem_train_ctx.enable_mem_training) {
2702 ret = psp_mem_training(psp, PSP_MEM_TRAIN_RESUME);
2703 if (ret) {
2704 DRM_ERROR("Failed to process memory training!\n");
2705 return ret;
2706 }
2707 }
2708
2709 mutex_lock(&adev->firmware.mutex);
2710
2711 ret = psp_hw_start(psp);
2712 if (ret)
2713 goto failed;
2714
2715 ret = psp_load_non_psp_fw(psp);
2716 if (ret)
2717 goto failed;
2718
2719 ret = psp_asd_initialize(psp);
2720 if (ret) {
2721 DRM_ERROR("PSP load asd failed!\n");
2722 goto failed;
2723 }
2724
2725 ret = psp_rl_load(adev);
2726 if (ret) {
2727 dev_err(adev->dev, "PSP load RL failed!\n");
2728 goto failed;
2729 }
2730
2731 if (adev->gmc.xgmi.num_physical_nodes > 1) {
2732 ret = psp_xgmi_initialize(psp, false, true);
2733 /* Warning the XGMI seesion initialize failure
2734 * Instead of stop driver initialization
2735 */
2736 if (ret)
2737 dev_err(psp->adev->dev,
2738 "XGMI: Failed to initialize XGMI session\n");
2739 }
2740
2741 if (psp->ta_fw) {
2742 ret = psp_ras_initialize(psp);
2743 if (ret)
2744 dev_err(psp->adev->dev,
2745 "RAS: Failed to initialize RAS\n");
2746
2747 ret = psp_hdcp_initialize(psp);
2748 if (ret)
2749 dev_err(psp->adev->dev,
2750 "HDCP: Failed to initialize HDCP\n");
2751
2752 ret = psp_dtm_initialize(psp);
2753 if (ret)
2754 dev_err(psp->adev->dev,
2755 "DTM: Failed to initialize DTM\n");
2756
2757 ret = psp_rap_initialize(psp);
2758 if (ret)
2759 dev_err(psp->adev->dev,
2760 "RAP: Failed to initialize RAP\n");
2761
2762 ret = psp_securedisplay_initialize(psp);
2763 if (ret)
2764 dev_err(psp->adev->dev,
2765 "SECUREDISPLAY: Failed to initialize SECUREDISPLAY\n");
2766 }
2767
2768 mutex_unlock(&adev->firmware.mutex);
2769
2770 return 0;
2771
2772failed:
2773 DRM_ERROR("PSP resume failed\n");
2774 mutex_unlock(&adev->firmware.mutex);
2775 return ret;
2776}
2777
2778int psp_gpu_reset(struct amdgpu_device *adev)
2779{
2780 int ret;
2781
2782 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
2783 return 0;
2784
2785 mutex_lock(&adev->psp.mutex);
2786 ret = psp_mode1_reset(&adev->psp);
2787 mutex_unlock(&adev->psp.mutex);
2788
2789 return ret;
2790}
2791
2792int psp_rlc_autoload_start(struct psp_context *psp)
2793{
2794 int ret;
2795 struct psp_gfx_cmd_resp *cmd = acquire_psp_cmd_buf(psp);
2796
2797 cmd->cmd_id = GFX_CMD_ID_AUTOLOAD_RLC;
2798
2799 ret = psp_cmd_submit_buf(psp, NULL, cmd,
2800 psp->fence_buf_mc_addr);
2801
2802 release_psp_cmd_buf(psp);
2803
2804 return ret;
2805}
2806
2807int psp_update_vcn_sram(struct amdgpu_device *adev, int inst_idx,
2808 uint64_t cmd_gpu_addr, int cmd_size)
2809{
2810 struct amdgpu_firmware_info ucode = {0};
2811
2812 ucode.ucode_id = inst_idx ? AMDGPU_UCODE_ID_VCN1_RAM :
2813 AMDGPU_UCODE_ID_VCN0_RAM;
2814 ucode.mc_addr = cmd_gpu_addr;
2815 ucode.ucode_size = cmd_size;
2816
2817 return psp_execute_non_psp_fw_load(&adev->psp, &ucode);
2818}
2819
2820int psp_ring_cmd_submit(struct psp_context *psp,
2821 uint64_t cmd_buf_mc_addr,
2822 uint64_t fence_mc_addr,
2823 int index)
2824{
2825 unsigned int psp_write_ptr_reg = 0;
2826 struct psp_gfx_rb_frame *write_frame;
2827 struct psp_ring *ring = &psp->km_ring;
2828 struct psp_gfx_rb_frame *ring_buffer_start = ring->ring_mem;
2829 struct psp_gfx_rb_frame *ring_buffer_end = ring_buffer_start +
2830 ring->ring_size / sizeof(struct psp_gfx_rb_frame) - 1;
2831 struct amdgpu_device *adev = psp->adev;
2832 uint32_t ring_size_dw = ring->ring_size / 4;
2833 uint32_t rb_frame_size_dw = sizeof(struct psp_gfx_rb_frame) / 4;
2834
2835 /* KM (GPCOM) prepare write pointer */
2836 psp_write_ptr_reg = psp_ring_get_wptr(psp);
2837
2838 /* Update KM RB frame pointer to new frame */
2839 /* write_frame ptr increments by size of rb_frame in bytes */
2840 /* psp_write_ptr_reg increments by size of rb_frame in DWORDs */
2841 if ((psp_write_ptr_reg % ring_size_dw) == 0)
2842 write_frame = ring_buffer_start;
2843 else
2844 write_frame = ring_buffer_start + (psp_write_ptr_reg / rb_frame_size_dw);
2845 /* Check invalid write_frame ptr address */
2846 if ((write_frame < ring_buffer_start) || (ring_buffer_end < write_frame)) {
2847 DRM_ERROR("ring_buffer_start = %p; ring_buffer_end = %p; write_frame = %p\n",
2848 ring_buffer_start, ring_buffer_end, write_frame);
2849 DRM_ERROR("write_frame is pointing to address out of bounds\n");
2850 return -EINVAL;
2851 }
2852
2853 /* Initialize KM RB frame */
2854 memset(write_frame, 0, sizeof(struct psp_gfx_rb_frame));
2855
2856 /* Update KM RB frame */
2857 write_frame->cmd_buf_addr_hi = upper_32_bits(cmd_buf_mc_addr);
2858 write_frame->cmd_buf_addr_lo = lower_32_bits(cmd_buf_mc_addr);
2859 write_frame->fence_addr_hi = upper_32_bits(fence_mc_addr);
2860 write_frame->fence_addr_lo = lower_32_bits(fence_mc_addr);
2861 write_frame->fence_value = index;
2862 amdgpu_device_flush_hdp(adev, NULL);
2863
2864 /* Update the write Pointer in DWORDs */
2865 psp_write_ptr_reg = (psp_write_ptr_reg + rb_frame_size_dw) % ring_size_dw;
2866 psp_ring_set_wptr(psp, psp_write_ptr_reg);
2867 return 0;
2868}
2869
2870int psp_init_asd_microcode(struct psp_context *psp,
2871 const char *chip_name)
2872{
2873 struct amdgpu_device *adev = psp->adev;
2874 char fw_name[PSP_FW_NAME_LEN];
2875 const struct psp_firmware_header_v1_0 *asd_hdr;
2876 int err = 0;
2877
2878 if (!chip_name) {
2879 dev_err(adev->dev, "invalid chip name for asd microcode\n");
2880 return -EINVAL;
2881 }
2882
2883 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_asd.bin", chip_name);
2884 err = request_firmware(&adev->psp.asd_fw, fw_name, adev->dev);
2885 if (err)
2886 goto out;
2887
2888 err = amdgpu_ucode_validate(adev->psp.asd_fw);
2889 if (err)
2890 goto out;
2891
2892 asd_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.asd_fw->data;
2893 adev->psp.asd_context.bin_desc.fw_version = le32_to_cpu(asd_hdr->header.ucode_version);
2894 adev->psp.asd_context.bin_desc.feature_version = le32_to_cpu(asd_hdr->sos.fw_version);
2895 adev->psp.asd_context.bin_desc.size_bytes = le32_to_cpu(asd_hdr->header.ucode_size_bytes);
2896 adev->psp.asd_context.bin_desc.start_addr = (uint8_t *)asd_hdr +
2897 le32_to_cpu(asd_hdr->header.ucode_array_offset_bytes);
2898 return 0;
2899out:
2900 dev_err(adev->dev, "fail to initialize asd microcode\n");
2901 release_firmware(adev->psp.asd_fw);
2902 adev->psp.asd_fw = NULL;
2903 return err;
2904}
2905
2906int psp_init_toc_microcode(struct psp_context *psp,
2907 const char *chip_name)
2908{
2909 struct amdgpu_device *adev = psp->adev;
2910 char fw_name[PSP_FW_NAME_LEN];
2911 const struct psp_firmware_header_v1_0 *toc_hdr;
2912 int err = 0;
2913
2914 if (!chip_name) {
2915 dev_err(adev->dev, "invalid chip name for toc microcode\n");
2916 return -EINVAL;
2917 }
2918
2919 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_toc.bin", chip_name);
2920 err = request_firmware(&adev->psp.toc_fw, fw_name, adev->dev);
2921 if (err)
2922 goto out;
2923
2924 err = amdgpu_ucode_validate(adev->psp.toc_fw);
2925 if (err)
2926 goto out;
2927
2928 toc_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.toc_fw->data;
2929 adev->psp.toc.fw_version = le32_to_cpu(toc_hdr->header.ucode_version);
2930 adev->psp.toc.feature_version = le32_to_cpu(toc_hdr->sos.fw_version);
2931 adev->psp.toc.size_bytes = le32_to_cpu(toc_hdr->header.ucode_size_bytes);
2932 adev->psp.toc.start_addr = (uint8_t *)toc_hdr +
2933 le32_to_cpu(toc_hdr->header.ucode_array_offset_bytes);
2934 return 0;
2935out:
2936 dev_err(adev->dev, "fail to request/validate toc microcode\n");
2937 release_firmware(adev->psp.toc_fw);
2938 adev->psp.toc_fw = NULL;
2939 return err;
2940}
2941
2942static int parse_sos_bin_descriptor(struct psp_context *psp,
2943 const struct psp_fw_bin_desc *desc,
2944 const struct psp_firmware_header_v2_0 *sos_hdr)
2945{
2946 uint8_t *ucode_start_addr = NULL;
2947
2948 if (!psp || !desc || !sos_hdr)
2949 return -EINVAL;
2950
2951 ucode_start_addr = (uint8_t *)sos_hdr +
2952 le32_to_cpu(desc->offset_bytes) +
2953 le32_to_cpu(sos_hdr->header.ucode_array_offset_bytes);
2954
2955 switch (desc->fw_type) {
2956 case PSP_FW_TYPE_PSP_SOS:
2957 psp->sos.fw_version = le32_to_cpu(desc->fw_version);
2958 psp->sos.feature_version = le32_to_cpu(desc->fw_version);
2959 psp->sos.size_bytes = le32_to_cpu(desc->size_bytes);
2960 psp->sos.start_addr = ucode_start_addr;
2961 break;
2962 case PSP_FW_TYPE_PSP_SYS_DRV:
2963 psp->sys.fw_version = le32_to_cpu(desc->fw_version);
2964 psp->sys.feature_version = le32_to_cpu(desc->fw_version);
2965 psp->sys.size_bytes = le32_to_cpu(desc->size_bytes);
2966 psp->sys.start_addr = ucode_start_addr;
2967 break;
2968 case PSP_FW_TYPE_PSP_KDB:
2969 psp->kdb.fw_version = le32_to_cpu(desc->fw_version);
2970 psp->kdb.feature_version = le32_to_cpu(desc->fw_version);
2971 psp->kdb.size_bytes = le32_to_cpu(desc->size_bytes);
2972 psp->kdb.start_addr = ucode_start_addr;
2973 break;
2974 case PSP_FW_TYPE_PSP_TOC:
2975 psp->toc.fw_version = le32_to_cpu(desc->fw_version);
2976 psp->toc.feature_version = le32_to_cpu(desc->fw_version);
2977 psp->toc.size_bytes = le32_to_cpu(desc->size_bytes);
2978 psp->toc.start_addr = ucode_start_addr;
2979 break;
2980 case PSP_FW_TYPE_PSP_SPL:
2981 psp->spl.fw_version = le32_to_cpu(desc->fw_version);
2982 psp->spl.feature_version = le32_to_cpu(desc->fw_version);
2983 psp->spl.size_bytes = le32_to_cpu(desc->size_bytes);
2984 psp->spl.start_addr = ucode_start_addr;
2985 break;
2986 case PSP_FW_TYPE_PSP_RL:
2987 psp->rl.fw_version = le32_to_cpu(desc->fw_version);
2988 psp->rl.feature_version = le32_to_cpu(desc->fw_version);
2989 psp->rl.size_bytes = le32_to_cpu(desc->size_bytes);
2990 psp->rl.start_addr = ucode_start_addr;
2991 break;
2992 case PSP_FW_TYPE_PSP_SOC_DRV:
2993 psp->soc_drv.fw_version = le32_to_cpu(desc->fw_version);
2994 psp->soc_drv.feature_version = le32_to_cpu(desc->fw_version);
2995 psp->soc_drv.size_bytes = le32_to_cpu(desc->size_bytes);
2996 psp->soc_drv.start_addr = ucode_start_addr;
2997 break;
2998 case PSP_FW_TYPE_PSP_INTF_DRV:
2999 psp->intf_drv.fw_version = le32_to_cpu(desc->fw_version);
3000 psp->intf_drv.feature_version = le32_to_cpu(desc->fw_version);
3001 psp->intf_drv.size_bytes = le32_to_cpu(desc->size_bytes);
3002 psp->intf_drv.start_addr = ucode_start_addr;
3003 break;
3004 case PSP_FW_TYPE_PSP_DBG_DRV:
3005 psp->dbg_drv.fw_version = le32_to_cpu(desc->fw_version);
3006 psp->dbg_drv.feature_version = le32_to_cpu(desc->fw_version);
3007 psp->dbg_drv.size_bytes = le32_to_cpu(desc->size_bytes);
3008 psp->dbg_drv.start_addr = ucode_start_addr;
3009 break;
3010 default:
3011 dev_warn(psp->adev->dev, "Unsupported PSP FW type: %d\n", desc->fw_type);
3012 break;
3013 }
3014
3015 return 0;
3016}
3017
3018static int psp_init_sos_base_fw(struct amdgpu_device *adev)
3019{
3020 const struct psp_firmware_header_v1_0 *sos_hdr;
3021 const struct psp_firmware_header_v1_3 *sos_hdr_v1_3;
3022 uint8_t *ucode_array_start_addr;
3023
3024 sos_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.sos_fw->data;
3025 ucode_array_start_addr = (uint8_t *)sos_hdr +
3026 le32_to_cpu(sos_hdr->header.ucode_array_offset_bytes);
3027
3028 if (adev->gmc.xgmi.connected_to_cpu ||
3029 (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(13, 0, 2))) {
3030 adev->psp.sos.fw_version = le32_to_cpu(sos_hdr->header.ucode_version);
3031 adev->psp.sos.feature_version = le32_to_cpu(sos_hdr->sos.fw_version);
3032
3033 adev->psp.sys.size_bytes = le32_to_cpu(sos_hdr->sos.offset_bytes);
3034 adev->psp.sys.start_addr = ucode_array_start_addr;
3035
3036 adev->psp.sos.size_bytes = le32_to_cpu(sos_hdr->sos.size_bytes);
3037 adev->psp.sos.start_addr = ucode_array_start_addr +
3038 le32_to_cpu(sos_hdr->sos.offset_bytes);
3039 } else {
3040 /* Load alternate PSP SOS FW */
3041 sos_hdr_v1_3 = (const struct psp_firmware_header_v1_3 *)adev->psp.sos_fw->data;
3042
3043 adev->psp.sos.fw_version = le32_to_cpu(sos_hdr_v1_3->sos_aux.fw_version);
3044 adev->psp.sos.feature_version = le32_to_cpu(sos_hdr_v1_3->sos_aux.fw_version);
3045
3046 adev->psp.sys.size_bytes = le32_to_cpu(sos_hdr_v1_3->sys_drv_aux.size_bytes);
3047 adev->psp.sys.start_addr = ucode_array_start_addr +
3048 le32_to_cpu(sos_hdr_v1_3->sys_drv_aux.offset_bytes);
3049
3050 adev->psp.sos.size_bytes = le32_to_cpu(sos_hdr_v1_3->sos_aux.size_bytes);
3051 adev->psp.sos.start_addr = ucode_array_start_addr +
3052 le32_to_cpu(sos_hdr_v1_3->sos_aux.offset_bytes);
3053 }
3054
3055 if ((adev->psp.sys.size_bytes == 0) || (adev->psp.sos.size_bytes == 0)) {
3056 dev_warn(adev->dev, "PSP SOS FW not available");
3057 return -EINVAL;
3058 }
3059
3060 return 0;
3061}
3062
3063int psp_init_sos_microcode(struct psp_context *psp,
3064 const char *chip_name)
3065{
3066 struct amdgpu_device *adev = psp->adev;
3067 char fw_name[PSP_FW_NAME_LEN];
3068 const struct psp_firmware_header_v1_0 *sos_hdr;
3069 const struct psp_firmware_header_v1_1 *sos_hdr_v1_1;
3070 const struct psp_firmware_header_v1_2 *sos_hdr_v1_2;
3071 const struct psp_firmware_header_v1_3 *sos_hdr_v1_3;
3072 const struct psp_firmware_header_v2_0 *sos_hdr_v2_0;
3073 int err = 0;
3074 uint8_t *ucode_array_start_addr;
3075 int fw_index = 0;
3076
3077 if (!chip_name) {
3078 dev_err(adev->dev, "invalid chip name for sos microcode\n");
3079 return -EINVAL;
3080 }
3081
3082 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sos.bin", chip_name);
3083 err = request_firmware(&adev->psp.sos_fw, fw_name, adev->dev);
3084 if (err)
3085 goto out;
3086
3087 err = amdgpu_ucode_validate(adev->psp.sos_fw);
3088 if (err)
3089 goto out;
3090
3091 sos_hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.sos_fw->data;
3092 ucode_array_start_addr = (uint8_t *)sos_hdr +
3093 le32_to_cpu(sos_hdr->header.ucode_array_offset_bytes);
3094 amdgpu_ucode_print_psp_hdr(&sos_hdr->header);
3095
3096 switch (sos_hdr->header.header_version_major) {
3097 case 1:
3098 err = psp_init_sos_base_fw(adev);
3099 if (err)
3100 goto out;
3101
3102 if (sos_hdr->header.header_version_minor == 1) {
3103 sos_hdr_v1_1 = (const struct psp_firmware_header_v1_1 *)adev->psp.sos_fw->data;
3104 adev->psp.toc.size_bytes = le32_to_cpu(sos_hdr_v1_1->toc.size_bytes);
3105 adev->psp.toc.start_addr = (uint8_t *)adev->psp.sys.start_addr +
3106 le32_to_cpu(sos_hdr_v1_1->toc.offset_bytes);
3107 adev->psp.kdb.size_bytes = le32_to_cpu(sos_hdr_v1_1->kdb.size_bytes);
3108 adev->psp.kdb.start_addr = (uint8_t *)adev->psp.sys.start_addr +
3109 le32_to_cpu(sos_hdr_v1_1->kdb.offset_bytes);
3110 }
3111 if (sos_hdr->header.header_version_minor == 2) {
3112 sos_hdr_v1_2 = (const struct psp_firmware_header_v1_2 *)adev->psp.sos_fw->data;
3113 adev->psp.kdb.size_bytes = le32_to_cpu(sos_hdr_v1_2->kdb.size_bytes);
3114 adev->psp.kdb.start_addr = (uint8_t *)adev->psp.sys.start_addr +
3115 le32_to_cpu(sos_hdr_v1_2->kdb.offset_bytes);
3116 }
3117 if (sos_hdr->header.header_version_minor == 3) {
3118 sos_hdr_v1_3 = (const struct psp_firmware_header_v1_3 *)adev->psp.sos_fw->data;
3119 adev->psp.toc.size_bytes = le32_to_cpu(sos_hdr_v1_3->v1_1.toc.size_bytes);
3120 adev->psp.toc.start_addr = ucode_array_start_addr +
3121 le32_to_cpu(sos_hdr_v1_3->v1_1.toc.offset_bytes);
3122 adev->psp.kdb.size_bytes = le32_to_cpu(sos_hdr_v1_3->v1_1.kdb.size_bytes);
3123 adev->psp.kdb.start_addr = ucode_array_start_addr +
3124 le32_to_cpu(sos_hdr_v1_3->v1_1.kdb.offset_bytes);
3125 adev->psp.spl.size_bytes = le32_to_cpu(sos_hdr_v1_3->spl.size_bytes);
3126 adev->psp.spl.start_addr = ucode_array_start_addr +
3127 le32_to_cpu(sos_hdr_v1_3->spl.offset_bytes);
3128 adev->psp.rl.size_bytes = le32_to_cpu(sos_hdr_v1_3->rl.size_bytes);
3129 adev->psp.rl.start_addr = ucode_array_start_addr +
3130 le32_to_cpu(sos_hdr_v1_3->rl.offset_bytes);
3131 }
3132 break;
3133 case 2:
3134 sos_hdr_v2_0 = (const struct psp_firmware_header_v2_0 *)adev->psp.sos_fw->data;
3135
3136 if (le32_to_cpu(sos_hdr_v2_0->psp_fw_bin_count) >= UCODE_MAX_PSP_PACKAGING) {
3137 dev_err(adev->dev, "packed SOS count exceeds maximum limit\n");
3138 err = -EINVAL;
3139 goto out;
3140 }
3141
3142 for (fw_index = 0; fw_index < le32_to_cpu(sos_hdr_v2_0->psp_fw_bin_count); fw_index++) {
3143 err = parse_sos_bin_descriptor(psp,
3144 &sos_hdr_v2_0->psp_fw_bin[fw_index],
3145 sos_hdr_v2_0);
3146 if (err)
3147 goto out;
3148 }
3149 break;
3150 default:
3151 dev_err(adev->dev,
3152 "unsupported psp sos firmware\n");
3153 err = -EINVAL;
3154 goto out;
3155 }
3156
3157 return 0;
3158out:
3159 dev_err(adev->dev,
3160 "failed to init sos firmware\n");
3161 release_firmware(adev->psp.sos_fw);
3162 adev->psp.sos_fw = NULL;
3163
3164 return err;
3165}
3166
3167static int parse_ta_bin_descriptor(struct psp_context *psp,
3168 const struct psp_fw_bin_desc *desc,
3169 const struct ta_firmware_header_v2_0 *ta_hdr)
3170{
3171 uint8_t *ucode_start_addr = NULL;
3172
3173 if (!psp || !desc || !ta_hdr)
3174 return -EINVAL;
3175
3176 ucode_start_addr = (uint8_t *)ta_hdr +
3177 le32_to_cpu(desc->offset_bytes) +
3178 le32_to_cpu(ta_hdr->header.ucode_array_offset_bytes);
3179
3180 switch (desc->fw_type) {
3181 case TA_FW_TYPE_PSP_ASD:
3182 psp->asd_context.bin_desc.fw_version = le32_to_cpu(desc->fw_version);
3183 psp->asd_context.bin_desc.feature_version = le32_to_cpu(desc->fw_version);
3184 psp->asd_context.bin_desc.size_bytes = le32_to_cpu(desc->size_bytes);
3185 psp->asd_context.bin_desc.start_addr = ucode_start_addr;
3186 break;
3187 case TA_FW_TYPE_PSP_XGMI:
3188 psp->xgmi_context.context.bin_desc.fw_version = le32_to_cpu(desc->fw_version);
3189 psp->xgmi_context.context.bin_desc.size_bytes = le32_to_cpu(desc->size_bytes);
3190 psp->xgmi_context.context.bin_desc.start_addr = ucode_start_addr;
3191 break;
3192 case TA_FW_TYPE_PSP_RAS:
3193 psp->ras_context.context.bin_desc.fw_version = le32_to_cpu(desc->fw_version);
3194 psp->ras_context.context.bin_desc.size_bytes = le32_to_cpu(desc->size_bytes);
3195 psp->ras_context.context.bin_desc.start_addr = ucode_start_addr;
3196 break;
3197 case TA_FW_TYPE_PSP_HDCP:
3198 psp->hdcp_context.context.bin_desc.fw_version = le32_to_cpu(desc->fw_version);
3199 psp->hdcp_context.context.bin_desc.size_bytes = le32_to_cpu(desc->size_bytes);
3200 psp->hdcp_context.context.bin_desc.start_addr = ucode_start_addr;
3201 break;
3202 case TA_FW_TYPE_PSP_DTM:
3203 psp->dtm_context.context.bin_desc.fw_version = le32_to_cpu(desc->fw_version);
3204 psp->dtm_context.context.bin_desc.size_bytes = le32_to_cpu(desc->size_bytes);
3205 psp->dtm_context.context.bin_desc.start_addr = ucode_start_addr;
3206 break;
3207 case TA_FW_TYPE_PSP_RAP:
3208 psp->rap_context.context.bin_desc.fw_version = le32_to_cpu(desc->fw_version);
3209 psp->rap_context.context.bin_desc.size_bytes = le32_to_cpu(desc->size_bytes);
3210 psp->rap_context.context.bin_desc.start_addr = ucode_start_addr;
3211 break;
3212 case TA_FW_TYPE_PSP_SECUREDISPLAY:
3213 psp->securedisplay_context.context.bin_desc.fw_version =
3214 le32_to_cpu(desc->fw_version);
3215 psp->securedisplay_context.context.bin_desc.size_bytes =
3216 le32_to_cpu(desc->size_bytes);
3217 psp->securedisplay_context.context.bin_desc.start_addr =
3218 ucode_start_addr;
3219 break;
3220 default:
3221 dev_warn(psp->adev->dev, "Unsupported TA type: %d\n", desc->fw_type);
3222 break;
3223 }
3224
3225 return 0;
3226}
3227
3228int psp_init_ta_microcode(struct psp_context *psp,
3229 const char *chip_name)
3230{
3231 struct amdgpu_device *adev = psp->adev;
3232 char fw_name[PSP_FW_NAME_LEN];
3233 const struct ta_firmware_header_v2_0 *ta_hdr;
3234 int err = 0;
3235 int ta_index = 0;
3236
3237 if (!chip_name) {
3238 dev_err(adev->dev, "invalid chip name for ta microcode\n");
3239 return -EINVAL;
3240 }
3241
3242 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ta.bin", chip_name);
3243 err = request_firmware(&adev->psp.ta_fw, fw_name, adev->dev);
3244 if (err)
3245 goto out;
3246
3247 err = amdgpu_ucode_validate(adev->psp.ta_fw);
3248 if (err)
3249 goto out;
3250
3251 ta_hdr = (const struct ta_firmware_header_v2_0 *)adev->psp.ta_fw->data;
3252
3253 if (le16_to_cpu(ta_hdr->header.header_version_major) != 2) {
3254 dev_err(adev->dev, "unsupported TA header version\n");
3255 err = -EINVAL;
3256 goto out;
3257 }
3258
3259 if (le32_to_cpu(ta_hdr->ta_fw_bin_count) >= UCODE_MAX_PSP_PACKAGING) {
3260 dev_err(adev->dev, "packed TA count exceeds maximum limit\n");
3261 err = -EINVAL;
3262 goto out;
3263 }
3264
3265 for (ta_index = 0; ta_index < le32_to_cpu(ta_hdr->ta_fw_bin_count); ta_index++) {
3266 err = parse_ta_bin_descriptor(psp,
3267 &ta_hdr->ta_fw_bin[ta_index],
3268 ta_hdr);
3269 if (err)
3270 goto out;
3271 }
3272
3273 return 0;
3274out:
3275 dev_err(adev->dev, "fail to initialize ta microcode\n");
3276 release_firmware(adev->psp.ta_fw);
3277 adev->psp.ta_fw = NULL;
3278 return err;
3279}
3280
3281int psp_init_cap_microcode(struct psp_context *psp,
3282 const char *chip_name)
3283{
3284 struct amdgpu_device *adev = psp->adev;
3285 char fw_name[PSP_FW_NAME_LEN];
3286 const struct psp_firmware_header_v1_0 *cap_hdr_v1_0;
3287 struct amdgpu_firmware_info *info = NULL;
3288 int err = 0;
3289
3290 if (!chip_name) {
3291 dev_err(adev->dev, "invalid chip name for cap microcode\n");
3292 return -EINVAL;
3293 }
3294
3295 if (!amdgpu_sriov_vf(adev)) {
3296 dev_err(adev->dev, "cap microcode should only be loaded under SRIOV\n");
3297 return -EINVAL;
3298 }
3299
3300 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_cap.bin", chip_name);
3301 err = request_firmware(&adev->psp.cap_fw, fw_name, adev->dev);
3302 if (err) {
3303 dev_warn(adev->dev, "cap microcode does not exist, skip\n");
3304 err = 0;
3305 goto out;
3306 }
3307
3308 err = amdgpu_ucode_validate(adev->psp.cap_fw);
3309 if (err) {
3310 dev_err(adev->dev, "fail to initialize cap microcode\n");
3311 goto out;
3312 }
3313
3314 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CAP];
3315 info->ucode_id = AMDGPU_UCODE_ID_CAP;
3316 info->fw = adev->psp.cap_fw;
3317 cap_hdr_v1_0 = (const struct psp_firmware_header_v1_0 *)
3318 adev->psp.cap_fw->data;
3319 adev->firmware.fw_size += ALIGN(
3320 le32_to_cpu(cap_hdr_v1_0->header.ucode_size_bytes), PAGE_SIZE);
3321 adev->psp.cap_fw_version = le32_to_cpu(cap_hdr_v1_0->header.ucode_version);
3322 adev->psp.cap_feature_version = le32_to_cpu(cap_hdr_v1_0->sos.fw_version);
3323 adev->psp.cap_ucode_size = le32_to_cpu(cap_hdr_v1_0->header.ucode_size_bytes);
3324
3325 return 0;
3326
3327out:
3328 release_firmware(adev->psp.cap_fw);
3329 adev->psp.cap_fw = NULL;
3330 return err;
3331}
3332
3333static int psp_set_clockgating_state(void *handle,
3334 enum amd_clockgating_state state)
3335{
3336 return 0;
3337}
3338
3339static int psp_set_powergating_state(void *handle,
3340 enum amd_powergating_state state)
3341{
3342 return 0;
3343}
3344
3345static ssize_t psp_usbc_pd_fw_sysfs_read(struct device *dev,
3346 struct device_attribute *attr,
3347 char *buf)
3348{
3349 struct drm_device *ddev = dev_get_drvdata(dev);
3350 struct amdgpu_device *adev = drm_to_adev(ddev);
3351 uint32_t fw_ver;
3352 int ret;
3353
3354 if (!adev->ip_blocks[AMD_IP_BLOCK_TYPE_PSP].status.late_initialized) {
3355 DRM_INFO("PSP block is not ready yet.");
3356 return -EBUSY;
3357 }
3358
3359 mutex_lock(&adev->psp.mutex);
3360 ret = psp_read_usbc_pd_fw(&adev->psp, &fw_ver);
3361 mutex_unlock(&adev->psp.mutex);
3362
3363 if (ret) {
3364 DRM_ERROR("Failed to read USBC PD FW, err = %d", ret);
3365 return ret;
3366 }
3367
3368 return sysfs_emit(buf, "%x\n", fw_ver);
3369}
3370
3371static ssize_t psp_usbc_pd_fw_sysfs_write(struct device *dev,
3372 struct device_attribute *attr,
3373 const char *buf,
3374 size_t count)
3375{
3376 struct drm_device *ddev = dev_get_drvdata(dev);
3377 struct amdgpu_device *adev = drm_to_adev(ddev);
3378 int ret, idx;
3379 char fw_name[100];
3380 const struct firmware *usbc_pd_fw;
3381 struct amdgpu_bo *fw_buf_bo = NULL;
3382 uint64_t fw_pri_mc_addr;
3383 void *fw_pri_cpu_addr;
3384
3385 if (!adev->ip_blocks[AMD_IP_BLOCK_TYPE_PSP].status.late_initialized) {
3386 DRM_INFO("PSP block is not ready yet.");
3387 return -EBUSY;
3388 }
3389
3390 if (!drm_dev_enter(ddev, &idx))
3391 return -ENODEV;
3392
3393 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s", buf);
3394 ret = request_firmware(&usbc_pd_fw, fw_name, adev->dev);
3395 if (ret)
3396 goto fail;
3397
3398 /* LFB address which is aligned to 1MB boundary per PSP request */
3399 ret = amdgpu_bo_create_kernel(adev, usbc_pd_fw->size, 0x100000,
3400 AMDGPU_GEM_DOMAIN_VRAM,
3401 &fw_buf_bo,
3402 &fw_pri_mc_addr,
3403 &fw_pri_cpu_addr);
3404 if (ret)
3405 goto rel_buf;
3406
3407 memcpy_toio(fw_pri_cpu_addr, usbc_pd_fw->data, usbc_pd_fw->size);
3408
3409 mutex_lock(&adev->psp.mutex);
3410 ret = psp_load_usbc_pd_fw(&adev->psp, fw_pri_mc_addr);
3411 mutex_unlock(&adev->psp.mutex);
3412
3413 amdgpu_bo_free_kernel(&fw_buf_bo, &fw_pri_mc_addr, &fw_pri_cpu_addr);
3414
3415rel_buf:
3416 release_firmware(usbc_pd_fw);
3417fail:
3418 if (ret) {
3419 DRM_ERROR("Failed to load USBC PD FW, err = %d", ret);
3420 count = ret;
3421 }
3422
3423 drm_dev_exit(idx);
3424 return count;
3425}
3426
3427void psp_copy_fw(struct psp_context *psp, uint8_t *start_addr, uint32_t bin_size)
3428{
3429 int idx;
3430
3431 if (!drm_dev_enter(adev_to_drm(psp->adev), &idx))
3432 return;
3433
3434 memset(psp->fw_pri_buf, 0, PSP_1_MEG);
3435 memcpy(psp->fw_pri_buf, start_addr, bin_size);
3436
3437 drm_dev_exit(idx);
3438}
3439
3440static DEVICE_ATTR(usbc_pd_fw, S_IRUGO | S_IWUSR,
3441 psp_usbc_pd_fw_sysfs_read,
3442 psp_usbc_pd_fw_sysfs_write);
3443
3444int is_psp_fw_valid(struct psp_bin_desc bin)
3445{
3446 return bin.size_bytes;
3447}
3448
3449static ssize_t amdgpu_psp_vbflash_write(struct file *filp, struct kobject *kobj,
3450 struct bin_attribute *bin_attr,
3451 char *buffer, loff_t pos, size_t count)
3452{
3453 struct device *dev = kobj_to_dev(kobj);
3454 struct drm_device *ddev = dev_get_drvdata(dev);
3455 struct amdgpu_device *adev = drm_to_adev(ddev);
3456
3457 adev->psp.vbflash_done = false;
3458
3459 /* Safeguard against memory drain */
3460 if (adev->psp.vbflash_image_size > AMD_VBIOS_FILE_MAX_SIZE_B) {
3461 dev_err(adev->dev, "File size cannot exceed %u", AMD_VBIOS_FILE_MAX_SIZE_B);
3462 kvfree(adev->psp.vbflash_tmp_buf);
3463 adev->psp.vbflash_tmp_buf = NULL;
3464 adev->psp.vbflash_image_size = 0;
3465 return -ENOMEM;
3466 }
3467
3468 /* TODO Just allocate max for now and optimize to realloc later if needed */
3469 if (!adev->psp.vbflash_tmp_buf) {
3470 adev->psp.vbflash_tmp_buf = kvmalloc(AMD_VBIOS_FILE_MAX_SIZE_B, GFP_KERNEL);
3471 if (!adev->psp.vbflash_tmp_buf)
3472 return -ENOMEM;
3473 }
3474
3475 mutex_lock(&adev->psp.mutex);
3476 memcpy(adev->psp.vbflash_tmp_buf + pos, buffer, count);
3477 adev->psp.vbflash_image_size += count;
3478 mutex_unlock(&adev->psp.mutex);
3479
3480 dev_info(adev->dev, "VBIOS flash write PSP done");
3481
3482 return count;
3483}
3484
3485static ssize_t amdgpu_psp_vbflash_read(struct file *filp, struct kobject *kobj,
3486 struct bin_attribute *bin_attr, char *buffer,
3487 loff_t pos, size_t count)
3488{
3489 struct device *dev = kobj_to_dev(kobj);
3490 struct drm_device *ddev = dev_get_drvdata(dev);
3491 struct amdgpu_device *adev = drm_to_adev(ddev);
3492 struct amdgpu_bo *fw_buf_bo = NULL;
3493 uint64_t fw_pri_mc_addr;
3494 void *fw_pri_cpu_addr;
3495 int ret;
3496
3497 dev_info(adev->dev, "VBIOS flash to PSP started");
3498
3499 ret = amdgpu_bo_create_kernel(adev, adev->psp.vbflash_image_size,
3500 AMDGPU_GPU_PAGE_SIZE,
3501 AMDGPU_GEM_DOMAIN_VRAM,
3502 &fw_buf_bo,
3503 &fw_pri_mc_addr,
3504 &fw_pri_cpu_addr);
3505 if (ret)
3506 goto rel_buf;
3507
3508 memcpy_toio(fw_pri_cpu_addr, adev->psp.vbflash_tmp_buf, adev->psp.vbflash_image_size);
3509
3510 mutex_lock(&adev->psp.mutex);
3511 ret = psp_update_spirom(&adev->psp, fw_pri_mc_addr);
3512 mutex_unlock(&adev->psp.mutex);
3513
3514 amdgpu_bo_free_kernel(&fw_buf_bo, &fw_pri_mc_addr, &fw_pri_cpu_addr);
3515
3516rel_buf:
3517 kvfree(adev->psp.vbflash_tmp_buf);
3518 adev->psp.vbflash_tmp_buf = NULL;
3519 adev->psp.vbflash_image_size = 0;
3520
3521 if (ret) {
3522 dev_err(adev->dev, "Failed to load VBIOS FW, err = %d", ret);
3523 return ret;
3524 }
3525
3526 dev_info(adev->dev, "VBIOS flash to PSP done");
3527 return 0;
3528}
3529
3530static ssize_t amdgpu_psp_vbflash_status(struct device *dev,
3531 struct device_attribute *attr,
3532 char *buf)
3533{
3534 struct drm_device *ddev = dev_get_drvdata(dev);
3535 struct amdgpu_device *adev = drm_to_adev(ddev);
3536 uint32_t vbflash_status;
3537
3538 vbflash_status = psp_vbflash_status(&adev->psp);
3539 if (!adev->psp.vbflash_done)
3540 vbflash_status = 0;
3541 else if (adev->psp.vbflash_done && !(vbflash_status & 0x80000000))
3542 vbflash_status = 1;
3543
3544 return sysfs_emit(buf, "0x%x\n", vbflash_status);
3545}
3546
3547static const struct bin_attribute psp_vbflash_bin_attr = {
3548 .attr = {.name = "psp_vbflash", .mode = 0664},
3549 .size = 0,
3550 .write = amdgpu_psp_vbflash_write,
3551 .read = amdgpu_psp_vbflash_read,
3552};
3553
3554static DEVICE_ATTR(psp_vbflash_status, 0444, amdgpu_psp_vbflash_status, NULL);
3555
3556int amdgpu_psp_sysfs_init(struct amdgpu_device *adev)
3557{
3558 int ret = 0;
3559 struct psp_context *psp = &adev->psp;
3560
3561 if (amdgpu_sriov_vf(adev))
3562 return -EINVAL;
3563
3564 switch (adev->ip_versions[MP0_HWIP][0]) {
3565 case IP_VERSION(13, 0, 0):
3566 case IP_VERSION(13, 0, 7):
3567 if (!psp->adev) {
3568 psp->adev = adev;
3569 psp_v13_0_set_psp_funcs(psp);
3570 }
3571 ret = sysfs_create_bin_file(&adev->dev->kobj, &psp_vbflash_bin_attr);
3572 if (ret)
3573 dev_err(adev->dev, "Failed to create device file psp_vbflash");
3574 ret = device_create_file(adev->dev, &dev_attr_psp_vbflash_status);
3575 if (ret)
3576 dev_err(adev->dev, "Failed to create device file psp_vbflash_status");
3577 return ret;
3578 default:
3579 return 0;
3580 }
3581}
3582
3583const struct amd_ip_funcs psp_ip_funcs = {
3584 .name = "psp",
3585 .early_init = psp_early_init,
3586 .late_init = NULL,
3587 .sw_init = psp_sw_init,
3588 .sw_fini = psp_sw_fini,
3589 .hw_init = psp_hw_init,
3590 .hw_fini = psp_hw_fini,
3591 .suspend = psp_suspend,
3592 .resume = psp_resume,
3593 .is_idle = NULL,
3594 .check_soft_reset = NULL,
3595 .wait_for_idle = NULL,
3596 .soft_reset = NULL,
3597 .set_clockgating_state = psp_set_clockgating_state,
3598 .set_powergating_state = psp_set_powergating_state,
3599};
3600
3601static int psp_sysfs_init(struct amdgpu_device *adev)
3602{
3603 int ret = device_create_file(adev->dev, &dev_attr_usbc_pd_fw);
3604
3605 if (ret)
3606 DRM_ERROR("Failed to create USBC PD FW control file!");
3607
3608 return ret;
3609}
3610
3611void amdgpu_psp_sysfs_fini(struct amdgpu_device *adev)
3612{
3613 sysfs_remove_bin_file(&adev->dev->kobj, &psp_vbflash_bin_attr);
3614 device_remove_file(adev->dev, &dev_attr_psp_vbflash_status);
3615}
3616
3617static void psp_sysfs_fini(struct amdgpu_device *adev)
3618{
3619 device_remove_file(adev->dev, &dev_attr_usbc_pd_fw);
3620}
3621
3622const struct amdgpu_ip_block_version psp_v3_1_ip_block =
3623{
3624 .type = AMD_IP_BLOCK_TYPE_PSP,
3625 .major = 3,
3626 .minor = 1,
3627 .rev = 0,
3628 .funcs = &psp_ip_funcs,
3629};
3630
3631const struct amdgpu_ip_block_version psp_v10_0_ip_block =
3632{
3633 .type = AMD_IP_BLOCK_TYPE_PSP,
3634 .major = 10,
3635 .minor = 0,
3636 .rev = 0,
3637 .funcs = &psp_ip_funcs,
3638};
3639
3640const struct amdgpu_ip_block_version psp_v11_0_ip_block =
3641{
3642 .type = AMD_IP_BLOCK_TYPE_PSP,
3643 .major = 11,
3644 .minor = 0,
3645 .rev = 0,
3646 .funcs = &psp_ip_funcs,
3647};
3648
3649const struct amdgpu_ip_block_version psp_v11_0_8_ip_block = {
3650 .type = AMD_IP_BLOCK_TYPE_PSP,
3651 .major = 11,
3652 .minor = 0,
3653 .rev = 8,
3654 .funcs = &psp_ip_funcs,
3655};
3656
3657const struct amdgpu_ip_block_version psp_v12_0_ip_block =
3658{
3659 .type = AMD_IP_BLOCK_TYPE_PSP,
3660 .major = 12,
3661 .minor = 0,
3662 .rev = 0,
3663 .funcs = &psp_ip_funcs,
3664};
3665
3666const struct amdgpu_ip_block_version psp_v13_0_ip_block = {
3667 .type = AMD_IP_BLOCK_TYPE_PSP,
3668 .major = 13,
3669 .minor = 0,
3670 .rev = 0,
3671 .funcs = &psp_ip_funcs,
3672};