Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v5.0-rc7 5025 lines 151 kB view raw
1// SPDX-License-Identifier: GPL-2.0 2/* 3 * R8A77990 processor support - PFC hardware block. 4 * 5 * Copyright (C) 2018 Renesas Electronics Corp. 6 * 7 * This file is based on the drivers/pinctrl/sh-pfc/pfc-r8a7796.c 8 * 9 * R8A7796 processor support - PFC hardware block. 10 * 11 * Copyright (C) 2016-2017 Renesas Electronics Corp. 12 */ 13 14#include <linux/kernel.h> 15 16#include "core.h" 17#include "sh_pfc.h" 18 19#define CFG_FLAGS (SH_PFC_PIN_CFG_PULL_UP | \ 20 SH_PFC_PIN_CFG_PULL_DOWN) 21 22#define CPU_ALL_PORT(fn, sfx) \ 23 PORT_GP_CFG_18(0, fn, sfx, CFG_FLAGS), \ 24 PORT_GP_CFG_23(1, fn, sfx, CFG_FLAGS), \ 25 PORT_GP_CFG_26(2, fn, sfx, CFG_FLAGS), \ 26 PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \ 27 PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS), \ 28 PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \ 29 PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \ 30 PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \ 31 PORT_GP_CFG_11(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \ 32 PORT_GP_CFG_20(5, fn, sfx, CFG_FLAGS), \ 33 PORT_GP_CFG_18(6, fn, sfx, CFG_FLAGS) 34/* 35 * F_() : just information 36 * FM() : macro for FN_xxx / xxx_MARK 37 */ 38 39/* GPSR0 */ 40#define GPSR0_17 F_(SDA4, IP7_27_24) 41#define GPSR0_16 F_(SCL4, IP7_23_20) 42#define GPSR0_15 F_(D15, IP7_19_16) 43#define GPSR0_14 F_(D14, IP7_15_12) 44#define GPSR0_13 F_(D13, IP7_11_8) 45#define GPSR0_12 F_(D12, IP7_7_4) 46#define GPSR0_11 F_(D11, IP7_3_0) 47#define GPSR0_10 F_(D10, IP6_31_28) 48#define GPSR0_9 F_(D9, IP6_27_24) 49#define GPSR0_8 F_(D8, IP6_23_20) 50#define GPSR0_7 F_(D7, IP6_19_16) 51#define GPSR0_6 F_(D6, IP6_15_12) 52#define GPSR0_5 F_(D5, IP6_11_8) 53#define GPSR0_4 F_(D4, IP6_7_4) 54#define GPSR0_3 F_(D3, IP6_3_0) 55#define GPSR0_2 F_(D2, IP5_31_28) 56#define GPSR0_1 F_(D1, IP5_27_24) 57#define GPSR0_0 F_(D0, IP5_23_20) 58 59/* GPSR1 */ 60#define GPSR1_22 F_(WE0_N, IP5_19_16) 61#define GPSR1_21 F_(CS0_N, IP5_15_12) 62#define GPSR1_20 FM(CLKOUT) 63#define GPSR1_19 F_(A19, IP5_11_8) 64#define GPSR1_18 F_(A18, IP5_7_4) 65#define GPSR1_17 F_(A17, IP5_3_0) 66#define GPSR1_16 F_(A16, IP4_31_28) 67#define GPSR1_15 F_(A15, IP4_27_24) 68#define GPSR1_14 F_(A14, IP4_23_20) 69#define GPSR1_13 F_(A13, IP4_19_16) 70#define GPSR1_12 F_(A12, IP4_15_12) 71#define GPSR1_11 F_(A11, IP4_11_8) 72#define GPSR1_10 F_(A10, IP4_7_4) 73#define GPSR1_9 F_(A9, IP4_3_0) 74#define GPSR1_8 F_(A8, IP3_31_28) 75#define GPSR1_7 F_(A7, IP3_27_24) 76#define GPSR1_6 F_(A6, IP3_23_20) 77#define GPSR1_5 F_(A5, IP3_19_16) 78#define GPSR1_4 F_(A4, IP3_15_12) 79#define GPSR1_3 F_(A3, IP3_11_8) 80#define GPSR1_2 F_(A2, IP3_7_4) 81#define GPSR1_1 F_(A1, IP3_3_0) 82#define GPSR1_0 F_(A0, IP2_31_28) 83 84/* GPSR2 */ 85#define GPSR2_25 F_(EX_WAIT0, IP2_27_24) 86#define GPSR2_24 F_(RD_WR_N, IP2_23_20) 87#define GPSR2_23 F_(RD_N, IP2_19_16) 88#define GPSR2_22 F_(BS_N, IP2_15_12) 89#define GPSR2_21 FM(AVB_PHY_INT) 90#define GPSR2_20 F_(AVB_TXCREFCLK, IP2_3_0) 91#define GPSR2_19 FM(AVB_RD3) 92#define GPSR2_18 F_(AVB_RD2, IP1_31_28) 93#define GPSR2_17 F_(AVB_RD1, IP1_27_24) 94#define GPSR2_16 F_(AVB_RD0, IP1_23_20) 95#define GPSR2_15 FM(AVB_RXC) 96#define GPSR2_14 FM(AVB_RX_CTL) 97#define GPSR2_13 F_(RPC_RESET_N, IP1_19_16) 98#define GPSR2_12 F_(RPC_INT_N, IP1_15_12) 99#define GPSR2_11 F_(QSPI1_SSL, IP1_11_8) 100#define GPSR2_10 F_(QSPI1_IO3, IP1_7_4) 101#define GPSR2_9 F_(QSPI1_IO2, IP1_3_0) 102#define GPSR2_8 F_(QSPI1_MISO_IO1, IP0_31_28) 103#define GPSR2_7 F_(QSPI1_MOSI_IO0, IP0_27_24) 104#define GPSR2_6 F_(QSPI1_SPCLK, IP0_23_20) 105#define GPSR2_5 FM(QSPI0_SSL) 106#define GPSR2_4 F_(QSPI0_IO3, IP0_19_16) 107#define GPSR2_3 F_(QSPI0_IO2, IP0_15_12) 108#define GPSR2_2 F_(QSPI0_MISO_IO1, IP0_11_8) 109#define GPSR2_1 F_(QSPI0_MOSI_IO0, IP0_7_4) 110#define GPSR2_0 F_(QSPI0_SPCLK, IP0_3_0) 111 112/* GPSR3 */ 113#define GPSR3_15 F_(SD1_WP, IP11_7_4) 114#define GPSR3_14 F_(SD1_CD, IP11_3_0) 115#define GPSR3_13 F_(SD0_WP, IP10_31_28) 116#define GPSR3_12 F_(SD0_CD, IP10_27_24) 117#define GPSR3_11 F_(SD1_DAT3, IP9_11_8) 118#define GPSR3_10 F_(SD1_DAT2, IP9_7_4) 119#define GPSR3_9 F_(SD1_DAT1, IP9_3_0) 120#define GPSR3_8 F_(SD1_DAT0, IP8_31_28) 121#define GPSR3_7 F_(SD1_CMD, IP8_27_24) 122#define GPSR3_6 F_(SD1_CLK, IP8_23_20) 123#define GPSR3_5 F_(SD0_DAT3, IP8_19_16) 124#define GPSR3_4 F_(SD0_DAT2, IP8_15_12) 125#define GPSR3_3 F_(SD0_DAT1, IP8_11_8) 126#define GPSR3_2 F_(SD0_DAT0, IP8_7_4) 127#define GPSR3_1 F_(SD0_CMD, IP8_3_0) 128#define GPSR3_0 F_(SD0_CLK, IP7_31_28) 129 130/* GPSR4 */ 131#define GPSR4_10 F_(SD3_DS, IP10_23_20) 132#define GPSR4_9 F_(SD3_DAT7, IP10_19_16) 133#define GPSR4_8 F_(SD3_DAT6, IP10_15_12) 134#define GPSR4_7 F_(SD3_DAT5, IP10_11_8) 135#define GPSR4_6 F_(SD3_DAT4, IP10_7_4) 136#define GPSR4_5 F_(SD3_DAT3, IP10_3_0) 137#define GPSR4_4 F_(SD3_DAT2, IP9_31_28) 138#define GPSR4_3 F_(SD3_DAT1, IP9_27_24) 139#define GPSR4_2 F_(SD3_DAT0, IP9_23_20) 140#define GPSR4_1 F_(SD3_CMD, IP9_19_16) 141#define GPSR4_0 F_(SD3_CLK, IP9_15_12) 142 143/* GPSR5 */ 144#define GPSR5_19 F_(MLB_DAT, IP13_23_20) 145#define GPSR5_18 F_(MLB_SIG, IP13_19_16) 146#define GPSR5_17 F_(MLB_CLK, IP13_15_12) 147#define GPSR5_16 F_(SSI_SDATA9, IP13_11_8) 148#define GPSR5_15 F_(MSIOF0_SS2, IP13_7_4) 149#define GPSR5_14 F_(MSIOF0_SS1, IP13_3_0) 150#define GPSR5_13 F_(MSIOF0_SYNC, IP12_31_28) 151#define GPSR5_12 F_(MSIOF0_TXD, IP12_27_24) 152#define GPSR5_11 F_(MSIOF0_RXD, IP12_23_20) 153#define GPSR5_10 F_(MSIOF0_SCK, IP12_19_16) 154#define GPSR5_9 F_(RX2_A, IP12_15_12) 155#define GPSR5_8 F_(TX2_A, IP12_11_8) 156#define GPSR5_7 F_(SCK2_A, IP12_7_4) 157#define GPSR5_6 F_(TX1, IP12_3_0) 158#define GPSR5_5 F_(RX1, IP11_31_28) 159#define GPSR5_4 F_(RTS0_N_TANS_A, IP11_23_20) 160#define GPSR5_3 F_(CTS0_N_A, IP11_19_16) 161#define GPSR5_2 F_(TX0_A, IP11_15_12) 162#define GPSR5_1 F_(RX0_A, IP11_11_8) 163#define GPSR5_0 F_(SCK0_A, IP11_27_24) 164 165/* GPSR6 */ 166#define GPSR6_17 F_(USB30_PWEN, IP15_27_24) 167#define GPSR6_16 F_(SSI_SDATA6, IP15_19_16) 168#define GPSR6_15 F_(SSI_WS6, IP15_15_12) 169#define GPSR6_14 F_(SSI_SCK6, IP15_11_8) 170#define GPSR6_13 F_(SSI_SDATA5, IP15_7_4) 171#define GPSR6_12 F_(SSI_WS5, IP15_3_0) 172#define GPSR6_11 F_(SSI_SCK5, IP14_31_28) 173#define GPSR6_10 F_(SSI_SDATA4, IP14_27_24) 174#define GPSR6_9 F_(USB30_OVC, IP15_31_28) 175#define GPSR6_8 F_(AUDIO_CLKA, IP15_23_20) 176#define GPSR6_7 F_(SSI_SDATA3, IP14_23_20) 177#define GPSR6_6 F_(SSI_WS349, IP14_19_16) 178#define GPSR6_5 F_(SSI_SCK349, IP14_15_12) 179#define GPSR6_4 F_(SSI_SDATA2, IP14_11_8) 180#define GPSR6_3 F_(SSI_SDATA1, IP14_7_4) 181#define GPSR6_2 F_(SSI_SDATA0, IP14_3_0) 182#define GPSR6_1 F_(SSI_WS01239, IP13_31_28) 183#define GPSR6_0 F_(SSI_SCK01239, IP13_27_24) 184 185/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */ 186#define IP0_3_0 FM(QSPI0_SPCLK) FM(HSCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 187#define IP0_7_4 FM(QSPI0_MOSI_IO0) FM(HCTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 188#define IP0_11_8 FM(QSPI0_MISO_IO1) FM(HRTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 189#define IP0_15_12 FM(QSPI0_IO2) FM(HTX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 190#define IP0_19_16 FM(QSPI0_IO3) FM(HRX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 191#define IP0_23_20 FM(QSPI1_SPCLK) FM(RIF2_CLK_A) FM(HSCK4_B) FM(VI4_DATA0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 192#define IP0_27_24 FM(QSPI1_MOSI_IO0) FM(RIF2_SYNC_A) FM(HTX4_B) FM(VI4_DATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 193#define IP0_31_28 FM(QSPI1_MISO_IO1) FM(RIF2_D0_A) FM(HRX4_B) FM(VI4_DATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 194#define IP1_3_0 FM(QSPI1_IO2) FM(RIF2_D1_A) FM(HTX3_C) FM(VI4_DATA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 195#define IP1_7_4 FM(QSPI1_IO3) FM(RIF3_CLK_A) FM(HRX3_C) FM(VI4_DATA4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 196#define IP1_11_8 FM(QSPI1_SSL) FM(RIF3_SYNC_A) FM(HSCK3_C) FM(VI4_DATA5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 197#define IP1_15_12 FM(RPC_INT_N) FM(RIF3_D0_A) FM(HCTS3_N_C) FM(VI4_DATA6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 198#define IP1_19_16 FM(RPC_RESET_N) FM(RIF3_D1_A) FM(HRTS3_N_C) FM(VI4_DATA7_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 199#define IP1_23_20 FM(AVB_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 200#define IP1_27_24 FM(AVB_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 201#define IP1_31_28 FM(AVB_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 202#define IP2_3_0 FM(AVB_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 203#define IP2_7_4 FM(AVB_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 204#define IP2_11_8 FM(AVB_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 205#define IP2_15_12 FM(BS_N) FM(PWM0_A) FM(AVB_MAGIC) FM(VI4_CLK) F_(0, 0) FM(TX3_C) F_(0, 0) FM(VI5_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 206#define IP2_19_16 FM(RD_N) FM(PWM1_A) FM(AVB_LINK) FM(VI4_FIELD) F_(0, 0) FM(RX3_C) FM(FSCLKST2_N_A) FM(VI5_DATA0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 207#define IP2_23_20 FM(RD_WR_N) FM(SCL7_A) FM(AVB_AVTP_MATCH_A) FM(VI4_VSYNC_N) FM(TX5_B) FM(SCK3_C) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 208#define IP2_27_24 FM(EX_WAIT0) FM(SDA7_A) FM(AVB_AVTP_CAPTURE_A) FM(VI4_HSYNC_N) FM(RX5_B) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 209#define IP2_31_28 FM(A0) FM(IRQ0) FM(PWM2_A) FM(MSIOF3_SS1_B) FM(VI5_CLK_A) FM(DU_CDE) FM(HRX3_D) FM(IERX) FM(QSTB_QHE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 210#define IP3_3_0 FM(A1) FM(IRQ1) FM(PWM3_A) FM(DU_DOTCLKIN1) FM(VI5_DATA0_A) FM(DU_DISP_CDE) FM(SDA6_B) FM(IETX) FM(QCPV_QDE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 211#define IP3_7_4 FM(A2) FM(IRQ2) FM(AVB_AVTP_PPS) FM(VI4_CLKENB) FM(VI5_DATA1_A) FM(DU_DISP) FM(SCL6_B) F_(0, 0) FM(QSTVB_QVE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 212#define IP3_11_8 FM(A3) FM(CTS4_N_A) FM(PWM4_A) FM(VI4_DATA12) F_(0, 0) FM(DU_DOTCLKOUT0) FM(HTX3_D) FM(IECLK) FM(LCDOUT12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 213#define IP3_15_12 FM(A4) FM(RTS4_N_TANS_A) FM(MSIOF3_SYNC_B) FM(VI4_DATA8) FM(PWM2_B) FM(DU_DG4) FM(RIF2_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 214#define IP3_19_16 FM(A5) FM(SCK4_A) FM(MSIOF3_SCK_B) FM(VI4_DATA9) FM(PWM3_B) F_(0, 0) FM(RIF2_SYNC_B) F_(0, 0) FM(QPOLA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 215#define IP3_23_20 FM(A6) FM(RX4_A) FM(MSIOF3_RXD_B) FM(VI4_DATA10) F_(0, 0) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 216#define IP3_27_24 FM(A7) FM(TX4_A) FM(MSIOF3_TXD_B) FM(VI4_DATA11) F_(0, 0) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 217#define IP3_31_28 FM(A8) FM(SDA6_A) FM(RX3_B) FM(HRX4_C) FM(VI5_HSYNC_N_A) FM(DU_HSYNC) FM(VI4_DATA0_B) F_(0, 0) FM(QSTH_QHS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 218 219/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */ 220#define IP4_3_0 FM(A9) FM(TX5_A) FM(IRQ3) FM(VI4_DATA16) FM(VI5_VSYNC_N_A) FM(DU_DG7) F_(0, 0) F_(0, 0) FM(LCDOUT15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 221#define IP4_7_4 FM(A10) FM(IRQ4) FM(MSIOF2_SYNC_B) FM(VI4_DATA13) FM(VI5_FIELD_A) FM(DU_DG5) FM(FSCLKST2_N_B) F_(0, 0) FM(LCDOUT13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 222#define IP4_11_8 FM(A11) FM(SCL6_A) FM(TX3_B) FM(HTX4_C) F_(0, 0) FM(DU_VSYNC) FM(VI4_DATA1_B) F_(0, 0) FM(QSTVA_QVS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 223#define IP4_15_12 FM(A12) FM(RX5_A) FM(MSIOF2_SS2_B) FM(VI4_DATA17) FM(VI5_DATA3_A) FM(DU_DG6) F_(0, 0) F_(0, 0) FM(LCDOUT14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 224#define IP4_19_16 FM(A13) FM(SCK5_A) FM(MSIOF2_SCK_B) FM(VI4_DATA14) FM(HRX4_D) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(LCDOUT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 225#define IP4_23_20 FM(A14) FM(MSIOF1_SS1) FM(MSIOF2_RXD_B) FM(VI4_DATA15) FM(HTX4_D) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(LCDOUT3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 226#define IP4_27_24 FM(A15) FM(MSIOF1_SS2) FM(MSIOF2_TXD_B) FM(VI4_DATA18) FM(VI5_DATA4_A) FM(DU_DB4) F_(0, 0) F_(0, 0) FM(LCDOUT4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 227#define IP4_31_28 FM(A16) FM(MSIOF1_SYNC) FM(MSIOF2_SS1_B) FM(VI4_DATA19) FM(VI5_DATA5_A) FM(DU_DB5) F_(0, 0) F_(0, 0) FM(LCDOUT5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 228#define IP5_3_0 FM(A17) FM(MSIOF1_RXD) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA6_A) FM(DU_DB6) F_(0, 0) F_(0, 0) FM(LCDOUT6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 229#define IP5_7_4 FM(A18) FM(MSIOF1_TXD) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA7_A) FM(DU_DB0) F_(0, 0) FM(HRX4_E) FM(LCDOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 230#define IP5_11_8 FM(A19) FM(MSIOF1_SCK) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA2_A) FM(DU_DB1) F_(0, 0) FM(HTX4_E) FM(LCDOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 231#define IP5_15_12 FM(CS0_N) FM(SCL5) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR0) FM(VI4_DATA2_B) F_(0, 0) FM(LCDOUT16) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 232#define IP5_19_16 FM(WE0_N) FM(SDA5) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR1) FM(VI4_DATA3_B) F_(0, 0) FM(LCDOUT17) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 233#define IP5_23_20 FM(D0) FM(MSIOF3_SCK_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR2) FM(CTS4_N_C) F_(0, 0) FM(LCDOUT18) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 234#define IP5_27_24 FM(D1) FM(MSIOF3_SYNC_A) FM(SCK3_A) FM(VI4_DATA23) FM(VI5_CLKENB_A) FM(DU_DB7) FM(RTS4_N_TANS_C) F_(0, 0) FM(LCDOUT7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 235#define IP5_31_28 FM(D2) FM(MSIOF3_RXD_A) FM(RX5_C) F_(0, 0) FM(VI5_DATA14_A) FM(DU_DR3) FM(RX4_C) F_(0, 0) FM(LCDOUT19) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 236#define IP6_3_0 FM(D3) FM(MSIOF3_TXD_A) FM(TX5_C) F_(0, 0) FM(VI5_DATA15_A) FM(DU_DR4) FM(TX4_C) F_(0, 0) FM(LCDOUT20) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 237#define IP6_7_4 FM(D4) FM(CANFD1_TX) FM(HSCK3_B) FM(CAN1_TX) FM(RTS3_N_TANS_A) FM(MSIOF3_SS2_A) F_(0, 0) FM(VI5_DATA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 238#define IP6_11_8 FM(D5) FM(RX3_A) FM(HRX3_B) F_(0, 0) F_(0, 0) FM(DU_DR5) FM(VI4_DATA4_B) F_(0, 0) FM(LCDOUT21) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 239#define IP6_15_12 FM(D6) FM(TX3_A) FM(HTX3_B) F_(0, 0) F_(0, 0) FM(DU_DR6) FM(VI4_DATA5_B) F_(0, 0) FM(LCDOUT22) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 240#define IP6_19_16 FM(D7) FM(CANFD1_RX) FM(IRQ5) FM(CAN1_RX) FM(CTS3_N_A) F_(0, 0) F_(0, 0) FM(VI5_DATA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 241#define IP6_23_20 FM(D8) FM(MSIOF2_SCK_A) FM(SCK4_B) F_(0, 0) FM(VI5_DATA12_A) FM(DU_DR7) FM(RIF3_CLK_B) FM(HCTS3_N_E) FM(LCDOUT23) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 242#define IP6_27_24 FM(D9) FM(MSIOF2_SYNC_A) F_(0, 0) F_(0, 0) FM(VI5_DATA10_A) FM(DU_DG0) FM(RIF3_SYNC_B) FM(HRX3_E) FM(LCDOUT8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 243#define IP6_31_28 FM(D10) FM(MSIOF2_RXD_A) F_(0, 0) F_(0, 0) FM(VI5_DATA13_A) FM(DU_DG1) FM(RIF3_D0_B) FM(HTX3_E) FM(LCDOUT9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 244#define IP7_3_0 FM(D11) FM(MSIOF2_TXD_A) F_(0, 0) F_(0, 0) FM(VI5_DATA11_A) FM(DU_DG2) FM(RIF3_D1_B) FM(HRTS3_N_E) FM(LCDOUT10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 245#define IP7_7_4 FM(D12) FM(CANFD0_TX) FM(TX4_B) FM(CAN0_TX) FM(VI5_DATA8_A) F_(0, 0) F_(0, 0) FM(VI5_DATA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 246#define IP7_11_8 FM(D13) FM(CANFD0_RX) FM(RX4_B) FM(CAN0_RX) FM(VI5_DATA9_A) FM(SCL7_B) F_(0, 0) FM(VI5_DATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 247#define IP7_15_12 FM(D14) FM(CAN_CLK) FM(HRX3_A) FM(MSIOF2_SS2_A) F_(0, 0) FM(SDA7_B) F_(0, 0) FM(VI5_DATA5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 248#define IP7_19_16 FM(D15) FM(MSIOF2_SS1_A) FM(HTX3_A) FM(MSIOF3_SS1_A) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) FM(LCDOUT11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 249#define IP7_23_20 FM(SCL4) FM(CS1_N_A26) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DOTCLKIN0) FM(VI4_DATA6_B) FM(VI5_DATA6_B) FM(QCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 250#define IP7_27_24 FM(SDA4) FM(WE1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI4_DATA7_B) FM(VI5_DATA7_B) FM(QPOLB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 251#define IP7_31_28 FM(SD0_CLK) FM(NFDATA8) FM(SCL1_C) FM(HSCK1_B) FM(SDA2_E) FM(FMCLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 252 253/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */ 254#define IP8_3_0 FM(SD0_CMD) FM(NFDATA9) F_(0, 0) FM(HRX1_B) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 255#define IP8_7_4 FM(SD0_DAT0) FM(NFDATA10) F_(0, 0) FM(HTX1_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 256#define IP8_11_8 FM(SD0_DAT1) FM(NFDATA11) FM(SDA2_C) FM(HCTS1_N_B) F_(0, 0) FM(FMIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 257#define IP8_15_12 FM(SD0_DAT2) FM(NFDATA12) FM(SCL2_C) FM(HRTS1_N_B) F_(0, 0) FM(BPFCLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 258#define IP8_19_16 FM(SD0_DAT3) FM(NFDATA13) FM(SDA1_C) FM(SCL2_E) FM(SPEEDIN_C) FM(REMOCON_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 259#define IP8_23_20 FM(SD1_CLK) FM(NFDATA14_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 260#define IP8_27_24 FM(SD1_CMD) FM(NFDATA15_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 261#define IP8_31_28 FM(SD1_DAT0) FM(NFWP_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 262#define IP9_3_0 FM(SD1_DAT1) FM(NFCE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 263#define IP9_7_4 FM(SD1_DAT2) FM(NFALE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 264#define IP9_11_8 FM(SD1_DAT3) FM(NFRB_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 265#define IP9_15_12 FM(SD3_CLK) FM(NFWE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 266#define IP9_19_16 FM(SD3_CMD) FM(NFRE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 267#define IP9_23_20 FM(SD3_DAT0) FM(NFDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 268#define IP9_27_24 FM(SD3_DAT1) FM(NFDATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 269#define IP9_31_28 FM(SD3_DAT2) FM(NFDATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 270#define IP10_3_0 FM(SD3_DAT3) FM(NFDATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 271#define IP10_7_4 FM(SD3_DAT4) FM(NFDATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 272#define IP10_11_8 FM(SD3_DAT5) FM(NFDATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 273#define IP10_15_12 FM(SD3_DAT6) FM(NFDATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 274#define IP10_19_16 FM(SD3_DAT7) FM(NFDATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 275#define IP10_23_20 FM(SD3_DS) FM(NFCLE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 276#define IP10_27_24 FM(SD0_CD) FM(NFALE_A) FM(SD3_CD) FM(RIF0_CLK_B) FM(SCL2_B) FM(TCLK1_A) FM(SSI_SCK2_B) FM(TS_SCK0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 277#define IP10_31_28 FM(SD0_WP) FM(NFRB_N_A) FM(SD3_WP) FM(RIF0_D0_B) FM(SDA2_B) FM(TCLK2_A) FM(SSI_WS2_B) FM(TS_SDAT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 278#define IP11_3_0 FM(SD1_CD) FM(NFCE_N_A) FM(SSI_SCK1) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 279#define IP11_7_4 FM(SD1_WP) FM(NFWP_N_A) FM(SSI_WS1) FM(RIF0_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 280#define IP11_11_8 FM(RX0_A) FM(HRX1_A) FM(SSI_SCK2_A) FM(RIF1_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 281#define IP11_15_12 FM(TX0_A) FM(HTX1_A) FM(SSI_WS2_A) FM(RIF1_D0) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 282#define IP11_19_16 FM(CTS0_N_A) FM(NFDATA14_A) FM(AUDIO_CLKOUT_A) FM(RIF1_D1) FM(SCIF_CLK_A) FM(FMCLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 283#define IP11_23_20 FM(RTS0_N_TANS_A) FM(NFDATA15_A) FM(AUDIO_CLKOUT1_A) FM(RIF1_CLK) FM(SCL2_A) FM(FMIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 284#define IP11_27_24 FM(SCK0_A) FM(HSCK1_A) FM(USB3HS0_ID) FM(RTS1_N_TANS) FM(SDA2_A) FM(FMCLK_C) F_(0, 0) F_(0, 0) FM(USB0_ID) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 285#define IP11_31_28 FM(RX1) FM(HRX2_B) FM(SSI_SCK9_B) FM(AUDIO_CLKOUT1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 286 287/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 - F */ 288#define IP12_3_0 FM(TX1) FM(HTX2_B) FM(SSI_WS9_B) FM(AUDIO_CLKOUT3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 289#define IP12_7_4 FM(SCK2_A) FM(HSCK0_A) FM(AUDIO_CLKB_A) FM(CTS1_N) FM(RIF0_CLK_A) FM(REMOCON_A) FM(SCIF_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 290#define IP12_11_8 FM(TX2_A) FM(HRX0_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) FM(SCL1_A) F_(0, 0) FM(FSO_CFE_0_N_A) FM(TS_SDEN1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 291#define IP12_15_12 FM(RX2_A) FM(HTX0_A) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(SDA1_A) F_(0, 0) FM(FSO_CFE_1_N_A) FM(TS_SPSYNC1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 292#define IP12_19_16 FM(MSIOF0_SCK) F_(0, 0) FM(SSI_SCK78) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 293#define IP12_23_20 FM(MSIOF0_RXD) F_(0, 0) FM(SSI_WS78) F_(0, 0) F_(0, 0) FM(TX2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 294#define IP12_27_24 FM(MSIOF0_TXD) F_(0, 0) FM(SSI_SDATA7) F_(0, 0) F_(0, 0) FM(RX2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 295#define IP12_31_28 FM(MSIOF0_SYNC) FM(AUDIO_CLKOUT_B) FM(SSI_SDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 296#define IP13_3_0 FM(MSIOF0_SS1) FM(HRX2_A) FM(SSI_SCK4) FM(HCTS0_N_A) FM(BPFCLK_C) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 297#define IP13_7_4 FM(MSIOF0_SS2) FM(HTX2_A) FM(SSI_WS4) FM(HRTS0_N_A) FM(FMIN_C) FM(BPFCLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 298#define IP13_11_8 FM(SSI_SDATA9) F_(0, 0) FM(AUDIO_CLKC_A) FM(SCK1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 299#define IP13_15_12 FM(MLB_CLK) FM(RX0_B) F_(0, 0) FM(RIF0_D0_A) FM(SCL1_B) FM(TCLK1_B) F_(0, 0) F_(0, 0) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 300#define IP13_19_16 FM(MLB_SIG) FM(SCK0_B) F_(0, 0) FM(RIF0_D1_A) FM(SDA1_B) FM(TCLK2_B) F_(0, 0) F_(0, 0) FM(SIM0_D_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 301#define IP13_23_20 FM(MLB_DAT) FM(TX0_B) F_(0, 0) FM(RIF0_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 302#define IP13_27_24 FM(SSI_SCK01239) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 303#define IP13_31_28 FM(SSI_WS01239) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 304#define IP14_3_0 FM(SSI_SDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 305#define IP14_7_4 FM(SSI_SDATA1) FM(AUDIO_CLKC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 306#define IP14_11_8 FM(SSI_SDATA2) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 307#define IP14_15_12 FM(SSI_SCK349) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 308#define IP14_19_16 FM(SSI_WS349) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 309#define IP14_23_20 FM(SSI_SDATA3) FM(AUDIO_CLKOUT1_C) FM(AUDIO_CLKB_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 310#define IP14_27_24 FM(SSI_SDATA4) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 311#define IP14_31_28 FM(SSI_SCK5) FM(HRX0_B) F_(0, 0) FM(USB0_PWEN_B) FM(SCL2_D) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 312#define IP15_3_0 FM(SSI_WS5) FM(HTX0_B) F_(0, 0) FM(USB0_OVC_B) FM(SDA2_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 313#define IP15_7_4 FM(SSI_SDATA5) FM(HSCK0_B) FM(AUDIO_CLKB_C) FM(TPU0TO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 314#define IP15_11_8 FM(SSI_SCK6) FM(HSCK2_A) FM(AUDIO_CLKC_C) FM(TPU0TO1) F_(0, 0) F_(0, 0) FM(FSO_CFE_0_N_B) F_(0, 0) FM(SIM0_RST_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 315#define IP15_15_12 FM(SSI_WS6) FM(HCTS2_N_A) FM(AUDIO_CLKOUT2_C) FM(TPU0TO2) FM(SDA1_D) F_(0, 0) FM(FSO_CFE_1_N_B) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 316#define IP15_19_16 FM(SSI_SDATA6) FM(HRTS2_N_A) FM(AUDIO_CLKOUT3_C) FM(TPU0TO3) FM(SCL1_D) F_(0, 0) FM(FSO_TOE_N_B) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 317#define IP15_23_20 FM(AUDIO_CLKA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 318#define IP15_27_24 FM(USB30_PWEN) FM(USB0_PWEN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 319#define IP15_31_28 FM(USB30_OVC) FM(USB0_OVC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) 320 321#define PINMUX_GPSR \ 322\ 323 \ 324 \ 325 \ 326 \ 327 \ 328 \ 329 GPSR2_25 \ 330 GPSR2_24 \ 331 GPSR2_23 \ 332 GPSR1_22 GPSR2_22 \ 333 GPSR1_21 GPSR2_21 \ 334 GPSR1_20 GPSR2_20 \ 335 GPSR1_19 GPSR2_19 GPSR5_19 \ 336 GPSR1_18 GPSR2_18 GPSR5_18 \ 337GPSR0_17 GPSR1_17 GPSR2_17 GPSR5_17 GPSR6_17 \ 338GPSR0_16 GPSR1_16 GPSR2_16 GPSR5_16 GPSR6_16 \ 339GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 GPSR5_15 GPSR6_15 \ 340GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR5_14 GPSR6_14 \ 341GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR5_13 GPSR6_13 \ 342GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR5_12 GPSR6_12 \ 343GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR5_11 GPSR6_11 \ 344GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \ 345GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \ 346GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \ 347GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \ 348GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \ 349GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \ 350GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \ 351GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 \ 352GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 \ 353GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 \ 354GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 355 356#define PINMUX_IPSR \ 357\ 358FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \ 359FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \ 360FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \ 361FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \ 362FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \ 363FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \ 364FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \ 365FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \ 366\ 367FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \ 368FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \ 369FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \ 370FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \ 371FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \ 372FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \ 373FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \ 374FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \ 375\ 376FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \ 377FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \ 378FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \ 379FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \ 380FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \ 381FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \ 382FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \ 383FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \ 384\ 385FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \ 386FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \ 387FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \ 388FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \ 389FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \ 390FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \ 391FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \ 392FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28 393 394/* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ 395#define MOD_SEL0_30_29 FM(SEL_ADGB_0) FM(SEL_ADGB_1) FM(SEL_ADGB_2) F_(0, 0) 396#define MOD_SEL0_28 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1) 397#define MOD_SEL0_27_26 FM(SEL_FM_0) FM(SEL_FM_1) FM(SEL_FM_2) F_(0, 0) 398#define MOD_SEL0_25 FM(SEL_FSO_0) FM(SEL_FSO_1) 399#define MOD_SEL0_24 FM(SEL_HSCIF0_0) FM(SEL_HSCIF0_1) 400#define MOD_SEL0_23 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1) 401#define MOD_SEL0_22 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1) 402#define MOD_SEL0_21_20 FM(SEL_I2C1_0) FM(SEL_I2C1_1) FM(SEL_I2C1_2) FM(SEL_I2C1_3) 403#define MOD_SEL0_19_18_17 FM(SEL_I2C2_0) FM(SEL_I2C2_1) FM(SEL_I2C2_2) FM(SEL_I2C2_3) FM(SEL_I2C2_4) F_(0, 0) F_(0, 0) F_(0, 0) 404#define MOD_SEL0_16 FM(SEL_NDFC_0) FM(SEL_NDFC_1) 405#define MOD_SEL0_15 FM(SEL_PWM0_0) FM(SEL_PWM0_1) 406#define MOD_SEL0_14 FM(SEL_PWM1_0) FM(SEL_PWM1_1) 407#define MOD_SEL0_13_12 FM(SEL_PWM2_0) FM(SEL_PWM2_1) FM(SEL_PWM2_2) F_(0, 0) 408#define MOD_SEL0_11_10 FM(SEL_PWM3_0) FM(SEL_PWM3_1) FM(SEL_PWM3_2) F_(0, 0) 409#define MOD_SEL0_9 FM(SEL_PWM4_0) FM(SEL_PWM4_1) 410#define MOD_SEL0_8 FM(SEL_PWM5_0) FM(SEL_PWM5_1) 411#define MOD_SEL0_7 FM(SEL_PWM6_0) FM(SEL_PWM6_1) 412#define MOD_SEL0_6_5 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1) FM(SEL_REMOCON_2) F_(0, 0) 413#define MOD_SEL0_4 FM(SEL_SCIF_0) FM(SEL_SCIF_1) 414#define MOD_SEL0_3 FM(SEL_SCIF0_0) FM(SEL_SCIF0_1) 415#define MOD_SEL0_2 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1) 416#define MOD_SEL0_1_0 FM(SEL_SPEED_PULSE_IF_0) FM(SEL_SPEED_PULSE_IF_1) FM(SEL_SPEED_PULSE_IF_2) F_(0, 0) 417 418/* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ 419#define MOD_SEL1_31 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1) 420#define MOD_SEL1_30 FM(SEL_SSI2_0) FM(SEL_SSI2_1) 421#define MOD_SEL1_29 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1) 422#define MOD_SEL1_28 FM(SEL_USB_20_CH0_0) FM(SEL_USB_20_CH0_1) 423#define MOD_SEL1_26 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1) 424#define MOD_SEL1_25 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1) 425#define MOD_SEL1_24_23_22 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3) FM(SEL_HSCIF3_4) F_(0, 0) F_(0, 0) F_(0, 0) 426#define MOD_SEL1_21_20_19 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1) FM(SEL_HSCIF4_2) FM(SEL_HSCIF4_3) FM(SEL_HSCIF4_4) F_(0, 0) F_(0, 0) F_(0, 0) 427#define MOD_SEL1_18 FM(SEL_I2C6_0) FM(SEL_I2C6_1) 428#define MOD_SEL1_17 FM(SEL_I2C7_0) FM(SEL_I2C7_1) 429#define MOD_SEL1_16 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1) 430#define MOD_SEL1_15 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1) 431#define MOD_SEL1_14_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1) FM(SEL_SCIF3_2) F_(0, 0) 432#define MOD_SEL1_12_11 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0) 433#define MOD_SEL1_10_9 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1) FM(SEL_SCIF5_2) F_(0, 0) 434#define MOD_SEL1_8 FM(SEL_VIN4_0) FM(SEL_VIN4_1) 435#define MOD_SEL1_7 FM(SEL_VIN5_0) FM(SEL_VIN5_1) 436#define MOD_SEL1_6_5 FM(SEL_ADGC_0) FM(SEL_ADGC_1) FM(SEL_ADGC_2) F_(0, 0) 437#define MOD_SEL1_4 FM(SEL_SSI9_0) FM(SEL_SSI9_1) 438 439#define PINMUX_MOD_SELS \ 440\ 441 MOD_SEL1_31 \ 442MOD_SEL0_30_29 MOD_SEL1_30 \ 443 MOD_SEL1_29 \ 444MOD_SEL0_28 MOD_SEL1_28 \ 445MOD_SEL0_27_26 \ 446 MOD_SEL1_26 \ 447MOD_SEL0_25 MOD_SEL1_25 \ 448MOD_SEL0_24 MOD_SEL1_24_23_22 \ 449MOD_SEL0_23 \ 450MOD_SEL0_22 \ 451MOD_SEL0_21_20 MOD_SEL1_21_20_19 \ 452MOD_SEL0_19_18_17 MOD_SEL1_18 \ 453 MOD_SEL1_17 \ 454MOD_SEL0_16 MOD_SEL1_16 \ 455MOD_SEL0_15 MOD_SEL1_15 \ 456MOD_SEL0_14 MOD_SEL1_14_13 \ 457MOD_SEL0_13_12 \ 458 MOD_SEL1_12_11 \ 459MOD_SEL0_11_10 \ 460 MOD_SEL1_10_9 \ 461MOD_SEL0_9 \ 462MOD_SEL0_8 MOD_SEL1_8 \ 463MOD_SEL0_7 MOD_SEL1_7 \ 464MOD_SEL0_6_5 MOD_SEL1_6_5 \ 465MOD_SEL0_4 MOD_SEL1_4 \ 466MOD_SEL0_3 \ 467MOD_SEL0_2 \ 468MOD_SEL0_1_0 469 470/* 471 * These pins are not able to be muxed but have other properties 472 * that can be set, such as pull-up/pull-down enable. 473 */ 474#define PINMUX_STATIC \ 475 FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) \ 476 FM(AVB_TD3) \ 477 FM(PRESETOUT_N) FM(FSCLKST_N) FM(TRST_N) FM(TCK) FM(TMS) FM(TDI) \ 478 FM(ASEBRK) \ 479 FM(MLB_REF) 480 481enum { 482 PINMUX_RESERVED = 0, 483 484 PINMUX_DATA_BEGIN, 485 GP_ALL(DATA), 486 PINMUX_DATA_END, 487 488#define F_(x, y) 489#define FM(x) FN_##x, 490 PINMUX_FUNCTION_BEGIN, 491 GP_ALL(FN), 492 PINMUX_GPSR 493 PINMUX_IPSR 494 PINMUX_MOD_SELS 495 PINMUX_FUNCTION_END, 496#undef F_ 497#undef FM 498 499#define F_(x, y) 500#define FM(x) x##_MARK, 501 PINMUX_MARK_BEGIN, 502 PINMUX_GPSR 503 PINMUX_IPSR 504 PINMUX_MOD_SELS 505 PINMUX_STATIC 506 PINMUX_MARK_END, 507#undef F_ 508#undef FM 509}; 510 511static const u16 pinmux_data[] = { 512 PINMUX_DATA_GP_ALL(), 513 514 PINMUX_SINGLE(CLKOUT), 515 PINMUX_SINGLE(AVB_PHY_INT), 516 PINMUX_SINGLE(AVB_RD3), 517 PINMUX_SINGLE(AVB_RXC), 518 PINMUX_SINGLE(AVB_RX_CTL), 519 PINMUX_SINGLE(QSPI0_SSL), 520 521 /* IPSR0 */ 522 PINMUX_IPSR_GPSR(IP0_3_0, QSPI0_SPCLK), 523 PINMUX_IPSR_MSEL(IP0_3_0, HSCK4_A, SEL_HSCIF4_0), 524 525 PINMUX_IPSR_GPSR(IP0_7_4, QSPI0_MOSI_IO0), 526 PINMUX_IPSR_MSEL(IP0_7_4, HCTS4_N_A, SEL_HSCIF4_0), 527 528 PINMUX_IPSR_GPSR(IP0_11_8, QSPI0_MISO_IO1), 529 PINMUX_IPSR_MSEL(IP0_11_8, HRTS4_N_A, SEL_HSCIF4_0), 530 531 PINMUX_IPSR_GPSR(IP0_15_12, QSPI0_IO2), 532 PINMUX_IPSR_GPSR(IP0_15_12, HTX4_A), 533 534 PINMUX_IPSR_GPSR(IP0_19_16, QSPI0_IO3), 535 PINMUX_IPSR_MSEL(IP0_19_16, HRX4_A, SEL_HSCIF4_0), 536 537 PINMUX_IPSR_GPSR(IP0_23_20, QSPI1_SPCLK), 538 PINMUX_IPSR_MSEL(IP0_23_20, RIF2_CLK_A, SEL_DRIF2_0), 539 PINMUX_IPSR_MSEL(IP0_23_20, HSCK4_B, SEL_HSCIF4_1), 540 PINMUX_IPSR_MSEL(IP0_23_20, VI4_DATA0_A, SEL_VIN4_0), 541 542 PINMUX_IPSR_GPSR(IP0_27_24, QSPI1_MOSI_IO0), 543 PINMUX_IPSR_MSEL(IP0_27_24, RIF2_SYNC_A, SEL_DRIF2_0), 544 PINMUX_IPSR_GPSR(IP0_27_24, HTX4_B), 545 PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA1_A, SEL_VIN4_0), 546 547 PINMUX_IPSR_GPSR(IP0_31_28, QSPI1_MISO_IO1), 548 PINMUX_IPSR_MSEL(IP0_31_28, RIF2_D0_A, SEL_DRIF2_0), 549 PINMUX_IPSR_MSEL(IP0_31_28, HRX4_B, SEL_HSCIF4_1), 550 PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA2_A, SEL_VIN4_0), 551 552 /* IPSR1 */ 553 PINMUX_IPSR_GPSR(IP1_3_0, QSPI1_IO2), 554 PINMUX_IPSR_MSEL(IP1_3_0, RIF2_D1_A, SEL_DRIF2_0), 555 PINMUX_IPSR_GPSR(IP1_3_0, HTX3_C), 556 PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA3_A, SEL_VIN4_0), 557 558 PINMUX_IPSR_GPSR(IP1_7_4, QSPI1_IO3), 559 PINMUX_IPSR_MSEL(IP1_7_4, RIF3_CLK_A, SEL_DRIF3_0), 560 PINMUX_IPSR_MSEL(IP1_7_4, HRX3_C, SEL_HSCIF3_2), 561 PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA4_A, SEL_VIN4_0), 562 563 PINMUX_IPSR_GPSR(IP1_11_8, QSPI1_SSL), 564 PINMUX_IPSR_MSEL(IP1_11_8, RIF3_SYNC_A, SEL_DRIF3_0), 565 PINMUX_IPSR_MSEL(IP1_11_8, HSCK3_C, SEL_HSCIF3_2), 566 PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA5_A, SEL_VIN4_0), 567 568 PINMUX_IPSR_GPSR(IP1_15_12, RPC_INT_N), 569 PINMUX_IPSR_MSEL(IP1_15_12, RIF3_D0_A, SEL_DRIF3_0), 570 PINMUX_IPSR_MSEL(IP1_15_12, HCTS3_N_C, SEL_HSCIF3_2), 571 PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA6_A, SEL_VIN4_0), 572 573 PINMUX_IPSR_GPSR(IP1_19_16, RPC_RESET_N), 574 PINMUX_IPSR_MSEL(IP1_19_16, RIF3_D1_A, SEL_DRIF3_0), 575 PINMUX_IPSR_MSEL(IP1_19_16, HRTS3_N_C, SEL_HSCIF3_2), 576 PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA7_A, SEL_VIN4_0), 577 578 PINMUX_IPSR_GPSR(IP1_23_20, AVB_RD0), 579 580 PINMUX_IPSR_GPSR(IP1_27_24, AVB_RD1), 581 582 PINMUX_IPSR_GPSR(IP1_31_28, AVB_RD2), 583 584 /* IPSR2 */ 585 PINMUX_IPSR_GPSR(IP2_3_0, AVB_TXCREFCLK), 586 587 PINMUX_IPSR_GPSR(IP2_7_4, AVB_MDIO), 588 589 PINMUX_IPSR_GPSR(IP2_11_8, AVB_MDC), 590 591 PINMUX_IPSR_GPSR(IP2_15_12, BS_N), 592 PINMUX_IPSR_MSEL(IP2_15_12, PWM0_A, SEL_PWM0_0), 593 PINMUX_IPSR_GPSR(IP2_15_12, AVB_MAGIC), 594 PINMUX_IPSR_GPSR(IP2_15_12, VI4_CLK), 595 PINMUX_IPSR_GPSR(IP2_15_12, TX3_C), 596 PINMUX_IPSR_MSEL(IP2_15_12, VI5_CLK_B, SEL_VIN5_1), 597 598 PINMUX_IPSR_GPSR(IP2_19_16, RD_N), 599 PINMUX_IPSR_MSEL(IP2_19_16, PWM1_A, SEL_PWM1_0), 600 PINMUX_IPSR_GPSR(IP2_19_16, AVB_LINK), 601 PINMUX_IPSR_GPSR(IP2_19_16, VI4_FIELD), 602 PINMUX_IPSR_MSEL(IP2_19_16, RX3_C, SEL_SCIF3_2), 603 PINMUX_IPSR_GPSR(IP2_19_16, FSCLKST2_N_A), 604 PINMUX_IPSR_MSEL(IP2_19_16, VI5_DATA0_B, SEL_VIN5_1), 605 606 PINMUX_IPSR_GPSR(IP2_23_20, RD_WR_N), 607 PINMUX_IPSR_MSEL(IP2_23_20, SCL7_A, SEL_I2C7_0), 608 PINMUX_IPSR_GPSR(IP2_23_20, AVB_AVTP_MATCH_A), 609 PINMUX_IPSR_GPSR(IP2_23_20, VI4_VSYNC_N), 610 PINMUX_IPSR_GPSR(IP2_23_20, TX5_B), 611 PINMUX_IPSR_MSEL(IP2_23_20, SCK3_C, SEL_SCIF3_2), 612 PINMUX_IPSR_MSEL(IP2_23_20, PWM5_A, SEL_PWM5_0), 613 614 PINMUX_IPSR_GPSR(IP2_27_24, EX_WAIT0), 615 PINMUX_IPSR_MSEL(IP2_27_24, SDA7_A, SEL_I2C7_0), 616 PINMUX_IPSR_GPSR(IP2_27_24, AVB_AVTP_CAPTURE_A), 617 PINMUX_IPSR_GPSR(IP2_27_24, VI4_HSYNC_N), 618 PINMUX_IPSR_MSEL(IP2_27_24, RX5_B, SEL_SCIF5_1), 619 PINMUX_IPSR_MSEL(IP2_27_24, PWM6_A, SEL_PWM6_0), 620 621 PINMUX_IPSR_GPSR(IP2_31_28, A0), 622 PINMUX_IPSR_GPSR(IP2_31_28, IRQ0), 623 PINMUX_IPSR_MSEL(IP2_31_28, PWM2_A, SEL_PWM2_0), 624 PINMUX_IPSR_MSEL(IP2_31_28, MSIOF3_SS1_B, SEL_MSIOF3_1), 625 PINMUX_IPSR_MSEL(IP2_31_28, VI5_CLK_A, SEL_VIN5_0), 626 PINMUX_IPSR_GPSR(IP2_31_28, DU_CDE), 627 PINMUX_IPSR_MSEL(IP2_31_28, HRX3_D, SEL_HSCIF3_3), 628 PINMUX_IPSR_GPSR(IP2_31_28, IERX), 629 PINMUX_IPSR_GPSR(IP2_31_28, QSTB_QHE), 630 631 /* IPSR3 */ 632 PINMUX_IPSR_GPSR(IP3_3_0, A1), 633 PINMUX_IPSR_GPSR(IP3_3_0, IRQ1), 634 PINMUX_IPSR_MSEL(IP3_3_0, PWM3_A, SEL_PWM3_0), 635 PINMUX_IPSR_GPSR(IP3_3_0, DU_DOTCLKIN1), 636 PINMUX_IPSR_MSEL(IP3_3_0, VI5_DATA0_A, SEL_VIN5_0), 637 PINMUX_IPSR_GPSR(IP3_3_0, DU_DISP_CDE), 638 PINMUX_IPSR_MSEL(IP3_3_0, SDA6_B, SEL_I2C6_1), 639 PINMUX_IPSR_GPSR(IP3_3_0, IETX), 640 PINMUX_IPSR_GPSR(IP3_3_0, QCPV_QDE), 641 642 PINMUX_IPSR_GPSR(IP3_7_4, A2), 643 PINMUX_IPSR_GPSR(IP3_7_4, IRQ2), 644 PINMUX_IPSR_GPSR(IP3_7_4, AVB_AVTP_PPS), 645 PINMUX_IPSR_GPSR(IP3_7_4, VI4_CLKENB), 646 PINMUX_IPSR_MSEL(IP3_7_4, VI5_DATA1_A, SEL_VIN5_0), 647 PINMUX_IPSR_GPSR(IP3_7_4, DU_DISP), 648 PINMUX_IPSR_MSEL(IP3_7_4, SCL6_B, SEL_I2C6_1), 649 PINMUX_IPSR_GPSR(IP3_7_4, QSTVB_QVE), 650 651 PINMUX_IPSR_GPSR(IP3_11_8, A3), 652 PINMUX_IPSR_MSEL(IP3_11_8, CTS4_N_A, SEL_SCIF4_0), 653 PINMUX_IPSR_MSEL(IP3_11_8, PWM4_A, SEL_PWM4_0), 654 PINMUX_IPSR_GPSR(IP3_11_8, VI4_DATA12), 655 PINMUX_IPSR_GPSR(IP3_11_8, DU_DOTCLKOUT0), 656 PINMUX_IPSR_GPSR(IP3_11_8, HTX3_D), 657 PINMUX_IPSR_GPSR(IP3_11_8, IECLK), 658 PINMUX_IPSR_GPSR(IP3_11_8, LCDOUT12), 659 660 PINMUX_IPSR_GPSR(IP3_15_12, A4), 661 PINMUX_IPSR_MSEL(IP3_15_12, RTS4_N_TANS_A, SEL_SCIF4_0), 662 PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SYNC_B, SEL_MSIOF3_1), 663 PINMUX_IPSR_GPSR(IP3_15_12, VI4_DATA8), 664 PINMUX_IPSR_MSEL(IP3_15_12, PWM2_B, SEL_PWM2_1), 665 PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4), 666 PINMUX_IPSR_MSEL(IP3_15_12, RIF2_CLK_B, SEL_DRIF2_1), 667 668 PINMUX_IPSR_GPSR(IP3_19_16, A5), 669 PINMUX_IPSR_MSEL(IP3_19_16, SCK4_A, SEL_SCIF4_0), 670 PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SCK_B, SEL_MSIOF3_1), 671 PINMUX_IPSR_GPSR(IP3_19_16, VI4_DATA9), 672 PINMUX_IPSR_MSEL(IP3_19_16, PWM3_B, SEL_PWM3_1), 673 PINMUX_IPSR_MSEL(IP3_19_16, RIF2_SYNC_B, SEL_DRIF2_1), 674 PINMUX_IPSR_GPSR(IP3_19_16, QPOLA), 675 676 PINMUX_IPSR_GPSR(IP3_23_20, A6), 677 PINMUX_IPSR_MSEL(IP3_23_20, RX4_A, SEL_SCIF4_0), 678 PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_B, SEL_MSIOF3_1), 679 PINMUX_IPSR_GPSR(IP3_23_20, VI4_DATA10), 680 PINMUX_IPSR_MSEL(IP3_23_20, RIF2_D0_B, SEL_DRIF2_1), 681 682 PINMUX_IPSR_GPSR(IP3_27_24, A7), 683 PINMUX_IPSR_GPSR(IP3_27_24, TX4_A), 684 PINMUX_IPSR_GPSR(IP3_27_24, MSIOF3_TXD_B), 685 PINMUX_IPSR_GPSR(IP3_27_24, VI4_DATA11), 686 PINMUX_IPSR_MSEL(IP3_27_24, RIF2_D1_B, SEL_DRIF2_1), 687 688 PINMUX_IPSR_GPSR(IP3_31_28, A8), 689 PINMUX_IPSR_MSEL(IP3_31_28, SDA6_A, SEL_I2C6_0), 690 PINMUX_IPSR_MSEL(IP3_31_28, RX3_B, SEL_SCIF3_1), 691 PINMUX_IPSR_MSEL(IP3_31_28, HRX4_C, SEL_HSCIF4_2), 692 PINMUX_IPSR_MSEL(IP3_31_28, VI5_HSYNC_N_A, SEL_VIN5_0), 693 PINMUX_IPSR_GPSR(IP3_31_28, DU_HSYNC), 694 PINMUX_IPSR_MSEL(IP3_31_28, VI4_DATA0_B, SEL_VIN4_1), 695 PINMUX_IPSR_GPSR(IP3_31_28, QSTH_QHS), 696 697 /* IPSR4 */ 698 PINMUX_IPSR_GPSR(IP4_3_0, A9), 699 PINMUX_IPSR_GPSR(IP4_3_0, TX5_A), 700 PINMUX_IPSR_GPSR(IP4_3_0, IRQ3), 701 PINMUX_IPSR_GPSR(IP4_3_0, VI4_DATA16), 702 PINMUX_IPSR_MSEL(IP4_3_0, VI5_VSYNC_N_A, SEL_VIN5_0), 703 PINMUX_IPSR_GPSR(IP4_3_0, DU_DG7), 704 PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT15), 705 706 PINMUX_IPSR_GPSR(IP4_7_4, A10), 707 PINMUX_IPSR_GPSR(IP4_7_4, IRQ4), 708 PINMUX_IPSR_MSEL(IP4_7_4, MSIOF2_SYNC_B, SEL_MSIOF2_1), 709 PINMUX_IPSR_GPSR(IP4_7_4, VI4_DATA13), 710 PINMUX_IPSR_MSEL(IP4_7_4, VI5_FIELD_A, SEL_VIN5_0), 711 PINMUX_IPSR_GPSR(IP4_7_4, DU_DG5), 712 PINMUX_IPSR_GPSR(IP4_7_4, FSCLKST2_N_B), 713 PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT13), 714 715 PINMUX_IPSR_GPSR(IP4_11_8, A11), 716 PINMUX_IPSR_MSEL(IP4_11_8, SCL6_A, SEL_I2C6_0), 717 PINMUX_IPSR_GPSR(IP4_11_8, TX3_B), 718 PINMUX_IPSR_GPSR(IP4_11_8, HTX4_C), 719 PINMUX_IPSR_GPSR(IP4_11_8, DU_VSYNC), 720 PINMUX_IPSR_MSEL(IP4_11_8, VI4_DATA1_B, SEL_VIN4_1), 721 PINMUX_IPSR_GPSR(IP4_11_8, QSTVA_QVS), 722 723 PINMUX_IPSR_GPSR(IP4_15_12, A12), 724 PINMUX_IPSR_MSEL(IP4_15_12, RX5_A, SEL_SCIF5_0), 725 PINMUX_IPSR_GPSR(IP4_15_12, MSIOF2_SS2_B), 726 PINMUX_IPSR_GPSR(IP4_15_12, VI4_DATA17), 727 PINMUX_IPSR_MSEL(IP4_15_12, VI5_DATA3_A, SEL_VIN5_0), 728 PINMUX_IPSR_GPSR(IP4_15_12, DU_DG6), 729 PINMUX_IPSR_GPSR(IP4_15_12, LCDOUT14), 730 731 PINMUX_IPSR_GPSR(IP4_19_16, A13), 732 PINMUX_IPSR_MSEL(IP4_19_16, SCK5_A, SEL_SCIF5_0), 733 PINMUX_IPSR_MSEL(IP4_19_16, MSIOF2_SCK_B, SEL_MSIOF2_1), 734 PINMUX_IPSR_GPSR(IP4_19_16, VI4_DATA14), 735 PINMUX_IPSR_MSEL(IP4_19_16, HRX4_D, SEL_HSCIF4_3), 736 PINMUX_IPSR_GPSR(IP4_19_16, DU_DB2), 737 PINMUX_IPSR_GPSR(IP4_19_16, LCDOUT2), 738 739 PINMUX_IPSR_GPSR(IP4_23_20, A14), 740 PINMUX_IPSR_GPSR(IP4_23_20, MSIOF1_SS1), 741 PINMUX_IPSR_MSEL(IP4_23_20, MSIOF2_RXD_B, SEL_MSIOF2_1), 742 PINMUX_IPSR_GPSR(IP4_23_20, VI4_DATA15), 743 PINMUX_IPSR_GPSR(IP4_23_20, HTX4_D), 744 PINMUX_IPSR_GPSR(IP4_23_20, DU_DB3), 745 PINMUX_IPSR_GPSR(IP4_23_20, LCDOUT3), 746 747 PINMUX_IPSR_GPSR(IP4_27_24, A15), 748 PINMUX_IPSR_GPSR(IP4_27_24, MSIOF1_SS2), 749 PINMUX_IPSR_GPSR(IP4_27_24, MSIOF2_TXD_B), 750 PINMUX_IPSR_GPSR(IP4_27_24, VI4_DATA18), 751 PINMUX_IPSR_MSEL(IP4_27_24, VI5_DATA4_A, SEL_VIN5_0), 752 PINMUX_IPSR_GPSR(IP4_27_24, DU_DB4), 753 PINMUX_IPSR_GPSR(IP4_27_24, LCDOUT4), 754 755 PINMUX_IPSR_GPSR(IP4_31_28, A16), 756 PINMUX_IPSR_GPSR(IP4_31_28, MSIOF1_SYNC), 757 PINMUX_IPSR_GPSR(IP4_31_28, MSIOF2_SS1_B), 758 PINMUX_IPSR_GPSR(IP4_31_28, VI4_DATA19), 759 PINMUX_IPSR_MSEL(IP4_31_28, VI5_DATA5_A, SEL_VIN5_0), 760 PINMUX_IPSR_GPSR(IP4_31_28, DU_DB5), 761 PINMUX_IPSR_GPSR(IP4_31_28, LCDOUT5), 762 763 /* IPSR5 */ 764 PINMUX_IPSR_GPSR(IP5_3_0, A17), 765 PINMUX_IPSR_GPSR(IP5_3_0, MSIOF1_RXD), 766 PINMUX_IPSR_GPSR(IP5_3_0, VI4_DATA20), 767 PINMUX_IPSR_MSEL(IP5_3_0, VI5_DATA6_A, SEL_VIN5_0), 768 PINMUX_IPSR_GPSR(IP5_3_0, DU_DB6), 769 PINMUX_IPSR_GPSR(IP5_3_0, LCDOUT6), 770 771 PINMUX_IPSR_GPSR(IP5_7_4, A18), 772 PINMUX_IPSR_GPSR(IP5_7_4, MSIOF1_TXD), 773 PINMUX_IPSR_GPSR(IP5_7_4, VI4_DATA21), 774 PINMUX_IPSR_MSEL(IP5_7_4, VI5_DATA7_A, SEL_VIN5_0), 775 PINMUX_IPSR_GPSR(IP5_7_4, DU_DB0), 776 PINMUX_IPSR_MSEL(IP5_7_4, HRX4_E, SEL_HSCIF4_4), 777 PINMUX_IPSR_GPSR(IP5_7_4, LCDOUT0), 778 779 PINMUX_IPSR_GPSR(IP5_11_8, A19), 780 PINMUX_IPSR_GPSR(IP5_11_8, MSIOF1_SCK), 781 PINMUX_IPSR_GPSR(IP5_11_8, VI4_DATA22), 782 PINMUX_IPSR_MSEL(IP5_11_8, VI5_DATA2_A, SEL_VIN5_0), 783 PINMUX_IPSR_GPSR(IP5_11_8, DU_DB1), 784 PINMUX_IPSR_GPSR(IP5_11_8, HTX4_E), 785 PINMUX_IPSR_GPSR(IP5_11_8, LCDOUT1), 786 787 PINMUX_IPSR_GPSR(IP5_15_12, CS0_N), 788 PINMUX_IPSR_GPSR(IP5_15_12, SCL5), 789 PINMUX_IPSR_GPSR(IP5_15_12, DU_DR0), 790 PINMUX_IPSR_MSEL(IP5_15_12, VI4_DATA2_B, SEL_VIN4_1), 791 PINMUX_IPSR_GPSR(IP5_15_12, LCDOUT16), 792 793 PINMUX_IPSR_GPSR(IP5_19_16, WE0_N), 794 PINMUX_IPSR_GPSR(IP5_19_16, SDA5), 795 PINMUX_IPSR_GPSR(IP5_19_16, DU_DR1), 796 PINMUX_IPSR_MSEL(IP5_19_16, VI4_DATA3_B, SEL_VIN4_1), 797 PINMUX_IPSR_GPSR(IP5_19_16, LCDOUT17), 798 799 PINMUX_IPSR_GPSR(IP5_23_20, D0), 800 PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_SCK_A, SEL_MSIOF3_0), 801 PINMUX_IPSR_GPSR(IP5_23_20, DU_DR2), 802 PINMUX_IPSR_MSEL(IP5_23_20, CTS4_N_C, SEL_SCIF4_2), 803 PINMUX_IPSR_GPSR(IP5_23_20, LCDOUT18), 804 805 PINMUX_IPSR_GPSR(IP5_27_24, D1), 806 PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_SYNC_A, SEL_MSIOF3_0), 807 PINMUX_IPSR_MSEL(IP5_27_24, SCK3_A, SEL_SCIF3_0), 808 PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA23), 809 PINMUX_IPSR_MSEL(IP5_27_24, VI5_CLKENB_A, SEL_VIN5_0), 810 PINMUX_IPSR_GPSR(IP5_27_24, DU_DB7), 811 PINMUX_IPSR_MSEL(IP5_27_24, RTS4_N_TANS_C, SEL_SCIF4_2), 812 PINMUX_IPSR_GPSR(IP5_27_24, LCDOUT7), 813 814 PINMUX_IPSR_GPSR(IP5_31_28, D2), 815 PINMUX_IPSR_MSEL(IP5_31_28, MSIOF3_RXD_A, SEL_MSIOF3_0), 816 PINMUX_IPSR_MSEL(IP5_31_28, RX5_C, SEL_SCIF5_2), 817 PINMUX_IPSR_MSEL(IP5_31_28, VI5_DATA14_A, SEL_VIN5_0), 818 PINMUX_IPSR_GPSR(IP5_31_28, DU_DR3), 819 PINMUX_IPSR_MSEL(IP5_31_28, RX4_C, SEL_SCIF4_2), 820 PINMUX_IPSR_GPSR(IP5_31_28, LCDOUT19), 821 822 /* IPSR6 */ 823 PINMUX_IPSR_GPSR(IP6_3_0, D3), 824 PINMUX_IPSR_GPSR(IP6_3_0, MSIOF3_TXD_A), 825 PINMUX_IPSR_GPSR(IP6_3_0, TX5_C), 826 PINMUX_IPSR_MSEL(IP6_3_0, VI5_DATA15_A, SEL_VIN5_0), 827 PINMUX_IPSR_GPSR(IP6_3_0, DU_DR4), 828 PINMUX_IPSR_GPSR(IP6_3_0, TX4_C), 829 PINMUX_IPSR_GPSR(IP6_3_0, LCDOUT20), 830 831 PINMUX_IPSR_GPSR(IP6_7_4, D4), 832 PINMUX_IPSR_GPSR(IP6_7_4, CANFD1_TX), 833 PINMUX_IPSR_MSEL(IP6_7_4, HSCK3_B, SEL_HSCIF3_1), 834 PINMUX_IPSR_GPSR(IP6_7_4, CAN1_TX), 835 PINMUX_IPSR_MSEL(IP6_7_4, RTS3_N_TANS_A, SEL_SCIF3_0), 836 PINMUX_IPSR_GPSR(IP6_7_4, MSIOF3_SS2_A), 837 PINMUX_IPSR_MSEL(IP6_7_4, VI5_DATA1_B, SEL_VIN5_1), 838 839 PINMUX_IPSR_GPSR(IP6_11_8, D5), 840 PINMUX_IPSR_MSEL(IP6_11_8, RX3_A, SEL_SCIF3_0), 841 PINMUX_IPSR_MSEL(IP6_11_8, HRX3_B, SEL_HSCIF3_1), 842 PINMUX_IPSR_GPSR(IP6_11_8, DU_DR5), 843 PINMUX_IPSR_MSEL(IP6_11_8, VI4_DATA4_B, SEL_VIN4_1), 844 PINMUX_IPSR_GPSR(IP6_11_8, LCDOUT21), 845 846 PINMUX_IPSR_GPSR(IP6_15_12, D6), 847 PINMUX_IPSR_GPSR(IP6_15_12, TX3_A), 848 PINMUX_IPSR_GPSR(IP6_15_12, HTX3_B), 849 PINMUX_IPSR_GPSR(IP6_15_12, DU_DR6), 850 PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA5_B, SEL_VIN4_1), 851 PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT22), 852 853 PINMUX_IPSR_GPSR(IP6_19_16, D7), 854 PINMUX_IPSR_GPSR(IP6_19_16, CANFD1_RX), 855 PINMUX_IPSR_GPSR(IP6_19_16, IRQ5), 856 PINMUX_IPSR_GPSR(IP6_19_16, CAN1_RX), 857 PINMUX_IPSR_MSEL(IP6_19_16, CTS3_N_A, SEL_SCIF3_0), 858 PINMUX_IPSR_MSEL(IP6_19_16, VI5_DATA2_B, SEL_VIN5_1), 859 860 PINMUX_IPSR_GPSR(IP6_23_20, D8), 861 PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_SCK_A, SEL_MSIOF2_0), 862 PINMUX_IPSR_MSEL(IP6_23_20, SCK4_B, SEL_SCIF4_1), 863 PINMUX_IPSR_MSEL(IP6_23_20, VI5_DATA12_A, SEL_VIN5_0), 864 PINMUX_IPSR_GPSR(IP6_23_20, DU_DR7), 865 PINMUX_IPSR_MSEL(IP6_23_20, RIF3_CLK_B, SEL_DRIF3_1), 866 PINMUX_IPSR_MSEL(IP6_23_20, HCTS3_N_E, SEL_HSCIF3_4), 867 PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT23), 868 869 PINMUX_IPSR_GPSR(IP6_27_24, D9), 870 PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_SYNC_A, SEL_MSIOF2_0), 871 PINMUX_IPSR_MSEL(IP6_27_24, VI5_DATA10_A, SEL_VIN5_0), 872 PINMUX_IPSR_GPSR(IP6_27_24, DU_DG0), 873 PINMUX_IPSR_MSEL(IP6_27_24, RIF3_SYNC_B, SEL_DRIF3_1), 874 PINMUX_IPSR_MSEL(IP6_27_24, HRX3_E, SEL_HSCIF3_4), 875 PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT8), 876 877 PINMUX_IPSR_GPSR(IP6_31_28, D10), 878 PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_RXD_A, SEL_MSIOF2_0), 879 PINMUX_IPSR_MSEL(IP6_31_28, VI5_DATA13_A, SEL_VIN5_0), 880 PINMUX_IPSR_GPSR(IP6_31_28, DU_DG1), 881 PINMUX_IPSR_MSEL(IP6_31_28, RIF3_D0_B, SEL_DRIF3_1), 882 PINMUX_IPSR_GPSR(IP6_31_28, HTX3_E), 883 PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT9), 884 885 /* IPSR7 */ 886 PINMUX_IPSR_GPSR(IP7_3_0, D11), 887 PINMUX_IPSR_GPSR(IP7_3_0, MSIOF2_TXD_A), 888 PINMUX_IPSR_MSEL(IP7_3_0, VI5_DATA11_A, SEL_VIN5_0), 889 PINMUX_IPSR_GPSR(IP7_3_0, DU_DG2), 890 PINMUX_IPSR_MSEL(IP7_3_0, RIF3_D1_B, SEL_DRIF3_1), 891 PINMUX_IPSR_MSEL(IP7_3_0, HRTS3_N_E, SEL_HSCIF3_4), 892 PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT10), 893 894 PINMUX_IPSR_GPSR(IP7_7_4, D12), 895 PINMUX_IPSR_GPSR(IP7_7_4, CANFD0_TX), 896 PINMUX_IPSR_GPSR(IP7_7_4, TX4_B), 897 PINMUX_IPSR_GPSR(IP7_7_4, CAN0_TX), 898 PINMUX_IPSR_MSEL(IP7_7_4, VI5_DATA8_A, SEL_VIN5_0), 899 PINMUX_IPSR_MSEL(IP7_7_4, VI5_DATA3_B, SEL_VIN5_1), 900 901 PINMUX_IPSR_GPSR(IP7_11_8, D13), 902 PINMUX_IPSR_GPSR(IP7_11_8, CANFD0_RX), 903 PINMUX_IPSR_MSEL(IP7_11_8, RX4_B, SEL_SCIF4_1), 904 PINMUX_IPSR_GPSR(IP7_11_8, CAN0_RX), 905 PINMUX_IPSR_MSEL(IP7_11_8, VI5_DATA9_A, SEL_VIN5_0), 906 PINMUX_IPSR_MSEL(IP7_11_8, SCL7_B, SEL_I2C7_1), 907 PINMUX_IPSR_MSEL(IP7_11_8, VI5_DATA4_B, SEL_VIN5_1), 908 909 PINMUX_IPSR_GPSR(IP7_15_12, D14), 910 PINMUX_IPSR_GPSR(IP7_15_12, CAN_CLK), 911 PINMUX_IPSR_MSEL(IP7_15_12, HRX3_A, SEL_HSCIF3_0), 912 PINMUX_IPSR_GPSR(IP7_15_12, MSIOF2_SS2_A), 913 PINMUX_IPSR_MSEL(IP7_15_12, SDA7_B, SEL_I2C7_1), 914 PINMUX_IPSR_MSEL(IP7_15_12, VI5_DATA5_B, SEL_VIN5_1), 915 916 PINMUX_IPSR_GPSR(IP7_19_16, D15), 917 PINMUX_IPSR_GPSR(IP7_19_16, MSIOF2_SS1_A), 918 PINMUX_IPSR_GPSR(IP7_19_16, HTX3_A), 919 PINMUX_IPSR_GPSR(IP7_19_16, MSIOF3_SS1_A), 920 PINMUX_IPSR_GPSR(IP7_19_16, DU_DG3), 921 PINMUX_IPSR_GPSR(IP7_19_16, LCDOUT11), 922 923 PINMUX_IPSR_GPSR(IP7_23_20, SCL4), 924 PINMUX_IPSR_GPSR(IP7_23_20, CS1_N_A26), 925 PINMUX_IPSR_GPSR(IP7_23_20, DU_DOTCLKIN0), 926 PINMUX_IPSR_MSEL(IP7_23_20, VI4_DATA6_B, SEL_VIN4_1), 927 PINMUX_IPSR_MSEL(IP7_23_20, VI5_DATA6_B, SEL_VIN5_1), 928 PINMUX_IPSR_GPSR(IP7_23_20, QCLK), 929 930 PINMUX_IPSR_GPSR(IP7_27_24, SDA4), 931 PINMUX_IPSR_GPSR(IP7_27_24, WE1_N), 932 PINMUX_IPSR_MSEL(IP7_27_24, VI4_DATA7_B, SEL_VIN4_1), 933 PINMUX_IPSR_MSEL(IP7_27_24, VI5_DATA7_B, SEL_VIN5_1), 934 PINMUX_IPSR_GPSR(IP7_27_24, QPOLB), 935 936 PINMUX_IPSR_GPSR(IP7_31_28, SD0_CLK), 937 PINMUX_IPSR_GPSR(IP7_31_28, NFDATA8), 938 PINMUX_IPSR_MSEL(IP7_31_28, SCL1_C, SEL_I2C1_2), 939 PINMUX_IPSR_MSEL(IP7_31_28, HSCK1_B, SEL_HSCIF1_1), 940 PINMUX_IPSR_MSEL(IP7_31_28, SDA2_E, SEL_I2C2_4), 941 PINMUX_IPSR_MSEL(IP7_31_28, FMCLK_B, SEL_FM_1), 942 943 /* IPSR8 */ 944 PINMUX_IPSR_GPSR(IP8_3_0, SD0_CMD), 945 PINMUX_IPSR_GPSR(IP8_3_0, NFDATA9), 946 PINMUX_IPSR_MSEL(IP8_3_0, HRX1_B, SEL_HSCIF1_1), 947 PINMUX_IPSR_MSEL(IP8_3_0, SPEEDIN_B, SEL_SPEED_PULSE_IF_1), 948 949 PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT0), 950 PINMUX_IPSR_GPSR(IP8_7_4, NFDATA10), 951 PINMUX_IPSR_GPSR(IP8_7_4, HTX1_B), 952 PINMUX_IPSR_MSEL(IP8_7_4, REMOCON_B, SEL_REMOCON_1), 953 954 PINMUX_IPSR_GPSR(IP8_11_8, SD0_DAT1), 955 PINMUX_IPSR_GPSR(IP8_11_8, NFDATA11), 956 PINMUX_IPSR_MSEL(IP8_11_8, SDA2_C, SEL_I2C2_2), 957 PINMUX_IPSR_MSEL(IP8_11_8, HCTS1_N_B, SEL_HSCIF1_1), 958 PINMUX_IPSR_MSEL(IP8_11_8, FMIN_B, SEL_FM_1), 959 960 PINMUX_IPSR_GPSR(IP8_15_12, SD0_DAT2), 961 PINMUX_IPSR_GPSR(IP8_15_12, NFDATA12), 962 PINMUX_IPSR_MSEL(IP8_15_12, SCL2_C, SEL_I2C2_2), 963 PINMUX_IPSR_MSEL(IP8_15_12, HRTS1_N_B, SEL_HSCIF1_1), 964 PINMUX_IPSR_GPSR(IP8_15_12, BPFCLK_B), 965 966 PINMUX_IPSR_GPSR(IP8_19_16, SD0_DAT3), 967 PINMUX_IPSR_GPSR(IP8_19_16, NFDATA13), 968 PINMUX_IPSR_MSEL(IP8_19_16, SDA1_C, SEL_I2C1_2), 969 PINMUX_IPSR_MSEL(IP8_19_16, SCL2_E, SEL_I2C2_4), 970 PINMUX_IPSR_MSEL(IP8_19_16, SPEEDIN_C, SEL_SPEED_PULSE_IF_2), 971 PINMUX_IPSR_MSEL(IP8_19_16, REMOCON_C, SEL_REMOCON_2), 972 973 PINMUX_IPSR_GPSR(IP8_23_20, SD1_CLK), 974 PINMUX_IPSR_MSEL(IP8_23_20, NFDATA14_B, SEL_NDFC_1), 975 976 PINMUX_IPSR_GPSR(IP8_27_24, SD1_CMD), 977 PINMUX_IPSR_MSEL(IP8_27_24, NFDATA15_B, SEL_NDFC_1), 978 979 PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT0), 980 PINMUX_IPSR_MSEL(IP8_31_28, NFWP_N_B, SEL_NDFC_1), 981 982 /* IPSR9 */ 983 PINMUX_IPSR_GPSR(IP9_3_0, SD1_DAT1), 984 PINMUX_IPSR_MSEL(IP9_3_0, NFCE_N_B, SEL_NDFC_1), 985 986 PINMUX_IPSR_GPSR(IP9_7_4, SD1_DAT2), 987 PINMUX_IPSR_MSEL(IP9_7_4, NFALE_B, SEL_NDFC_1), 988 989 PINMUX_IPSR_GPSR(IP9_11_8, SD1_DAT3), 990 PINMUX_IPSR_MSEL(IP9_11_8, NFRB_N_B, SEL_NDFC_1), 991 992 PINMUX_IPSR_GPSR(IP9_15_12, SD3_CLK), 993 PINMUX_IPSR_GPSR(IP9_15_12, NFWE_N), 994 995 PINMUX_IPSR_GPSR(IP9_19_16, SD3_CMD), 996 PINMUX_IPSR_GPSR(IP9_19_16, NFRE_N), 997 998 PINMUX_IPSR_GPSR(IP9_23_20, SD3_DAT0), 999 PINMUX_IPSR_GPSR(IP9_23_20, NFDATA0), 1000 1001 PINMUX_IPSR_GPSR(IP9_27_24, SD3_DAT1), 1002 PINMUX_IPSR_GPSR(IP9_27_24, NFDATA1), 1003 1004 PINMUX_IPSR_GPSR(IP9_31_28, SD3_DAT2), 1005 PINMUX_IPSR_GPSR(IP9_31_28, NFDATA2), 1006 1007 /* IPSR10 */ 1008 PINMUX_IPSR_GPSR(IP10_3_0, SD3_DAT3), 1009 PINMUX_IPSR_GPSR(IP10_3_0, NFDATA3), 1010 1011 PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT4), 1012 PINMUX_IPSR_GPSR(IP10_7_4, NFDATA4), 1013 1014 PINMUX_IPSR_GPSR(IP10_11_8, SD3_DAT5), 1015 PINMUX_IPSR_GPSR(IP10_11_8, NFDATA5), 1016 1017 PINMUX_IPSR_GPSR(IP10_15_12, SD3_DAT6), 1018 PINMUX_IPSR_GPSR(IP10_15_12, NFDATA6), 1019 1020 PINMUX_IPSR_GPSR(IP10_19_16, SD3_DAT7), 1021 PINMUX_IPSR_GPSR(IP10_19_16, NFDATA7), 1022 1023 PINMUX_IPSR_GPSR(IP10_23_20, SD3_DS), 1024 PINMUX_IPSR_GPSR(IP10_23_20, NFCLE), 1025 1026 PINMUX_IPSR_GPSR(IP10_27_24, SD0_CD), 1027 PINMUX_IPSR_GPSR(IP10_27_24, NFALE_A), 1028 PINMUX_IPSR_GPSR(IP10_27_24, SD3_CD), 1029 PINMUX_IPSR_MSEL(IP10_27_24, RIF0_CLK_B, SEL_DRIF0_1), 1030 PINMUX_IPSR_MSEL(IP10_27_24, SCL2_B, SEL_I2C2_1), 1031 PINMUX_IPSR_MSEL(IP10_27_24, TCLK1_A, SEL_TIMER_TMU_0), 1032 PINMUX_IPSR_MSEL(IP10_27_24, SSI_SCK2_B, SEL_SSI2_1), 1033 PINMUX_IPSR_GPSR(IP10_27_24, TS_SCK0), 1034 1035 PINMUX_IPSR_GPSR(IP10_31_28, SD0_WP), 1036 PINMUX_IPSR_GPSR(IP10_31_28, NFRB_N_A), 1037 PINMUX_IPSR_GPSR(IP10_31_28, SD3_WP), 1038 PINMUX_IPSR_MSEL(IP10_31_28, RIF0_D0_B, SEL_DRIF0_1), 1039 PINMUX_IPSR_MSEL(IP10_31_28, SDA2_B, SEL_I2C2_1), 1040 PINMUX_IPSR_MSEL(IP10_31_28, TCLK2_A, SEL_TIMER_TMU_0), 1041 PINMUX_IPSR_MSEL(IP10_31_28, SSI_WS2_B, SEL_SSI2_1), 1042 PINMUX_IPSR_GPSR(IP10_31_28, TS_SDAT0), 1043 1044 /* IPSR11 */ 1045 PINMUX_IPSR_GPSR(IP11_3_0, SD1_CD), 1046 PINMUX_IPSR_MSEL(IP11_3_0, NFCE_N_A, SEL_NDFC_0), 1047 PINMUX_IPSR_GPSR(IP11_3_0, SSI_SCK1), 1048 PINMUX_IPSR_MSEL(IP11_3_0, RIF0_D1_B, SEL_DRIF0_1), 1049 PINMUX_IPSR_GPSR(IP11_3_0, TS_SDEN0), 1050 1051 PINMUX_IPSR_GPSR(IP11_7_4, SD1_WP), 1052 PINMUX_IPSR_MSEL(IP11_7_4, NFWP_N_A, SEL_NDFC_0), 1053 PINMUX_IPSR_GPSR(IP11_7_4, SSI_WS1), 1054 PINMUX_IPSR_MSEL(IP11_7_4, RIF0_SYNC_B, SEL_DRIF0_1), 1055 PINMUX_IPSR_GPSR(IP11_7_4, TS_SPSYNC0), 1056 1057 PINMUX_IPSR_MSEL(IP11_11_8, RX0_A, SEL_SCIF0_0), 1058 PINMUX_IPSR_MSEL(IP11_11_8, HRX1_A, SEL_HSCIF1_0), 1059 PINMUX_IPSR_MSEL(IP11_11_8, SSI_SCK2_A, SEL_SSI2_0), 1060 PINMUX_IPSR_GPSR(IP11_11_8, RIF1_SYNC), 1061 PINMUX_IPSR_GPSR(IP11_11_8, TS_SCK1), 1062 1063 PINMUX_IPSR_GPSR(IP11_15_12, TX0_A), 1064 PINMUX_IPSR_GPSR(IP11_15_12, HTX1_A), 1065 PINMUX_IPSR_MSEL(IP11_15_12, SSI_WS2_A, SEL_SSI2_0), 1066 PINMUX_IPSR_GPSR(IP11_15_12, RIF1_D0), 1067 PINMUX_IPSR_GPSR(IP11_15_12, TS_SDAT1), 1068 1069 PINMUX_IPSR_MSEL(IP11_19_16, CTS0_N_A, SEL_SCIF0_0), 1070 PINMUX_IPSR_MSEL(IP11_19_16, NFDATA14_A, SEL_NDFC_0), 1071 PINMUX_IPSR_GPSR(IP11_19_16, AUDIO_CLKOUT_A), 1072 PINMUX_IPSR_GPSR(IP11_19_16, RIF1_D1), 1073 PINMUX_IPSR_MSEL(IP11_19_16, SCIF_CLK_A, SEL_SCIF_0), 1074 PINMUX_IPSR_MSEL(IP11_19_16, FMCLK_A, SEL_FM_0), 1075 1076 PINMUX_IPSR_MSEL(IP11_23_20, RTS0_N_TANS_A, SEL_SCIF0_0), 1077 PINMUX_IPSR_MSEL(IP11_23_20, NFDATA15_A, SEL_NDFC_0), 1078 PINMUX_IPSR_GPSR(IP11_23_20, AUDIO_CLKOUT1_A), 1079 PINMUX_IPSR_GPSR(IP11_23_20, RIF1_CLK), 1080 PINMUX_IPSR_MSEL(IP11_23_20, SCL2_A, SEL_I2C2_0), 1081 PINMUX_IPSR_MSEL(IP11_23_20, FMIN_A, SEL_FM_0), 1082 1083 PINMUX_IPSR_MSEL(IP11_27_24, SCK0_A, SEL_SCIF0_0), 1084 PINMUX_IPSR_MSEL(IP11_27_24, HSCK1_A, SEL_HSCIF1_0), 1085 PINMUX_IPSR_GPSR(IP11_27_24, USB3HS0_ID), 1086 PINMUX_IPSR_GPSR(IP11_27_24, RTS1_N_TANS), 1087 PINMUX_IPSR_MSEL(IP11_27_24, SDA2_A, SEL_I2C2_0), 1088 PINMUX_IPSR_MSEL(IP11_27_24, FMCLK_C, SEL_FM_2), 1089 PINMUX_IPSR_GPSR(IP11_27_24, USB0_ID), 1090 1091 PINMUX_IPSR_GPSR(IP11_31_28, RX1), 1092 PINMUX_IPSR_MSEL(IP11_31_28, HRX2_B, SEL_HSCIF2_1), 1093 PINMUX_IPSR_MSEL(IP11_31_28, SSI_SCK9_B, SEL_SSI9_1), 1094 PINMUX_IPSR_GPSR(IP11_31_28, AUDIO_CLKOUT1_B), 1095 1096 /* IPSR12 */ 1097 PINMUX_IPSR_GPSR(IP12_3_0, TX1), 1098 PINMUX_IPSR_GPSR(IP12_3_0, HTX2_B), 1099 PINMUX_IPSR_MSEL(IP12_3_0, SSI_WS9_B, SEL_SSI9_1), 1100 PINMUX_IPSR_GPSR(IP12_3_0, AUDIO_CLKOUT3_B), 1101 1102 PINMUX_IPSR_GPSR(IP12_7_4, SCK2_A), 1103 PINMUX_IPSR_MSEL(IP12_7_4, HSCK0_A, SEL_HSCIF0_0), 1104 PINMUX_IPSR_MSEL(IP12_7_4, AUDIO_CLKB_A, SEL_ADGB_0), 1105 PINMUX_IPSR_GPSR(IP12_7_4, CTS1_N), 1106 PINMUX_IPSR_MSEL(IP12_7_4, RIF0_CLK_A, SEL_DRIF0_0), 1107 PINMUX_IPSR_MSEL(IP12_7_4, REMOCON_A, SEL_REMOCON_0), 1108 PINMUX_IPSR_MSEL(IP12_7_4, SCIF_CLK_B, SEL_SCIF_1), 1109 1110 PINMUX_IPSR_GPSR(IP12_11_8, TX2_A), 1111 PINMUX_IPSR_MSEL(IP12_11_8, HRX0_A, SEL_HSCIF0_0), 1112 PINMUX_IPSR_GPSR(IP12_11_8, AUDIO_CLKOUT2_A), 1113 PINMUX_IPSR_MSEL(IP12_11_8, SCL1_A, SEL_I2C1_0), 1114 PINMUX_IPSR_MSEL(IP12_11_8, FSO_CFE_0_N_A, SEL_FSO_0), 1115 PINMUX_IPSR_GPSR(IP12_11_8, TS_SDEN1), 1116 1117 PINMUX_IPSR_GPSR(IP12_15_12, RX2_A), 1118 PINMUX_IPSR_GPSR(IP12_15_12, HTX0_A), 1119 PINMUX_IPSR_GPSR(IP12_15_12, AUDIO_CLKOUT3_A), 1120 PINMUX_IPSR_MSEL(IP12_15_12, SDA1_A, SEL_I2C1_0), 1121 PINMUX_IPSR_MSEL(IP12_15_12, FSO_CFE_1_N_A, SEL_FSO_0), 1122 PINMUX_IPSR_GPSR(IP12_15_12, TS_SPSYNC1), 1123 1124 PINMUX_IPSR_GPSR(IP12_19_16, MSIOF0_SCK), 1125 PINMUX_IPSR_GPSR(IP12_19_16, SSI_SCK78), 1126 1127 PINMUX_IPSR_GPSR(IP12_23_20, MSIOF0_RXD), 1128 PINMUX_IPSR_GPSR(IP12_23_20, SSI_WS78), 1129 PINMUX_IPSR_GPSR(IP12_23_20, TX2_B), 1130 1131 PINMUX_IPSR_GPSR(IP12_27_24, MSIOF0_TXD), 1132 PINMUX_IPSR_GPSR(IP12_27_24, SSI_SDATA7), 1133 PINMUX_IPSR_GPSR(IP12_27_24, RX2_B), 1134 1135 PINMUX_IPSR_GPSR(IP12_31_28, MSIOF0_SYNC), 1136 PINMUX_IPSR_GPSR(IP12_31_28, AUDIO_CLKOUT_B), 1137 PINMUX_IPSR_GPSR(IP12_31_28, SSI_SDATA8), 1138 1139 /* IPSR13 */ 1140 PINMUX_IPSR_GPSR(IP13_3_0, MSIOF0_SS1), 1141 PINMUX_IPSR_MSEL(IP13_3_0, HRX2_A, SEL_HSCIF2_0), 1142 PINMUX_IPSR_GPSR(IP13_3_0, SSI_SCK4), 1143 PINMUX_IPSR_MSEL(IP13_3_0, HCTS0_N_A, SEL_HSCIF0_0), 1144 PINMUX_IPSR_GPSR(IP13_3_0, BPFCLK_C), 1145 PINMUX_IPSR_MSEL(IP13_3_0, SPEEDIN_A, SEL_SPEED_PULSE_IF_0), 1146 1147 PINMUX_IPSR_GPSR(IP13_7_4, MSIOF0_SS2), 1148 PINMUX_IPSR_GPSR(IP13_7_4, HTX2_A), 1149 PINMUX_IPSR_GPSR(IP13_7_4, SSI_WS4), 1150 PINMUX_IPSR_MSEL(IP13_7_4, HRTS0_N_A, SEL_HSCIF0_0), 1151 PINMUX_IPSR_MSEL(IP13_7_4, FMIN_C, SEL_FM_2), 1152 PINMUX_IPSR_GPSR(IP13_7_4, BPFCLK_A), 1153 1154 PINMUX_IPSR_GPSR(IP13_11_8, SSI_SDATA9), 1155 PINMUX_IPSR_MSEL(IP13_11_8, AUDIO_CLKC_A, SEL_ADGC_0), 1156 PINMUX_IPSR_GPSR(IP13_11_8, SCK1), 1157 1158 PINMUX_IPSR_GPSR(IP13_15_12, MLB_CLK), 1159 PINMUX_IPSR_MSEL(IP13_15_12, RX0_B, SEL_SCIF0_1), 1160 PINMUX_IPSR_MSEL(IP13_15_12, RIF0_D0_A, SEL_DRIF0_0), 1161 PINMUX_IPSR_MSEL(IP13_15_12, SCL1_B, SEL_I2C1_1), 1162 PINMUX_IPSR_MSEL(IP13_15_12, TCLK1_B, SEL_TIMER_TMU_1), 1163 PINMUX_IPSR_GPSR(IP13_15_12, SIM0_RST_A), 1164 1165 PINMUX_IPSR_GPSR(IP13_19_16, MLB_SIG), 1166 PINMUX_IPSR_MSEL(IP13_19_16, SCK0_B, SEL_SCIF0_1), 1167 PINMUX_IPSR_MSEL(IP13_19_16, RIF0_D1_A, SEL_DRIF0_0), 1168 PINMUX_IPSR_MSEL(IP13_19_16, SDA1_B, SEL_I2C1_1), 1169 PINMUX_IPSR_MSEL(IP13_19_16, TCLK2_B, SEL_TIMER_TMU_1), 1170 PINMUX_IPSR_MSEL(IP13_19_16, SIM0_D_A, SEL_SIMCARD_0), 1171 1172 PINMUX_IPSR_GPSR(IP13_23_20, MLB_DAT), 1173 PINMUX_IPSR_GPSR(IP13_23_20, TX0_B), 1174 PINMUX_IPSR_MSEL(IP13_23_20, RIF0_SYNC_A, SEL_DRIF0_0), 1175 PINMUX_IPSR_GPSR(IP13_23_20, SIM0_CLK_A), 1176 1177 PINMUX_IPSR_GPSR(IP13_27_24, SSI_SCK01239), 1178 1179 PINMUX_IPSR_GPSR(IP13_31_28, SSI_WS01239), 1180 1181 /* IPSR14 */ 1182 PINMUX_IPSR_GPSR(IP14_3_0, SSI_SDATA0), 1183 1184 PINMUX_IPSR_GPSR(IP14_7_4, SSI_SDATA1), 1185 PINMUX_IPSR_MSEL(IP14_7_4, AUDIO_CLKC_B, SEL_ADGC_1), 1186 PINMUX_IPSR_MSEL(IP14_7_4, PWM0_B, SEL_PWM0_1), 1187 1188 PINMUX_IPSR_GPSR(IP14_11_8, SSI_SDATA2), 1189 PINMUX_IPSR_GPSR(IP14_11_8, AUDIO_CLKOUT2_B), 1190 PINMUX_IPSR_MSEL(IP14_11_8, SSI_SCK9_A, SEL_SSI9_0), 1191 PINMUX_IPSR_MSEL(IP14_11_8, PWM1_B, SEL_PWM1_1), 1192 1193 PINMUX_IPSR_GPSR(IP14_15_12, SSI_SCK349), 1194 PINMUX_IPSR_MSEL(IP14_15_12, PWM2_C, SEL_PWM2_2), 1195 1196 PINMUX_IPSR_GPSR(IP14_19_16, SSI_WS349), 1197 PINMUX_IPSR_MSEL(IP14_19_16, PWM3_C, SEL_PWM3_2), 1198 1199 PINMUX_IPSR_GPSR(IP14_23_20, SSI_SDATA3), 1200 PINMUX_IPSR_GPSR(IP14_23_20, AUDIO_CLKOUT1_C), 1201 PINMUX_IPSR_MSEL(IP14_23_20, AUDIO_CLKB_B, SEL_ADGB_1), 1202 PINMUX_IPSR_MSEL(IP14_23_20, PWM4_B, SEL_PWM4_1), 1203 1204 PINMUX_IPSR_GPSR(IP14_27_24, SSI_SDATA4), 1205 PINMUX_IPSR_MSEL(IP14_27_24, SSI_WS9_A, SEL_SSI9_0), 1206 PINMUX_IPSR_MSEL(IP14_27_24, PWM5_B, SEL_PWM5_1), 1207 1208 PINMUX_IPSR_GPSR(IP14_31_28, SSI_SCK5), 1209 PINMUX_IPSR_MSEL(IP14_31_28, HRX0_B, SEL_HSCIF0_1), 1210 PINMUX_IPSR_GPSR(IP14_31_28, USB0_PWEN_B), 1211 PINMUX_IPSR_MSEL(IP14_31_28, SCL2_D, SEL_I2C2_3), 1212 PINMUX_IPSR_MSEL(IP14_31_28, PWM6_B, SEL_PWM6_1), 1213 1214 /* IPSR15 */ 1215 PINMUX_IPSR_GPSR(IP15_3_0, SSI_WS5), 1216 PINMUX_IPSR_GPSR(IP15_3_0, HTX0_B), 1217 PINMUX_IPSR_MSEL(IP15_3_0, USB0_OVC_B, SEL_USB_20_CH0_1), 1218 PINMUX_IPSR_MSEL(IP15_3_0, SDA2_D, SEL_I2C2_3), 1219 1220 PINMUX_IPSR_GPSR(IP15_7_4, SSI_SDATA5), 1221 PINMUX_IPSR_MSEL(IP15_7_4, HSCK0_B, SEL_HSCIF0_1), 1222 PINMUX_IPSR_MSEL(IP15_7_4, AUDIO_CLKB_C, SEL_ADGB_2), 1223 PINMUX_IPSR_GPSR(IP15_7_4, TPU0TO0), 1224 1225 PINMUX_IPSR_GPSR(IP15_11_8, SSI_SCK6), 1226 PINMUX_IPSR_MSEL(IP15_11_8, HSCK2_A, SEL_HSCIF2_0), 1227 PINMUX_IPSR_MSEL(IP15_11_8, AUDIO_CLKC_C, SEL_ADGC_2), 1228 PINMUX_IPSR_GPSR(IP15_11_8, TPU0TO1), 1229 PINMUX_IPSR_MSEL(IP15_11_8, FSO_CFE_0_N_B, SEL_FSO_1), 1230 PINMUX_IPSR_GPSR(IP15_11_8, SIM0_RST_B), 1231 1232 PINMUX_IPSR_GPSR(IP15_15_12, SSI_WS6), 1233 PINMUX_IPSR_MSEL(IP15_15_12, HCTS2_N_A, SEL_HSCIF2_0), 1234 PINMUX_IPSR_GPSR(IP15_15_12, AUDIO_CLKOUT2_C), 1235 PINMUX_IPSR_GPSR(IP15_15_12, TPU0TO2), 1236 PINMUX_IPSR_MSEL(IP15_15_12, SDA1_D, SEL_I2C1_3), 1237 PINMUX_IPSR_MSEL(IP15_15_12, FSO_CFE_1_N_B, SEL_FSO_1), 1238 PINMUX_IPSR_MSEL(IP15_15_12, SIM0_D_B, SEL_SIMCARD_1), 1239 1240 PINMUX_IPSR_GPSR(IP15_19_16, SSI_SDATA6), 1241 PINMUX_IPSR_MSEL(IP15_19_16, HRTS2_N_A, SEL_HSCIF2_0), 1242 PINMUX_IPSR_GPSR(IP15_19_16, AUDIO_CLKOUT3_C), 1243 PINMUX_IPSR_GPSR(IP15_19_16, TPU0TO3), 1244 PINMUX_IPSR_MSEL(IP15_19_16, SCL1_D, SEL_I2C1_3), 1245 PINMUX_IPSR_MSEL(IP15_19_16, FSO_TOE_N_B, SEL_FSO_1), 1246 PINMUX_IPSR_GPSR(IP15_19_16, SIM0_CLK_B), 1247 1248 PINMUX_IPSR_GPSR(IP15_23_20, AUDIO_CLKA), 1249 1250 PINMUX_IPSR_GPSR(IP15_27_24, USB30_PWEN), 1251 PINMUX_IPSR_GPSR(IP15_27_24, USB0_PWEN_A), 1252 1253 PINMUX_IPSR_GPSR(IP15_31_28, USB30_OVC), 1254 PINMUX_IPSR_MSEL(IP15_31_28, USB0_OVC_A, SEL_USB_20_CH0_0), 1255 1256/* 1257 * Static pins can not be muxed between different functions but 1258 * still need mark entries in the pinmux list. Add each static 1259 * pin to the list without an associated function. The sh-pfc 1260 * core will do the right thing and skip trying to mux the pin 1261 * while still applying configuration to it. 1262 */ 1263#define FM(x) PINMUX_DATA(x##_MARK, 0), 1264 PINMUX_STATIC 1265#undef FM 1266}; 1267 1268/* 1269 * R8A77990 has 7 banks with 32 GPIOs in each => 224 GPIOs. 1270 * Physical layout rows: A - AE, cols: 1 - 25. 1271 */ 1272#define ROW_GROUP_A(r) ('Z' - 'A' + 1 + (r)) 1273#define PIN_NUMBER(r, c) (((r) - 'A') * 25 + (c) + 300) 1274#define PIN_A_NUMBER(r, c) PIN_NUMBER(ROW_GROUP_A(r), c) 1275#define PIN_NONE U16_MAX 1276 1277static const struct sh_pfc_pin pinmux_pins[] = { 1278 PINMUX_GPIO_GP_ALL(), 1279 1280 /* 1281 * Pins not associated with a GPIO port. 1282 * 1283 * The pin positions are different between different R8A77990 1284 * packages, all that is needed for the pfc driver is a unique 1285 * number for each pin. To this end use the pin layout from 1286 * R8A77990 to calculate a unique number for each pin. 1287 */ 1288 SH_PFC_PIN_NAMED_CFG('F', 1, TRST_N, CFG_FLAGS), 1289 SH_PFC_PIN_NAMED_CFG('F', 3, TMS, CFG_FLAGS), 1290 SH_PFC_PIN_NAMED_CFG('F', 4, TCK, CFG_FLAGS), 1291 SH_PFC_PIN_NAMED_CFG('G', 2, TDI, CFG_FLAGS), 1292 SH_PFC_PIN_NAMED_CFG('G', 3, FSCLKST_N, CFG_FLAGS), 1293 SH_PFC_PIN_NAMED_CFG('H', 1, ASEBRK, CFG_FLAGS), 1294 SH_PFC_PIN_NAMED_CFG('N', 1, AVB_TXC, CFG_FLAGS), 1295 SH_PFC_PIN_NAMED_CFG('N', 2, AVB_TD0, CFG_FLAGS), 1296 SH_PFC_PIN_NAMED_CFG('N', 3, AVB_TD1, CFG_FLAGS), 1297 SH_PFC_PIN_NAMED_CFG('N', 5, AVB_TD2, CFG_FLAGS), 1298 SH_PFC_PIN_NAMED_CFG('N', 6, AVB_TD3, CFG_FLAGS), 1299 SH_PFC_PIN_NAMED_CFG('P', 3, AVB_TX_CTL, CFG_FLAGS), 1300 SH_PFC_PIN_NAMED_CFG('P', 4, AVB_MDIO, CFG_FLAGS), 1301 SH_PFC_PIN_NAMED_CFG('P', 5, AVB_MDC, CFG_FLAGS), 1302 SH_PFC_PIN_NAMED_CFG('T', 21, MLB_REF, CFG_FLAGS), 1303 SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('D'), 3, PRESETOUT_N, CFG_FLAGS), 1304}; 1305 1306/* - AUDIO CLOCK ------------------------------------------------------------ */ 1307static const unsigned int audio_clk_a_pins[] = { 1308 /* CLK A */ 1309 RCAR_GP_PIN(6, 8), 1310}; 1311 1312static const unsigned int audio_clk_a_mux[] = { 1313 AUDIO_CLKA_MARK, 1314}; 1315 1316static const unsigned int audio_clk_b_a_pins[] = { 1317 /* CLK B_A */ 1318 RCAR_GP_PIN(5, 7), 1319}; 1320 1321static const unsigned int audio_clk_b_a_mux[] = { 1322 AUDIO_CLKB_A_MARK, 1323}; 1324 1325static const unsigned int audio_clk_b_b_pins[] = { 1326 /* CLK B_B */ 1327 RCAR_GP_PIN(6, 7), 1328}; 1329 1330static const unsigned int audio_clk_b_b_mux[] = { 1331 AUDIO_CLKB_B_MARK, 1332}; 1333 1334static const unsigned int audio_clk_b_c_pins[] = { 1335 /* CLK B_C */ 1336 RCAR_GP_PIN(6, 13), 1337}; 1338 1339static const unsigned int audio_clk_b_c_mux[] = { 1340 AUDIO_CLKB_C_MARK, 1341}; 1342 1343static const unsigned int audio_clk_c_a_pins[] = { 1344 /* CLK C_A */ 1345 RCAR_GP_PIN(5, 16), 1346}; 1347 1348static const unsigned int audio_clk_c_a_mux[] = { 1349 AUDIO_CLKC_A_MARK, 1350}; 1351 1352static const unsigned int audio_clk_c_b_pins[] = { 1353 /* CLK C_B */ 1354 RCAR_GP_PIN(6, 3), 1355}; 1356 1357static const unsigned int audio_clk_c_b_mux[] = { 1358 AUDIO_CLKC_B_MARK, 1359}; 1360 1361static const unsigned int audio_clk_c_c_pins[] = { 1362 /* CLK C_C */ 1363 RCAR_GP_PIN(6, 14), 1364}; 1365 1366static const unsigned int audio_clk_c_c_mux[] = { 1367 AUDIO_CLKC_C_MARK, 1368}; 1369 1370static const unsigned int audio_clkout_a_pins[] = { 1371 /* CLKOUT_A */ 1372 RCAR_GP_PIN(5, 3), 1373}; 1374 1375static const unsigned int audio_clkout_a_mux[] = { 1376 AUDIO_CLKOUT_A_MARK, 1377}; 1378 1379static const unsigned int audio_clkout_b_pins[] = { 1380 /* CLKOUT_B */ 1381 RCAR_GP_PIN(5, 13), 1382}; 1383 1384static const unsigned int audio_clkout_b_mux[] = { 1385 AUDIO_CLKOUT_B_MARK, 1386}; 1387 1388static const unsigned int audio_clkout1_a_pins[] = { 1389 /* CLKOUT1_A */ 1390 RCAR_GP_PIN(5, 4), 1391}; 1392 1393static const unsigned int audio_clkout1_a_mux[] = { 1394 AUDIO_CLKOUT1_A_MARK, 1395}; 1396 1397static const unsigned int audio_clkout1_b_pins[] = { 1398 /* CLKOUT1_B */ 1399 RCAR_GP_PIN(5, 5), 1400}; 1401 1402static const unsigned int audio_clkout1_b_mux[] = { 1403 AUDIO_CLKOUT1_B_MARK, 1404}; 1405 1406static const unsigned int audio_clkout1_c_pins[] = { 1407 /* CLKOUT1_C */ 1408 RCAR_GP_PIN(6, 7), 1409}; 1410 1411static const unsigned int audio_clkout1_c_mux[] = { 1412 AUDIO_CLKOUT1_C_MARK, 1413}; 1414 1415static const unsigned int audio_clkout2_a_pins[] = { 1416 /* CLKOUT2_A */ 1417 RCAR_GP_PIN(5, 8), 1418}; 1419 1420static const unsigned int audio_clkout2_a_mux[] = { 1421 AUDIO_CLKOUT2_A_MARK, 1422}; 1423 1424static const unsigned int audio_clkout2_b_pins[] = { 1425 /* CLKOUT2_B */ 1426 RCAR_GP_PIN(6, 4), 1427}; 1428 1429static const unsigned int audio_clkout2_b_mux[] = { 1430 AUDIO_CLKOUT2_B_MARK, 1431}; 1432 1433static const unsigned int audio_clkout2_c_pins[] = { 1434 /* CLKOUT2_C */ 1435 RCAR_GP_PIN(6, 15), 1436}; 1437 1438static const unsigned int audio_clkout2_c_mux[] = { 1439 AUDIO_CLKOUT2_C_MARK, 1440}; 1441 1442static const unsigned int audio_clkout3_a_pins[] = { 1443 /* CLKOUT3_A */ 1444 RCAR_GP_PIN(5, 9), 1445}; 1446 1447static const unsigned int audio_clkout3_a_mux[] = { 1448 AUDIO_CLKOUT3_A_MARK, 1449}; 1450 1451static const unsigned int audio_clkout3_b_pins[] = { 1452 /* CLKOUT3_B */ 1453 RCAR_GP_PIN(5, 6), 1454}; 1455 1456static const unsigned int audio_clkout3_b_mux[] = { 1457 AUDIO_CLKOUT3_B_MARK, 1458}; 1459 1460static const unsigned int audio_clkout3_c_pins[] = { 1461 /* CLKOUT3_C */ 1462 RCAR_GP_PIN(6, 16), 1463}; 1464 1465static const unsigned int audio_clkout3_c_mux[] = { 1466 AUDIO_CLKOUT3_C_MARK, 1467}; 1468 1469/* - EtherAVB --------------------------------------------------------------- */ 1470static const unsigned int avb_link_pins[] = { 1471 /* AVB_LINK */ 1472 RCAR_GP_PIN(2, 23), 1473}; 1474 1475static const unsigned int avb_link_mux[] = { 1476 AVB_LINK_MARK, 1477}; 1478 1479static const unsigned int avb_magic_pins[] = { 1480 /* AVB_MAGIC */ 1481 RCAR_GP_PIN(2, 22), 1482}; 1483 1484static const unsigned int avb_magic_mux[] = { 1485 AVB_MAGIC_MARK, 1486}; 1487 1488static const unsigned int avb_phy_int_pins[] = { 1489 /* AVB_PHY_INT */ 1490 RCAR_GP_PIN(2, 21), 1491}; 1492 1493static const unsigned int avb_phy_int_mux[] = { 1494 AVB_PHY_INT_MARK, 1495}; 1496 1497static const unsigned int avb_mii_pins[] = { 1498 /* 1499 * AVB_RX_CTL, AVB_RXC, AVB_RD0, 1500 * AVB_RD1, AVB_RD2, AVB_RD3, 1501 * AVB_TXCREFCLK 1502 */ 1503 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16), 1504 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19), 1505 RCAR_GP_PIN(2, 20), 1506}; 1507 1508static const unsigned int avb_mii_mux[] = { 1509 AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK, 1510 AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK, 1511 AVB_TXCREFCLK_MARK, 1512}; 1513 1514static const unsigned int avb_avtp_pps_pins[] = { 1515 /* AVB_AVTP_PPS */ 1516 RCAR_GP_PIN(1, 2), 1517}; 1518 1519static const unsigned int avb_avtp_pps_mux[] = { 1520 AVB_AVTP_PPS_MARK, 1521}; 1522 1523static const unsigned int avb_avtp_match_a_pins[] = { 1524 /* AVB_AVTP_MATCH_A */ 1525 RCAR_GP_PIN(2, 24), 1526}; 1527 1528static const unsigned int avb_avtp_match_a_mux[] = { 1529 AVB_AVTP_MATCH_A_MARK, 1530}; 1531 1532static const unsigned int avb_avtp_capture_a_pins[] = { 1533 /* AVB_AVTP_CAPTURE_A */ 1534 RCAR_GP_PIN(2, 25), 1535}; 1536 1537static const unsigned int avb_avtp_capture_a_mux[] = { 1538 AVB_AVTP_CAPTURE_A_MARK, 1539}; 1540 1541/* - CAN ------------------------------------------------------------------ */ 1542static const unsigned int can0_data_pins[] = { 1543 /* TX, RX */ 1544 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13), 1545}; 1546 1547static const unsigned int can0_data_mux[] = { 1548 CAN0_TX_MARK, CAN0_RX_MARK, 1549}; 1550 1551static const unsigned int can1_data_pins[] = { 1552 /* TX, RX */ 1553 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7), 1554}; 1555 1556static const unsigned int can1_data_mux[] = { 1557 CAN1_TX_MARK, CAN1_RX_MARK, 1558}; 1559 1560/* - CAN Clock -------------------------------------------------------------- */ 1561static const unsigned int can_clk_pins[] = { 1562 /* CLK */ 1563 RCAR_GP_PIN(0, 14), 1564}; 1565 1566static const unsigned int can_clk_mux[] = { 1567 CAN_CLK_MARK, 1568}; 1569 1570/* - CAN FD --------------------------------------------------------------- */ 1571static const unsigned int canfd0_data_pins[] = { 1572 /* TX, RX */ 1573 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13), 1574}; 1575 1576static const unsigned int canfd0_data_mux[] = { 1577 CANFD0_TX_MARK, CANFD0_RX_MARK, 1578}; 1579 1580static const unsigned int canfd1_data_pins[] = { 1581 /* TX, RX */ 1582 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7), 1583}; 1584 1585static const unsigned int canfd1_data_mux[] = { 1586 CANFD1_TX_MARK, CANFD1_RX_MARK, 1587}; 1588 1589/* - DU --------------------------------------------------------------------- */ 1590static const unsigned int du_rgb666_pins[] = { 1591 /* R[7:2], G[7:2], B[7:2] */ 1592 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5), 1593 RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 0), 1594 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 10), 1595 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 11), 1596 RCAR_GP_PIN(0, 1), RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16), 1597 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13), 1598}; 1599static const unsigned int du_rgb666_mux[] = { 1600 DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK, 1601 DU_DR3_MARK, DU_DR2_MARK, 1602 DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK, 1603 DU_DG3_MARK, DU_DG2_MARK, 1604 DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK, 1605 DU_DB3_MARK, DU_DB2_MARK, 1606}; 1607static const unsigned int du_rgb888_pins[] = { 1608 /* R[7:0], G[7:0], B[7:0] */ 1609 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5), 1610 RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 0), 1611 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21), 1612 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 10), 1613 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 11), 1614 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 9), 1615 RCAR_GP_PIN(0, 1), RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16), 1616 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13), 1617 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18), 1618}; 1619static const unsigned int du_rgb888_mux[] = { 1620 DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK, 1621 DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK, 1622 DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK, 1623 DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK, 1624 DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK, 1625 DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK, 1626}; 1627static const unsigned int du_clk_in_0_pins[] = { 1628 /* CLKIN0 */ 1629 RCAR_GP_PIN(0, 16), 1630}; 1631static const unsigned int du_clk_in_0_mux[] = { 1632 DU_DOTCLKIN0_MARK 1633}; 1634static const unsigned int du_clk_in_1_pins[] = { 1635 /* CLKIN1 */ 1636 RCAR_GP_PIN(1, 1), 1637}; 1638static const unsigned int du_clk_in_1_mux[] = { 1639 DU_DOTCLKIN1_MARK 1640}; 1641static const unsigned int du_clk_out_0_pins[] = { 1642 /* CLKOUT */ 1643 RCAR_GP_PIN(1, 3), 1644}; 1645static const unsigned int du_clk_out_0_mux[] = { 1646 DU_DOTCLKOUT0_MARK 1647}; 1648static const unsigned int du_sync_pins[] = { 1649 /* VSYNC, HSYNC */ 1650 RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 8), 1651}; 1652static const unsigned int du_sync_mux[] = { 1653 DU_VSYNC_MARK, DU_HSYNC_MARK 1654}; 1655static const unsigned int du_disp_cde_pins[] = { 1656 /* DISP_CDE */ 1657 RCAR_GP_PIN(1, 1), 1658}; 1659static const unsigned int du_disp_cde_mux[] = { 1660 DU_DISP_CDE_MARK, 1661}; 1662static const unsigned int du_cde_pins[] = { 1663 /* CDE */ 1664 RCAR_GP_PIN(1, 0), 1665}; 1666static const unsigned int du_cde_mux[] = { 1667 DU_CDE_MARK, 1668}; 1669static const unsigned int du_disp_pins[] = { 1670 /* DISP */ 1671 RCAR_GP_PIN(1, 2), 1672}; 1673static const unsigned int du_disp_mux[] = { 1674 DU_DISP_MARK, 1675}; 1676 1677/* - HSCIF0 --------------------------------------------------*/ 1678static const unsigned int hscif0_data_a_pins[] = { 1679 /* RX, TX */ 1680 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9), 1681}; 1682 1683static const unsigned int hscif0_data_a_mux[] = { 1684 HRX0_A_MARK, HTX0_A_MARK, 1685}; 1686 1687static const unsigned int hscif0_clk_a_pins[] = { 1688 /* SCK */ 1689 RCAR_GP_PIN(5, 7), 1690}; 1691 1692static const unsigned int hscif0_clk_a_mux[] = { 1693 HSCK0_A_MARK, 1694}; 1695 1696static const unsigned int hscif0_ctrl_a_pins[] = { 1697 /* RTS, CTS */ 1698 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14), 1699}; 1700 1701static const unsigned int hscif0_ctrl_a_mux[] = { 1702 HRTS0_N_A_MARK, HCTS0_N_A_MARK, 1703}; 1704 1705static const unsigned int hscif0_data_b_pins[] = { 1706 /* RX, TX */ 1707 RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12), 1708}; 1709 1710static const unsigned int hscif0_data_b_mux[] = { 1711 HRX0_B_MARK, HTX0_B_MARK, 1712}; 1713 1714static const unsigned int hscif0_clk_b_pins[] = { 1715 /* SCK */ 1716 RCAR_GP_PIN(6, 13), 1717}; 1718 1719static const unsigned int hscif0_clk_b_mux[] = { 1720 HSCK0_B_MARK, 1721}; 1722 1723/* - HSCIF1 ------------------------------------------------- */ 1724static const unsigned int hscif1_data_a_pins[] = { 1725 /* RX, TX */ 1726 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2), 1727}; 1728 1729static const unsigned int hscif1_data_a_mux[] = { 1730 HRX1_A_MARK, HTX1_A_MARK, 1731}; 1732 1733static const unsigned int hscif1_clk_a_pins[] = { 1734 /* SCK */ 1735 RCAR_GP_PIN(5, 0), 1736}; 1737 1738static const unsigned int hscif1_clk_a_mux[] = { 1739 HSCK1_A_MARK, 1740}; 1741 1742static const unsigned int hscif1_data_b_pins[] = { 1743 /* RX, TX */ 1744 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2), 1745}; 1746 1747static const unsigned int hscif1_data_b_mux[] = { 1748 HRX1_B_MARK, HTX1_B_MARK, 1749}; 1750 1751static const unsigned int hscif1_clk_b_pins[] = { 1752 /* SCK */ 1753 RCAR_GP_PIN(3, 0), 1754}; 1755 1756static const unsigned int hscif1_clk_b_mux[] = { 1757 HSCK1_B_MARK, 1758}; 1759 1760static const unsigned int hscif1_ctrl_b_pins[] = { 1761 /* RTS, CTS */ 1762 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), 1763}; 1764 1765static const unsigned int hscif1_ctrl_b_mux[] = { 1766 HRTS1_N_B_MARK, HCTS1_N_B_MARK, 1767}; 1768 1769/* - HSCIF2 ------------------------------------------------- */ 1770static const unsigned int hscif2_data_a_pins[] = { 1771 /* RX, TX */ 1772 RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15), 1773}; 1774 1775static const unsigned int hscif2_data_a_mux[] = { 1776 HRX2_A_MARK, HTX2_A_MARK, 1777}; 1778 1779static const unsigned int hscif2_clk_a_pins[] = { 1780 /* SCK */ 1781 RCAR_GP_PIN(6, 14), 1782}; 1783 1784static const unsigned int hscif2_clk_a_mux[] = { 1785 HSCK2_A_MARK, 1786}; 1787 1788static const unsigned int hscif2_ctrl_a_pins[] = { 1789 /* RTS, CTS */ 1790 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 15), 1791}; 1792 1793static const unsigned int hscif2_ctrl_a_mux[] = { 1794 HRTS2_N_A_MARK, HCTS2_N_A_MARK, 1795}; 1796 1797static const unsigned int hscif2_data_b_pins[] = { 1798 /* RX, TX */ 1799 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6), 1800}; 1801 1802static const unsigned int hscif2_data_b_mux[] = { 1803 HRX2_B_MARK, HTX2_B_MARK, 1804}; 1805 1806/* - HSCIF3 ------------------------------------------------*/ 1807static const unsigned int hscif3_data_a_pins[] = { 1808 /* RX, TX */ 1809 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15), 1810}; 1811 1812static const unsigned int hscif3_data_a_mux[] = { 1813 HRX3_A_MARK, HTX3_A_MARK, 1814}; 1815 1816static const unsigned int hscif3_data_b_pins[] = { 1817 /* RX, TX */ 1818 RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6), 1819}; 1820 1821static const unsigned int hscif3_data_b_mux[] = { 1822 HRX3_B_MARK, HTX3_B_MARK, 1823}; 1824 1825static const unsigned int hscif3_clk_b_pins[] = { 1826 /* SCK */ 1827 RCAR_GP_PIN(0, 4), 1828}; 1829 1830static const unsigned int hscif3_clk_b_mux[] = { 1831 HSCK3_B_MARK, 1832}; 1833 1834static const unsigned int hscif3_data_c_pins[] = { 1835 /* RX, TX */ 1836 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 9), 1837}; 1838 1839static const unsigned int hscif3_data_c_mux[] = { 1840 HRX3_C_MARK, HTX3_C_MARK, 1841}; 1842 1843static const unsigned int hscif3_clk_c_pins[] = { 1844 /* SCK */ 1845 RCAR_GP_PIN(2, 11), 1846}; 1847 1848static const unsigned int hscif3_clk_c_mux[] = { 1849 HSCK3_C_MARK, 1850}; 1851 1852static const unsigned int hscif3_ctrl_c_pins[] = { 1853 /* RTS, CTS */ 1854 RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 12), 1855}; 1856 1857static const unsigned int hscif3_ctrl_c_mux[] = { 1858 HRTS3_N_C_MARK, HCTS3_N_C_MARK, 1859}; 1860 1861static const unsigned int hscif3_data_d_pins[] = { 1862 /* RX, TX */ 1863 RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 3), 1864}; 1865 1866static const unsigned int hscif3_data_d_mux[] = { 1867 HRX3_D_MARK, HTX3_D_MARK, 1868}; 1869 1870static const unsigned int hscif3_data_e_pins[] = { 1871 /* RX, TX */ 1872 RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10), 1873}; 1874 1875static const unsigned int hscif3_data_e_mux[] = { 1876 HRX3_E_MARK, HTX3_E_MARK, 1877}; 1878 1879static const unsigned int hscif3_ctrl_e_pins[] = { 1880 /* RTS, CTS */ 1881 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 8), 1882}; 1883 1884static const unsigned int hscif3_ctrl_e_mux[] = { 1885 HRTS3_N_E_MARK, HCTS3_N_E_MARK, 1886}; 1887 1888/* - HSCIF4 -------------------------------------------------- */ 1889static const unsigned int hscif4_data_a_pins[] = { 1890 /* RX, TX */ 1891 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3), 1892}; 1893 1894static const unsigned int hscif4_data_a_mux[] = { 1895 HRX4_A_MARK, HTX4_A_MARK, 1896}; 1897 1898static const unsigned int hscif4_clk_a_pins[] = { 1899 /* SCK */ 1900 RCAR_GP_PIN(2, 0), 1901}; 1902 1903static const unsigned int hscif4_clk_a_mux[] = { 1904 HSCK4_A_MARK, 1905}; 1906 1907static const unsigned int hscif4_ctrl_a_pins[] = { 1908 /* RTS, CTS */ 1909 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 1), 1910}; 1911 1912static const unsigned int hscif4_ctrl_a_mux[] = { 1913 HRTS4_N_A_MARK, HCTS4_N_A_MARK, 1914}; 1915 1916static const unsigned int hscif4_data_b_pins[] = { 1917 /* RX, TX */ 1918 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7), 1919}; 1920 1921static const unsigned int hscif4_data_b_mux[] = { 1922 HRX4_B_MARK, HTX4_B_MARK, 1923}; 1924 1925static const unsigned int hscif4_clk_b_pins[] = { 1926 /* SCK */ 1927 RCAR_GP_PIN(2, 6), 1928}; 1929 1930static const unsigned int hscif4_clk_b_mux[] = { 1931 HSCK4_B_MARK, 1932}; 1933 1934static const unsigned int hscif4_data_c_pins[] = { 1935 /* RX, TX */ 1936 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11), 1937}; 1938 1939static const unsigned int hscif4_data_c_mux[] = { 1940 HRX4_C_MARK, HTX4_C_MARK, 1941}; 1942 1943static const unsigned int hscif4_data_d_pins[] = { 1944 /* RX, TX */ 1945 RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14), 1946}; 1947 1948static const unsigned int hscif4_data_d_mux[] = { 1949 HRX4_D_MARK, HTX4_D_MARK, 1950}; 1951 1952static const unsigned int hscif4_data_e_pins[] = { 1953 /* RX, TX */ 1954 RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19), 1955}; 1956 1957static const unsigned int hscif4_data_e_mux[] = { 1958 HRX4_E_MARK, HTX4_E_MARK, 1959}; 1960 1961/* - I2C -------------------------------------------------------------------- */ 1962static const unsigned int i2c1_a_pins[] = { 1963 /* SCL, SDA */ 1964 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9), 1965}; 1966 1967static const unsigned int i2c1_a_mux[] = { 1968 SCL1_A_MARK, SDA1_A_MARK, 1969}; 1970 1971static const unsigned int i2c1_b_pins[] = { 1972 /* SCL, SDA */ 1973 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18), 1974}; 1975 1976static const unsigned int i2c1_b_mux[] = { 1977 SCL1_B_MARK, SDA1_B_MARK, 1978}; 1979 1980static const unsigned int i2c1_c_pins[] = { 1981 /* SCL, SDA */ 1982 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 5), 1983}; 1984 1985static const unsigned int i2c1_c_mux[] = { 1986 SCL1_C_MARK, SDA1_C_MARK, 1987}; 1988 1989static const unsigned int i2c1_d_pins[] = { 1990 /* SCL, SDA */ 1991 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 15), 1992}; 1993 1994static const unsigned int i2c1_d_mux[] = { 1995 SCL1_D_MARK, SDA1_D_MARK, 1996}; 1997 1998static const unsigned int i2c2_a_pins[] = { 1999 /* SCL, SDA */ 2000 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 0), 2001}; 2002 2003static const unsigned int i2c2_a_mux[] = { 2004 SCL2_A_MARK, SDA2_A_MARK, 2005}; 2006 2007static const unsigned int i2c2_b_pins[] = { 2008 /* SCL, SDA */ 2009 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13), 2010}; 2011 2012static const unsigned int i2c2_b_mux[] = { 2013 SCL2_B_MARK, SDA2_B_MARK, 2014}; 2015 2016static const unsigned int i2c2_c_pins[] = { 2017 /* SCL, SDA */ 2018 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), 2019}; 2020 2021static const unsigned int i2c2_c_mux[] = { 2022 SCL2_C_MARK, SDA2_C_MARK, 2023}; 2024 2025static const unsigned int i2c2_d_pins[] = { 2026 /* SCL, SDA */ 2027 RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12), 2028}; 2029 2030static const unsigned int i2c2_d_mux[] = { 2031 SCL2_D_MARK, SDA2_D_MARK, 2032}; 2033 2034static const unsigned int i2c2_e_pins[] = { 2035 /* SCL, SDA */ 2036 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 0), 2037}; 2038 2039static const unsigned int i2c2_e_mux[] = { 2040 SCL2_E_MARK, SDA2_E_MARK, 2041}; 2042 2043static const unsigned int i2c4_pins[] = { 2044 /* SCL, SDA */ 2045 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17), 2046}; 2047 2048static const unsigned int i2c4_mux[] = { 2049 SCL4_MARK, SDA4_MARK, 2050}; 2051 2052static const unsigned int i2c5_pins[] = { 2053 /* SCL, SDA */ 2054 RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22), 2055}; 2056 2057static const unsigned int i2c5_mux[] = { 2058 SCL5_MARK, SDA5_MARK, 2059}; 2060 2061static const unsigned int i2c6_a_pins[] = { 2062 /* SCL, SDA */ 2063 RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 8), 2064}; 2065 2066static const unsigned int i2c6_a_mux[] = { 2067 SCL6_A_MARK, SDA6_A_MARK, 2068}; 2069 2070static const unsigned int i2c6_b_pins[] = { 2071 /* SCL, SDA */ 2072 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1), 2073}; 2074 2075static const unsigned int i2c6_b_mux[] = { 2076 SCL6_B_MARK, SDA6_B_MARK, 2077}; 2078 2079static const unsigned int i2c7_a_pins[] = { 2080 /* SCL, SDA */ 2081 RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 25), 2082}; 2083 2084static const unsigned int i2c7_a_mux[] = { 2085 SCL7_A_MARK, SDA7_A_MARK, 2086}; 2087 2088static const unsigned int i2c7_b_pins[] = { 2089 /* SCL, SDA */ 2090 RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14), 2091}; 2092 2093static const unsigned int i2c7_b_mux[] = { 2094 SCL7_B_MARK, SDA7_B_MARK, 2095}; 2096 2097/* - INTC-EX ---------------------------------------------------------------- */ 2098static const unsigned int intc_ex_irq0_pins[] = { 2099 /* IRQ0 */ 2100 RCAR_GP_PIN(1, 0), 2101}; 2102static const unsigned int intc_ex_irq0_mux[] = { 2103 IRQ0_MARK, 2104}; 2105static const unsigned int intc_ex_irq1_pins[] = { 2106 /* IRQ1 */ 2107 RCAR_GP_PIN(1, 1), 2108}; 2109static const unsigned int intc_ex_irq1_mux[] = { 2110 IRQ1_MARK, 2111}; 2112static const unsigned int intc_ex_irq2_pins[] = { 2113 /* IRQ2 */ 2114 RCAR_GP_PIN(1, 2), 2115}; 2116static const unsigned int intc_ex_irq2_mux[] = { 2117 IRQ2_MARK, 2118}; 2119static const unsigned int intc_ex_irq3_pins[] = { 2120 /* IRQ3 */ 2121 RCAR_GP_PIN(1, 9), 2122}; 2123static const unsigned int intc_ex_irq3_mux[] = { 2124 IRQ3_MARK, 2125}; 2126static const unsigned int intc_ex_irq4_pins[] = { 2127 /* IRQ4 */ 2128 RCAR_GP_PIN(1, 10), 2129}; 2130static const unsigned int intc_ex_irq4_mux[] = { 2131 IRQ4_MARK, 2132}; 2133static const unsigned int intc_ex_irq5_pins[] = { 2134 /* IRQ5 */ 2135 RCAR_GP_PIN(0, 7), 2136}; 2137static const unsigned int intc_ex_irq5_mux[] = { 2138 IRQ5_MARK, 2139}; 2140 2141/* - MSIOF0 ----------------------------------------------------------------- */ 2142static const unsigned int msiof0_clk_pins[] = { 2143 /* SCK */ 2144 RCAR_GP_PIN(5, 10), 2145}; 2146 2147static const unsigned int msiof0_clk_mux[] = { 2148 MSIOF0_SCK_MARK, 2149}; 2150 2151static const unsigned int msiof0_sync_pins[] = { 2152 /* SYNC */ 2153 RCAR_GP_PIN(5, 13), 2154}; 2155 2156static const unsigned int msiof0_sync_mux[] = { 2157 MSIOF0_SYNC_MARK, 2158}; 2159 2160static const unsigned int msiof0_ss1_pins[] = { 2161 /* SS1 */ 2162 RCAR_GP_PIN(5, 14), 2163}; 2164 2165static const unsigned int msiof0_ss1_mux[] = { 2166 MSIOF0_SS1_MARK, 2167}; 2168 2169static const unsigned int msiof0_ss2_pins[] = { 2170 /* SS2 */ 2171 RCAR_GP_PIN(5, 15), 2172}; 2173 2174static const unsigned int msiof0_ss2_mux[] = { 2175 MSIOF0_SS2_MARK, 2176}; 2177 2178static const unsigned int msiof0_txd_pins[] = { 2179 /* TXD */ 2180 RCAR_GP_PIN(5, 12), 2181}; 2182 2183static const unsigned int msiof0_txd_mux[] = { 2184 MSIOF0_TXD_MARK, 2185}; 2186 2187static const unsigned int msiof0_rxd_pins[] = { 2188 /* RXD */ 2189 RCAR_GP_PIN(5, 11), 2190}; 2191 2192static const unsigned int msiof0_rxd_mux[] = { 2193 MSIOF0_RXD_MARK, 2194}; 2195 2196/* - MSIOF1 ----------------------------------------------------------------- */ 2197static const unsigned int msiof1_clk_pins[] = { 2198 /* SCK */ 2199 RCAR_GP_PIN(1, 19), 2200}; 2201 2202static const unsigned int msiof1_clk_mux[] = { 2203 MSIOF1_SCK_MARK, 2204}; 2205 2206static const unsigned int msiof1_sync_pins[] = { 2207 /* SYNC */ 2208 RCAR_GP_PIN(1, 16), 2209}; 2210 2211static const unsigned int msiof1_sync_mux[] = { 2212 MSIOF1_SYNC_MARK, 2213}; 2214 2215static const unsigned int msiof1_ss1_pins[] = { 2216 /* SS1 */ 2217 RCAR_GP_PIN(1, 14), 2218}; 2219 2220static const unsigned int msiof1_ss1_mux[] = { 2221 MSIOF1_SS1_MARK, 2222}; 2223 2224static const unsigned int msiof1_ss2_pins[] = { 2225 /* SS2 */ 2226 RCAR_GP_PIN(1, 15), 2227}; 2228 2229static const unsigned int msiof1_ss2_mux[] = { 2230 MSIOF1_SS2_MARK, 2231}; 2232 2233static const unsigned int msiof1_txd_pins[] = { 2234 /* TXD */ 2235 RCAR_GP_PIN(1, 18), 2236}; 2237 2238static const unsigned int msiof1_txd_mux[] = { 2239 MSIOF1_TXD_MARK, 2240}; 2241 2242static const unsigned int msiof1_rxd_pins[] = { 2243 /* RXD */ 2244 RCAR_GP_PIN(1, 17), 2245}; 2246 2247static const unsigned int msiof1_rxd_mux[] = { 2248 MSIOF1_RXD_MARK, 2249}; 2250 2251/* - MSIOF2 ----------------------------------------------------------------- */ 2252static const unsigned int msiof2_clk_a_pins[] = { 2253 /* SCK */ 2254 RCAR_GP_PIN(0, 8), 2255}; 2256 2257static const unsigned int msiof2_clk_a_mux[] = { 2258 MSIOF2_SCK_A_MARK, 2259}; 2260 2261static const unsigned int msiof2_sync_a_pins[] = { 2262 /* SYNC */ 2263 RCAR_GP_PIN(0, 9), 2264}; 2265 2266static const unsigned int msiof2_sync_a_mux[] = { 2267 MSIOF2_SYNC_A_MARK, 2268}; 2269 2270static const unsigned int msiof2_ss1_a_pins[] = { 2271 /* SS1 */ 2272 RCAR_GP_PIN(0, 15), 2273}; 2274 2275static const unsigned int msiof2_ss1_a_mux[] = { 2276 MSIOF2_SS1_A_MARK, 2277}; 2278 2279static const unsigned int msiof2_ss2_a_pins[] = { 2280 /* SS2 */ 2281 RCAR_GP_PIN(0, 14), 2282}; 2283 2284static const unsigned int msiof2_ss2_a_mux[] = { 2285 MSIOF2_SS2_A_MARK, 2286}; 2287 2288static const unsigned int msiof2_txd_a_pins[] = { 2289 /* TXD */ 2290 RCAR_GP_PIN(0, 11), 2291}; 2292 2293static const unsigned int msiof2_txd_a_mux[] = { 2294 MSIOF2_TXD_A_MARK, 2295}; 2296 2297static const unsigned int msiof2_rxd_a_pins[] = { 2298 /* RXD */ 2299 RCAR_GP_PIN(0, 10), 2300}; 2301 2302static const unsigned int msiof2_rxd_a_mux[] = { 2303 MSIOF2_RXD_A_MARK, 2304}; 2305 2306static const unsigned int msiof2_clk_b_pins[] = { 2307 /* SCK */ 2308 RCAR_GP_PIN(1, 13), 2309}; 2310 2311static const unsigned int msiof2_clk_b_mux[] = { 2312 MSIOF2_SCK_B_MARK, 2313}; 2314 2315static const unsigned int msiof2_sync_b_pins[] = { 2316 /* SYNC */ 2317 RCAR_GP_PIN(1, 10), 2318}; 2319 2320static const unsigned int msiof2_sync_b_mux[] = { 2321 MSIOF2_SYNC_B_MARK, 2322}; 2323 2324static const unsigned int msiof2_ss1_b_pins[] = { 2325 /* SS1 */ 2326 RCAR_GP_PIN(1, 16), 2327}; 2328 2329static const unsigned int msiof2_ss1_b_mux[] = { 2330 MSIOF2_SS1_B_MARK, 2331}; 2332 2333static const unsigned int msiof2_ss2_b_pins[] = { 2334 /* SS2 */ 2335 RCAR_GP_PIN(1, 12), 2336}; 2337 2338static const unsigned int msiof2_ss2_b_mux[] = { 2339 MSIOF2_SS2_B_MARK, 2340}; 2341 2342static const unsigned int msiof2_txd_b_pins[] = { 2343 /* TXD */ 2344 RCAR_GP_PIN(1, 15), 2345}; 2346 2347static const unsigned int msiof2_txd_b_mux[] = { 2348 MSIOF2_TXD_B_MARK, 2349}; 2350 2351static const unsigned int msiof2_rxd_b_pins[] = { 2352 /* RXD */ 2353 RCAR_GP_PIN(1, 14), 2354}; 2355 2356static const unsigned int msiof2_rxd_b_mux[] = { 2357 MSIOF2_RXD_B_MARK, 2358}; 2359 2360/* - MSIOF3 ----------------------------------------------------------------- */ 2361static const unsigned int msiof3_clk_a_pins[] = { 2362 /* SCK */ 2363 RCAR_GP_PIN(0, 0), 2364}; 2365 2366static const unsigned int msiof3_clk_a_mux[] = { 2367 MSIOF3_SCK_A_MARK, 2368}; 2369 2370static const unsigned int msiof3_sync_a_pins[] = { 2371 /* SYNC */ 2372 RCAR_GP_PIN(0, 1), 2373}; 2374 2375static const unsigned int msiof3_sync_a_mux[] = { 2376 MSIOF3_SYNC_A_MARK, 2377}; 2378 2379static const unsigned int msiof3_ss1_a_pins[] = { 2380 /* SS1 */ 2381 RCAR_GP_PIN(0, 15), 2382}; 2383 2384static const unsigned int msiof3_ss1_a_mux[] = { 2385 MSIOF3_SS1_A_MARK, 2386}; 2387 2388static const unsigned int msiof3_ss2_a_pins[] = { 2389 /* SS2 */ 2390 RCAR_GP_PIN(0, 4), 2391}; 2392 2393static const unsigned int msiof3_ss2_a_mux[] = { 2394 MSIOF3_SS2_A_MARK, 2395}; 2396 2397static const unsigned int msiof3_txd_a_pins[] = { 2398 /* TXD */ 2399 RCAR_GP_PIN(0, 3), 2400}; 2401 2402static const unsigned int msiof3_txd_a_mux[] = { 2403 MSIOF3_TXD_A_MARK, 2404}; 2405 2406static const unsigned int msiof3_rxd_a_pins[] = { 2407 /* RXD */ 2408 RCAR_GP_PIN(0, 2), 2409}; 2410 2411static const unsigned int msiof3_rxd_a_mux[] = { 2412 MSIOF3_RXD_A_MARK, 2413}; 2414 2415static const unsigned int msiof3_clk_b_pins[] = { 2416 /* SCK */ 2417 RCAR_GP_PIN(1, 5), 2418}; 2419 2420static const unsigned int msiof3_clk_b_mux[] = { 2421 MSIOF3_SCK_B_MARK, 2422}; 2423 2424static const unsigned int msiof3_sync_b_pins[] = { 2425 /* SYNC */ 2426 RCAR_GP_PIN(1, 4), 2427}; 2428 2429static const unsigned int msiof3_sync_b_mux[] = { 2430 MSIOF3_SYNC_B_MARK, 2431}; 2432 2433static const unsigned int msiof3_ss1_b_pins[] = { 2434 /* SS1 */ 2435 RCAR_GP_PIN(1, 0), 2436}; 2437 2438static const unsigned int msiof3_ss1_b_mux[] = { 2439 MSIOF3_SS1_B_MARK, 2440}; 2441 2442static const unsigned int msiof3_txd_b_pins[] = { 2443 /* TXD */ 2444 RCAR_GP_PIN(1, 7), 2445}; 2446 2447static const unsigned int msiof3_txd_b_mux[] = { 2448 MSIOF3_TXD_B_MARK, 2449}; 2450 2451static const unsigned int msiof3_rxd_b_pins[] = { 2452 /* RXD */ 2453 RCAR_GP_PIN(1, 6), 2454}; 2455 2456static const unsigned int msiof3_rxd_b_mux[] = { 2457 MSIOF3_RXD_B_MARK, 2458}; 2459 2460/* - PWM0 --------------------------------------------------------------------*/ 2461static const unsigned int pwm0_a_pins[] = { 2462 /* PWM */ 2463 RCAR_GP_PIN(2, 22), 2464}; 2465 2466static const unsigned int pwm0_a_mux[] = { 2467 PWM0_A_MARK, 2468}; 2469 2470static const unsigned int pwm0_b_pins[] = { 2471 /* PWM */ 2472 RCAR_GP_PIN(6, 3), 2473}; 2474 2475static const unsigned int pwm0_b_mux[] = { 2476 PWM0_B_MARK, 2477}; 2478 2479/* - PWM1 --------------------------------------------------------------------*/ 2480static const unsigned int pwm1_a_pins[] = { 2481 /* PWM */ 2482 RCAR_GP_PIN(2, 23), 2483}; 2484 2485static const unsigned int pwm1_a_mux[] = { 2486 PWM1_A_MARK, 2487}; 2488 2489static const unsigned int pwm1_b_pins[] = { 2490 /* PWM */ 2491 RCAR_GP_PIN(6, 4), 2492}; 2493 2494static const unsigned int pwm1_b_mux[] = { 2495 PWM1_B_MARK, 2496}; 2497 2498/* - PWM2 --------------------------------------------------------------------*/ 2499static const unsigned int pwm2_a_pins[] = { 2500 /* PWM */ 2501 RCAR_GP_PIN(1, 0), 2502}; 2503 2504static const unsigned int pwm2_a_mux[] = { 2505 PWM2_A_MARK, 2506}; 2507 2508static const unsigned int pwm2_b_pins[] = { 2509 /* PWM */ 2510 RCAR_GP_PIN(1, 4), 2511}; 2512 2513static const unsigned int pwm2_b_mux[] = { 2514 PWM2_B_MARK, 2515}; 2516 2517static const unsigned int pwm2_c_pins[] = { 2518 /* PWM */ 2519 RCAR_GP_PIN(6, 5), 2520}; 2521 2522static const unsigned int pwm2_c_mux[] = { 2523 PWM2_C_MARK, 2524}; 2525 2526/* - PWM3 --------------------------------------------------------------------*/ 2527static const unsigned int pwm3_a_pins[] = { 2528 /* PWM */ 2529 RCAR_GP_PIN(1, 1), 2530}; 2531 2532static const unsigned int pwm3_a_mux[] = { 2533 PWM3_A_MARK, 2534}; 2535 2536static const unsigned int pwm3_b_pins[] = { 2537 /* PWM */ 2538 RCAR_GP_PIN(1, 5), 2539}; 2540 2541static const unsigned int pwm3_b_mux[] = { 2542 PWM3_B_MARK, 2543}; 2544 2545static const unsigned int pwm3_c_pins[] = { 2546 /* PWM */ 2547 RCAR_GP_PIN(6, 6), 2548}; 2549 2550static const unsigned int pwm3_c_mux[] = { 2551 PWM3_C_MARK, 2552}; 2553 2554/* - PWM4 --------------------------------------------------------------------*/ 2555static const unsigned int pwm4_a_pins[] = { 2556 /* PWM */ 2557 RCAR_GP_PIN(1, 3), 2558}; 2559 2560static const unsigned int pwm4_a_mux[] = { 2561 PWM4_A_MARK, 2562}; 2563 2564static const unsigned int pwm4_b_pins[] = { 2565 /* PWM */ 2566 RCAR_GP_PIN(6, 7), 2567}; 2568 2569static const unsigned int pwm4_b_mux[] = { 2570 PWM4_B_MARK, 2571}; 2572 2573/* - PWM5 --------------------------------------------------------------------*/ 2574static const unsigned int pwm5_a_pins[] = { 2575 /* PWM */ 2576 RCAR_GP_PIN(2, 24), 2577}; 2578 2579static const unsigned int pwm5_a_mux[] = { 2580 PWM5_A_MARK, 2581}; 2582 2583static const unsigned int pwm5_b_pins[] = { 2584 /* PWM */ 2585 RCAR_GP_PIN(6, 10), 2586}; 2587 2588static const unsigned int pwm5_b_mux[] = { 2589 PWM5_B_MARK, 2590}; 2591 2592/* - PWM6 --------------------------------------------------------------------*/ 2593static const unsigned int pwm6_a_pins[] = { 2594 /* PWM */ 2595 RCAR_GP_PIN(2, 25), 2596}; 2597 2598static const unsigned int pwm6_a_mux[] = { 2599 PWM6_A_MARK, 2600}; 2601 2602static const unsigned int pwm6_b_pins[] = { 2603 /* PWM */ 2604 RCAR_GP_PIN(6, 11), 2605}; 2606 2607static const unsigned int pwm6_b_mux[] = { 2608 PWM6_B_MARK, 2609}; 2610 2611/* - SCIF0 ------------------------------------------------------------------ */ 2612static const unsigned int scif0_data_a_pins[] = { 2613 /* RX, TX */ 2614 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2), 2615}; 2616 2617static const unsigned int scif0_data_a_mux[] = { 2618 RX0_A_MARK, TX0_A_MARK, 2619}; 2620 2621static const unsigned int scif0_clk_a_pins[] = { 2622 /* SCK */ 2623 RCAR_GP_PIN(5, 0), 2624}; 2625 2626static const unsigned int scif0_clk_a_mux[] = { 2627 SCK0_A_MARK, 2628}; 2629 2630static const unsigned int scif0_ctrl_a_pins[] = { 2631 /* RTS, CTS */ 2632 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3), 2633}; 2634 2635static const unsigned int scif0_ctrl_a_mux[] = { 2636 RTS0_N_TANS_A_MARK, CTS0_N_A_MARK, 2637}; 2638 2639static const unsigned int scif0_data_b_pins[] = { 2640 /* RX, TX */ 2641 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 19), 2642}; 2643 2644static const unsigned int scif0_data_b_mux[] = { 2645 RX0_B_MARK, TX0_B_MARK, 2646}; 2647 2648static const unsigned int scif0_clk_b_pins[] = { 2649 /* SCK */ 2650 RCAR_GP_PIN(5, 18), 2651}; 2652 2653static const unsigned int scif0_clk_b_mux[] = { 2654 SCK0_B_MARK, 2655}; 2656 2657/* - SCIF1 ------------------------------------------------------------------ */ 2658static const unsigned int scif1_data_pins[] = { 2659 /* RX, TX */ 2660 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6), 2661}; 2662 2663static const unsigned int scif1_data_mux[] = { 2664 RX1_MARK, TX1_MARK, 2665}; 2666 2667static const unsigned int scif1_clk_pins[] = { 2668 /* SCK */ 2669 RCAR_GP_PIN(5, 16), 2670}; 2671 2672static const unsigned int scif1_clk_mux[] = { 2673 SCK1_MARK, 2674}; 2675 2676static const unsigned int scif1_ctrl_pins[] = { 2677 /* RTS, CTS */ 2678 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 7), 2679}; 2680 2681static const unsigned int scif1_ctrl_mux[] = { 2682 RTS1_N_TANS_MARK, CTS1_N_MARK, 2683}; 2684 2685/* - SCIF2 ------------------------------------------------------------------ */ 2686static const unsigned int scif2_data_a_pins[] = { 2687 /* RX, TX */ 2688 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 8), 2689}; 2690 2691static const unsigned int scif2_data_a_mux[] = { 2692 RX2_A_MARK, TX2_A_MARK, 2693}; 2694 2695static const unsigned int scif2_clk_a_pins[] = { 2696 /* SCK */ 2697 RCAR_GP_PIN(5, 7), 2698}; 2699 2700static const unsigned int scif2_clk_a_mux[] = { 2701 SCK2_A_MARK, 2702}; 2703 2704static const unsigned int scif2_data_b_pins[] = { 2705 /* RX, TX */ 2706 RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11), 2707}; 2708 2709static const unsigned int scif2_data_b_mux[] = { 2710 RX2_B_MARK, TX2_B_MARK, 2711}; 2712 2713/* - SCIF3 ------------------------------------------------------------------ */ 2714static const unsigned int scif3_data_a_pins[] = { 2715 /* RX, TX */ 2716 RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6), 2717}; 2718 2719static const unsigned int scif3_data_a_mux[] = { 2720 RX3_A_MARK, TX3_A_MARK, 2721}; 2722 2723static const unsigned int scif3_clk_a_pins[] = { 2724 /* SCK */ 2725 RCAR_GP_PIN(0, 1), 2726}; 2727 2728static const unsigned int scif3_clk_a_mux[] = { 2729 SCK3_A_MARK, 2730}; 2731 2732static const unsigned int scif3_ctrl_a_pins[] = { 2733 /* RTS, CTS */ 2734 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 7), 2735}; 2736 2737static const unsigned int scif3_ctrl_a_mux[] = { 2738 RTS3_N_TANS_A_MARK, CTS3_N_A_MARK, 2739}; 2740 2741static const unsigned int scif3_data_b_pins[] = { 2742 /* RX, TX */ 2743 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11), 2744}; 2745 2746static const unsigned int scif3_data_b_mux[] = { 2747 RX3_B_MARK, TX3_B_MARK, 2748}; 2749 2750static const unsigned int scif3_data_c_pins[] = { 2751 /* RX, TX */ 2752 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22), 2753}; 2754 2755static const unsigned int scif3_data_c_mux[] = { 2756 RX3_C_MARK, TX3_C_MARK, 2757}; 2758 2759static const unsigned int scif3_clk_c_pins[] = { 2760 /* SCK */ 2761 RCAR_GP_PIN(2, 24), 2762}; 2763 2764static const unsigned int scif3_clk_c_mux[] = { 2765 SCK3_C_MARK, 2766}; 2767 2768/* - SCIF4 ------------------------------------------------------------------ */ 2769static const unsigned int scif4_data_a_pins[] = { 2770 /* RX, TX */ 2771 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7), 2772}; 2773 2774static const unsigned int scif4_data_a_mux[] = { 2775 RX4_A_MARK, TX4_A_MARK, 2776}; 2777 2778static const unsigned int scif4_clk_a_pins[] = { 2779 /* SCK */ 2780 RCAR_GP_PIN(1, 5), 2781}; 2782 2783static const unsigned int scif4_clk_a_mux[] = { 2784 SCK4_A_MARK, 2785}; 2786 2787static const unsigned int scif4_ctrl_a_pins[] = { 2788 /* RTS, CTS */ 2789 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), 2790}; 2791 2792static const unsigned int scif4_ctrl_a_mux[] = { 2793 RTS4_N_TANS_A_MARK, CTS4_N_A_MARK, 2794}; 2795 2796static const unsigned int scif4_data_b_pins[] = { 2797 /* RX, TX */ 2798 RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 12), 2799}; 2800 2801static const unsigned int scif4_data_b_mux[] = { 2802 RX4_B_MARK, TX4_B_MARK, 2803}; 2804 2805static const unsigned int scif4_clk_b_pins[] = { 2806 /* SCK */ 2807 RCAR_GP_PIN(0, 8), 2808}; 2809 2810static const unsigned int scif4_clk_b_mux[] = { 2811 SCK4_B_MARK, 2812}; 2813 2814static const unsigned int scif4_data_c_pins[] = { 2815 /* RX, TX */ 2816 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3), 2817}; 2818 2819static const unsigned int scif4_data_c_mux[] = { 2820 RX4_C_MARK, TX4_C_MARK, 2821}; 2822 2823static const unsigned int scif4_ctrl_c_pins[] = { 2824 /* RTS, CTS */ 2825 RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 0), 2826}; 2827 2828static const unsigned int scif4_ctrl_c_mux[] = { 2829 RTS4_N_TANS_C_MARK, CTS4_N_C_MARK, 2830}; 2831 2832/* - SCIF5 ------------------------------------------------------------------ */ 2833static const unsigned int scif5_data_a_pins[] = { 2834 /* RX, TX */ 2835 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 9), 2836}; 2837 2838static const unsigned int scif5_data_a_mux[] = { 2839 RX5_A_MARK, TX5_A_MARK, 2840}; 2841 2842static const unsigned int scif5_clk_a_pins[] = { 2843 /* SCK */ 2844 RCAR_GP_PIN(1, 13), 2845}; 2846 2847static const unsigned int scif5_clk_a_mux[] = { 2848 SCK5_A_MARK, 2849}; 2850 2851static const unsigned int scif5_data_b_pins[] = { 2852 /* RX, TX */ 2853 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24), 2854}; 2855 2856static const unsigned int scif5_data_b_mux[] = { 2857 RX5_B_MARK, TX5_B_MARK, 2858}; 2859 2860static const unsigned int scif5_data_c_pins[] = { 2861 /* RX, TX */ 2862 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3), 2863}; 2864 2865static const unsigned int scif5_data_c_mux[] = { 2866 RX5_C_MARK, TX5_C_MARK, 2867}; 2868 2869/* - SCIF Clock ------------------------------------------------------------- */ 2870static const unsigned int scif_clk_a_pins[] = { 2871 /* SCIF_CLK */ 2872 RCAR_GP_PIN(5, 3), 2873}; 2874 2875static const unsigned int scif_clk_a_mux[] = { 2876 SCIF_CLK_A_MARK, 2877}; 2878 2879static const unsigned int scif_clk_b_pins[] = { 2880 /* SCIF_CLK */ 2881 RCAR_GP_PIN(5, 7), 2882}; 2883 2884static const unsigned int scif_clk_b_mux[] = { 2885 SCIF_CLK_B_MARK, 2886}; 2887 2888/* - SDHI0 ------------------------------------------------------------------ */ 2889static const unsigned int sdhi0_data1_pins[] = { 2890 /* D0 */ 2891 RCAR_GP_PIN(3, 2), 2892}; 2893 2894static const unsigned int sdhi0_data1_mux[] = { 2895 SD0_DAT0_MARK, 2896}; 2897 2898static const unsigned int sdhi0_data4_pins[] = { 2899 /* D[0:3] */ 2900 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), 2901 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), 2902}; 2903 2904static const unsigned int sdhi0_data4_mux[] = { 2905 SD0_DAT0_MARK, SD0_DAT1_MARK, 2906 SD0_DAT2_MARK, SD0_DAT3_MARK, 2907}; 2908 2909static const unsigned int sdhi0_ctrl_pins[] = { 2910 /* CLK, CMD */ 2911 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1), 2912}; 2913 2914static const unsigned int sdhi0_ctrl_mux[] = { 2915 SD0_CLK_MARK, SD0_CMD_MARK, 2916}; 2917 2918static const unsigned int sdhi0_cd_pins[] = { 2919 /* CD */ 2920 RCAR_GP_PIN(3, 12), 2921}; 2922 2923static const unsigned int sdhi0_cd_mux[] = { 2924 SD0_CD_MARK, 2925}; 2926 2927static const unsigned int sdhi0_wp_pins[] = { 2928 /* WP */ 2929 RCAR_GP_PIN(3, 13), 2930}; 2931 2932static const unsigned int sdhi0_wp_mux[] = { 2933 SD0_WP_MARK, 2934}; 2935 2936/* - SDHI1 ------------------------------------------------------------------ */ 2937static const unsigned int sdhi1_data1_pins[] = { 2938 /* D0 */ 2939 RCAR_GP_PIN(3, 8), 2940}; 2941 2942static const unsigned int sdhi1_data1_mux[] = { 2943 SD1_DAT0_MARK, 2944}; 2945 2946static const unsigned int sdhi1_data4_pins[] = { 2947 /* D[0:3] */ 2948 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9), 2949 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11), 2950}; 2951 2952static const unsigned int sdhi1_data4_mux[] = { 2953 SD1_DAT0_MARK, SD1_DAT1_MARK, 2954 SD1_DAT2_MARK, SD1_DAT3_MARK, 2955}; 2956 2957static const unsigned int sdhi1_ctrl_pins[] = { 2958 /* CLK, CMD */ 2959 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7), 2960}; 2961 2962static const unsigned int sdhi1_ctrl_mux[] = { 2963 SD1_CLK_MARK, SD1_CMD_MARK, 2964}; 2965 2966static const unsigned int sdhi1_cd_pins[] = { 2967 /* CD */ 2968 RCAR_GP_PIN(3, 14), 2969}; 2970 2971static const unsigned int sdhi1_cd_mux[] = { 2972 SD1_CD_MARK, 2973}; 2974 2975static const unsigned int sdhi1_wp_pins[] = { 2976 /* WP */ 2977 RCAR_GP_PIN(3, 15), 2978}; 2979 2980static const unsigned int sdhi1_wp_mux[] = { 2981 SD1_WP_MARK, 2982}; 2983 2984/* - SDHI3 ------------------------------------------------------------------ */ 2985static const unsigned int sdhi3_data1_pins[] = { 2986 /* D0 */ 2987 RCAR_GP_PIN(4, 2), 2988}; 2989 2990static const unsigned int sdhi3_data1_mux[] = { 2991 SD3_DAT0_MARK, 2992}; 2993 2994static const unsigned int sdhi3_data4_pins[] = { 2995 /* D[0:3] */ 2996 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3), 2997 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5), 2998}; 2999 3000static const unsigned int sdhi3_data4_mux[] = { 3001 SD3_DAT0_MARK, SD3_DAT1_MARK, 3002 SD3_DAT2_MARK, SD3_DAT3_MARK, 3003}; 3004 3005static const unsigned int sdhi3_data8_pins[] = { 3006 /* D[0:7] */ 3007 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3), 3008 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5), 3009 RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7), 3010 RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9), 3011}; 3012 3013static const unsigned int sdhi3_data8_mux[] = { 3014 SD3_DAT0_MARK, SD3_DAT1_MARK, 3015 SD3_DAT2_MARK, SD3_DAT3_MARK, 3016 SD3_DAT4_MARK, SD3_DAT5_MARK, 3017 SD3_DAT6_MARK, SD3_DAT7_MARK, 3018}; 3019 3020static const unsigned int sdhi3_ctrl_pins[] = { 3021 /* CLK, CMD */ 3022 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1), 3023}; 3024 3025static const unsigned int sdhi3_ctrl_mux[] = { 3026 SD3_CLK_MARK, SD3_CMD_MARK, 3027}; 3028 3029static const unsigned int sdhi3_cd_pins[] = { 3030 /* CD */ 3031 RCAR_GP_PIN(3, 12), 3032}; 3033 3034static const unsigned int sdhi3_cd_mux[] = { 3035 SD3_CD_MARK, 3036}; 3037 3038static const unsigned int sdhi3_wp_pins[] = { 3039 /* WP */ 3040 RCAR_GP_PIN(3, 13), 3041}; 3042 3043static const unsigned int sdhi3_wp_mux[] = { 3044 SD3_WP_MARK, 3045}; 3046 3047static const unsigned int sdhi3_ds_pins[] = { 3048 /* DS */ 3049 RCAR_GP_PIN(4, 10), 3050}; 3051 3052static const unsigned int sdhi3_ds_mux[] = { 3053 SD3_DS_MARK, 3054}; 3055 3056/* - SSI -------------------------------------------------------------------- */ 3057static const unsigned int ssi0_data_pins[] = { 3058 /* SDATA */ 3059 RCAR_GP_PIN(6, 2), 3060}; 3061 3062static const unsigned int ssi0_data_mux[] = { 3063 SSI_SDATA0_MARK, 3064}; 3065 3066static const unsigned int ssi01239_ctrl_pins[] = { 3067 /* SCK, WS */ 3068 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1), 3069}; 3070 3071static const unsigned int ssi01239_ctrl_mux[] = { 3072 SSI_SCK01239_MARK, SSI_WS01239_MARK, 3073}; 3074 3075static const unsigned int ssi1_data_pins[] = { 3076 /* SDATA */ 3077 RCAR_GP_PIN(6, 3), 3078}; 3079 3080static const unsigned int ssi1_data_mux[] = { 3081 SSI_SDATA1_MARK, 3082}; 3083 3084static const unsigned int ssi1_ctrl_pins[] = { 3085 /* SCK, WS */ 3086 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15), 3087}; 3088 3089static const unsigned int ssi1_ctrl_mux[] = { 3090 SSI_SCK1_MARK, SSI_WS1_MARK, 3091}; 3092 3093static const unsigned int ssi2_data_pins[] = { 3094 /* SDATA */ 3095 RCAR_GP_PIN(6, 4), 3096}; 3097 3098static const unsigned int ssi2_data_mux[] = { 3099 SSI_SDATA2_MARK, 3100}; 3101 3102static const unsigned int ssi2_ctrl_a_pins[] = { 3103 /* SCK, WS */ 3104 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2), 3105}; 3106 3107static const unsigned int ssi2_ctrl_a_mux[] = { 3108 SSI_SCK2_A_MARK, SSI_WS2_A_MARK, 3109}; 3110 3111static const unsigned int ssi2_ctrl_b_pins[] = { 3112 /* SCK, WS */ 3113 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13), 3114}; 3115 3116static const unsigned int ssi2_ctrl_b_mux[] = { 3117 SSI_SCK2_B_MARK, SSI_WS2_B_MARK, 3118}; 3119 3120static const unsigned int ssi3_data_pins[] = { 3121 /* SDATA */ 3122 RCAR_GP_PIN(6, 7), 3123}; 3124 3125static const unsigned int ssi3_data_mux[] = { 3126 SSI_SDATA3_MARK, 3127}; 3128 3129static const unsigned int ssi349_ctrl_pins[] = { 3130 /* SCK, WS */ 3131 RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6), 3132}; 3133 3134static const unsigned int ssi349_ctrl_mux[] = { 3135 SSI_SCK349_MARK, SSI_WS349_MARK, 3136}; 3137 3138static const unsigned int ssi4_data_pins[] = { 3139 /* SDATA */ 3140 RCAR_GP_PIN(6, 10), 3141}; 3142 3143static const unsigned int ssi4_data_mux[] = { 3144 SSI_SDATA4_MARK, 3145}; 3146 3147static const unsigned int ssi4_ctrl_pins[] = { 3148 /* SCK, WS */ 3149 RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15), 3150}; 3151 3152static const unsigned int ssi4_ctrl_mux[] = { 3153 SSI_SCK4_MARK, SSI_WS4_MARK, 3154}; 3155 3156static const unsigned int ssi5_data_pins[] = { 3157 /* SDATA */ 3158 RCAR_GP_PIN(6, 13), 3159}; 3160 3161static const unsigned int ssi5_data_mux[] = { 3162 SSI_SDATA5_MARK, 3163}; 3164 3165static const unsigned int ssi5_ctrl_pins[] = { 3166 /* SCK, WS */ 3167 RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12), 3168}; 3169 3170static const unsigned int ssi5_ctrl_mux[] = { 3171 SSI_SCK5_MARK, SSI_WS5_MARK, 3172}; 3173 3174static const unsigned int ssi6_data_pins[] = { 3175 /* SDATA */ 3176 RCAR_GP_PIN(6, 16), 3177}; 3178 3179static const unsigned int ssi6_data_mux[] = { 3180 SSI_SDATA6_MARK, 3181}; 3182 3183static const unsigned int ssi6_ctrl_pins[] = { 3184 /* SCK, WS */ 3185 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15), 3186}; 3187 3188static const unsigned int ssi6_ctrl_mux[] = { 3189 SSI_SCK6_MARK, SSI_WS6_MARK, 3190}; 3191 3192static const unsigned int ssi7_data_pins[] = { 3193 /* SDATA */ 3194 RCAR_GP_PIN(5, 12), 3195}; 3196 3197static const unsigned int ssi7_data_mux[] = { 3198 SSI_SDATA7_MARK, 3199}; 3200 3201static const unsigned int ssi78_ctrl_pins[] = { 3202 /* SCK, WS */ 3203 RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11), 3204}; 3205 3206static const unsigned int ssi78_ctrl_mux[] = { 3207 SSI_SCK78_MARK, SSI_WS78_MARK, 3208}; 3209 3210static const unsigned int ssi8_data_pins[] = { 3211 /* SDATA */ 3212 RCAR_GP_PIN(5, 13), 3213}; 3214 3215static const unsigned int ssi8_data_mux[] = { 3216 SSI_SDATA8_MARK, 3217}; 3218 3219static const unsigned int ssi9_data_pins[] = { 3220 /* SDATA */ 3221 RCAR_GP_PIN(5, 16), 3222}; 3223 3224static const unsigned int ssi9_data_mux[] = { 3225 SSI_SDATA9_MARK, 3226}; 3227 3228static const unsigned int ssi9_ctrl_a_pins[] = { 3229 /* SCK, WS */ 3230 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 10), 3231}; 3232 3233static const unsigned int ssi9_ctrl_a_mux[] = { 3234 SSI_SCK9_A_MARK, SSI_WS9_A_MARK, 3235}; 3236 3237static const unsigned int ssi9_ctrl_b_pins[] = { 3238 /* SCK, WS */ 3239 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6), 3240}; 3241 3242static const unsigned int ssi9_ctrl_b_mux[] = { 3243 SSI_SCK9_B_MARK, SSI_WS9_B_MARK, 3244}; 3245 3246/* - USB0 ------------------------------------------------------------------- */ 3247static const unsigned int usb0_a_pins[] = { 3248 /* PWEN, OVC */ 3249 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 9), 3250}; 3251 3252static const unsigned int usb0_a_mux[] = { 3253 USB0_PWEN_A_MARK, USB0_OVC_A_MARK, 3254}; 3255 3256static const unsigned int usb0_b_pins[] = { 3257 /* PWEN, OVC */ 3258 RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12), 3259}; 3260 3261static const unsigned int usb0_b_mux[] = { 3262 USB0_PWEN_B_MARK, USB0_OVC_B_MARK, 3263}; 3264 3265static const unsigned int usb0_id_pins[] = { 3266 /* ID */ 3267 RCAR_GP_PIN(5, 0) 3268}; 3269 3270static const unsigned int usb0_id_mux[] = { 3271 USB0_ID_MARK, 3272}; 3273 3274/* - USB30 ------------------------------------------------------------------ */ 3275static const unsigned int usb30_pins[] = { 3276 /* PWEN, OVC */ 3277 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 9), 3278}; 3279 3280static const unsigned int usb30_mux[] = { 3281 USB30_PWEN_MARK, USB30_OVC_MARK, 3282}; 3283 3284static const unsigned int usb30_id_pins[] = { 3285 /* ID */ 3286 RCAR_GP_PIN(5, 0), 3287}; 3288 3289static const unsigned int usb30_id_mux[] = { 3290 USB3HS0_ID_MARK, 3291}; 3292 3293/* - VIN4 ------------------------------------------------------------------- */ 3294static const unsigned int vin4_data18_a_pins[] = { 3295 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9), 3296 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11), 3297 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13), 3298 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7), 3299 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10), 3300 RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14), 3301 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16), 3302 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18), 3303 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1), 3304}; 3305 3306static const unsigned int vin4_data18_a_mux[] = { 3307 VI4_DATA2_A_MARK, VI4_DATA3_A_MARK, 3308 VI4_DATA4_A_MARK, VI4_DATA5_A_MARK, 3309 VI4_DATA6_A_MARK, VI4_DATA7_A_MARK, 3310 VI4_DATA10_MARK, VI4_DATA11_MARK, 3311 VI4_DATA12_MARK, VI4_DATA13_MARK, 3312 VI4_DATA14_MARK, VI4_DATA15_MARK, 3313 VI4_DATA18_MARK, VI4_DATA19_MARK, 3314 VI4_DATA20_MARK, VI4_DATA21_MARK, 3315 VI4_DATA22_MARK, VI4_DATA23_MARK, 3316}; 3317 3318static const union vin_data vin4_data_a_pins = { 3319 .data24 = { 3320 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7), 3321 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9), 3322 RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11), 3323 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13), 3324 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5), 3325 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7), 3326 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10), 3327 RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14), 3328 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12), 3329 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16), 3330 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18), 3331 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1), 3332 }, 3333}; 3334 3335static const union vin_data vin4_data_a_mux = { 3336 .data24 = { 3337 VI4_DATA0_A_MARK, VI4_DATA1_A_MARK, 3338 VI4_DATA2_A_MARK, VI4_DATA3_A_MARK, 3339 VI4_DATA4_A_MARK, VI4_DATA5_A_MARK, 3340 VI4_DATA6_A_MARK, VI4_DATA7_A_MARK, 3341 VI4_DATA8_MARK, VI4_DATA9_MARK, 3342 VI4_DATA10_MARK, VI4_DATA11_MARK, 3343 VI4_DATA12_MARK, VI4_DATA13_MARK, 3344 VI4_DATA14_MARK, VI4_DATA15_MARK, 3345 VI4_DATA16_MARK, VI4_DATA17_MARK, 3346 VI4_DATA18_MARK, VI4_DATA19_MARK, 3347 VI4_DATA20_MARK, VI4_DATA21_MARK, 3348 VI4_DATA22_MARK, VI4_DATA23_MARK, 3349 }, 3350}; 3351 3352static const unsigned int vin4_data18_b_pins[] = { 3353 RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22), 3354 RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6), 3355 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17), 3356 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7), 3357 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10), 3358 RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14), 3359 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16), 3360 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18), 3361 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1), 3362}; 3363 3364static const unsigned int vin4_data18_b_mux[] = { 3365 VI4_DATA2_B_MARK, VI4_DATA3_B_MARK, 3366 VI4_DATA4_B_MARK, VI4_DATA5_B_MARK, 3367 VI4_DATA6_B_MARK, VI4_DATA7_B_MARK, 3368 VI4_DATA10_MARK, VI4_DATA11_MARK, 3369 VI4_DATA12_MARK, VI4_DATA13_MARK, 3370 VI4_DATA14_MARK, VI4_DATA15_MARK, 3371 VI4_DATA18_MARK, VI4_DATA19_MARK, 3372 VI4_DATA20_MARK, VI4_DATA21_MARK, 3373 VI4_DATA22_MARK, VI4_DATA23_MARK, 3374}; 3375 3376static const union vin_data vin4_data_b_pins = { 3377 .data24 = { 3378 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11), 3379 RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22), 3380 RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6), 3381 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17), 3382 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5), 3383 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7), 3384 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10), 3385 RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14), 3386 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 12), 3387 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16), 3388 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18), 3389 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(0, 1), 3390 }, 3391}; 3392 3393static const union vin_data vin4_data_b_mux = { 3394 .data24 = { 3395 VI4_DATA0_B_MARK, VI4_DATA1_B_MARK, 3396 VI4_DATA2_B_MARK, VI4_DATA3_B_MARK, 3397 VI4_DATA4_B_MARK, VI4_DATA5_B_MARK, 3398 VI4_DATA6_B_MARK, VI4_DATA7_B_MARK, 3399 VI4_DATA8_MARK, VI4_DATA9_MARK, 3400 VI4_DATA10_MARK, VI4_DATA11_MARK, 3401 VI4_DATA12_MARK, VI4_DATA13_MARK, 3402 VI4_DATA14_MARK, VI4_DATA15_MARK, 3403 VI4_DATA16_MARK, VI4_DATA17_MARK, 3404 VI4_DATA18_MARK, VI4_DATA19_MARK, 3405 VI4_DATA20_MARK, VI4_DATA21_MARK, 3406 VI4_DATA22_MARK, VI4_DATA23_MARK, 3407 }, 3408}; 3409 3410static const unsigned int vin4_sync_pins[] = { 3411 /* HSYNC, VSYNC */ 3412 RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24), 3413}; 3414 3415static const unsigned int vin4_sync_mux[] = { 3416 VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK, 3417}; 3418 3419static const unsigned int vin4_field_pins[] = { 3420 RCAR_GP_PIN(2, 23), 3421}; 3422 3423static const unsigned int vin4_field_mux[] = { 3424 VI4_FIELD_MARK, 3425}; 3426 3427static const unsigned int vin4_clkenb_pins[] = { 3428 RCAR_GP_PIN(1, 2), 3429}; 3430 3431static const unsigned int vin4_clkenb_mux[] = { 3432 VI4_CLKENB_MARK, 3433}; 3434 3435static const unsigned int vin4_clk_pins[] = { 3436 RCAR_GP_PIN(2, 22), 3437}; 3438 3439static const unsigned int vin4_clk_mux[] = { 3440 VI4_CLK_MARK, 3441}; 3442 3443/* - VIN5 ------------------------------------------------------------------- */ 3444static const union vin_data16 vin5_data_a_pins = { 3445 .data16 = { 3446 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2), 3447 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 12), 3448 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16), 3449 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18), 3450 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13), 3451 RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 11), 3452 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 10), 3453 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3), 3454 }, 3455}; 3456 3457static const union vin_data16 vin5_data_a_mux = { 3458 .data16 = { 3459 VI5_DATA0_A_MARK, VI5_DATA1_A_MARK, 3460 VI5_DATA2_A_MARK, VI5_DATA3_A_MARK, 3461 VI5_DATA4_A_MARK, VI5_DATA5_A_MARK, 3462 VI5_DATA6_A_MARK, VI5_DATA7_A_MARK, 3463 VI5_DATA8_A_MARK, VI5_DATA9_A_MARK, 3464 VI5_DATA10_A_MARK, VI5_DATA11_A_MARK, 3465 VI5_DATA12_A_MARK, VI5_DATA13_A_MARK, 3466 VI5_DATA14_A_MARK, VI5_DATA15_A_MARK, 3467 }, 3468}; 3469 3470static const unsigned int vin5_data8_b_pins[] = { 3471 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(0, 4), 3472 RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 12), 3473 RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14), 3474 RCAR_GP_PIN(0, 16), RCAR_GP_PIN(0, 17), 3475}; 3476 3477static const unsigned int vin5_data8_b_mux[] = { 3478 VI5_DATA0_B_MARK, VI5_DATA1_B_MARK, 3479 VI5_DATA2_B_MARK, VI5_DATA3_B_MARK, 3480 VI5_DATA4_B_MARK, VI5_DATA5_B_MARK, 3481 VI5_DATA6_B_MARK, VI5_DATA7_B_MARK, 3482}; 3483 3484static const unsigned int vin5_sync_a_pins[] = { 3485 /* HSYNC_N, VSYNC_N */ 3486 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 9), 3487}; 3488 3489static const unsigned int vin5_sync_a_mux[] = { 3490 VI5_HSYNC_N_A_MARK, VI5_VSYNC_N_A_MARK, 3491}; 3492 3493static const unsigned int vin5_field_a_pins[] = { 3494 RCAR_GP_PIN(1, 10), 3495}; 3496 3497static const unsigned int vin5_field_a_mux[] = { 3498 VI5_FIELD_A_MARK, 3499}; 3500 3501static const unsigned int vin5_clkenb_a_pins[] = { 3502 RCAR_GP_PIN(0, 1), 3503}; 3504 3505static const unsigned int vin5_clkenb_a_mux[] = { 3506 VI5_CLKENB_A_MARK, 3507}; 3508 3509static const unsigned int vin5_clk_a_pins[] = { 3510 RCAR_GP_PIN(1, 0), 3511}; 3512 3513static const unsigned int vin5_clk_a_mux[] = { 3514 VI5_CLK_A_MARK, 3515}; 3516 3517static const unsigned int vin5_clk_b_pins[] = { 3518 RCAR_GP_PIN(2, 22), 3519}; 3520 3521static const unsigned int vin5_clk_b_mux[] = { 3522 VI5_CLK_B_MARK, 3523}; 3524 3525static const struct { 3526 struct sh_pfc_pin_group common[241]; 3527 struct sh_pfc_pin_group automotive[2]; 3528} pinmux_groups = { 3529 .common = { 3530 SH_PFC_PIN_GROUP(audio_clk_a), 3531 SH_PFC_PIN_GROUP(audio_clk_b_a), 3532 SH_PFC_PIN_GROUP(audio_clk_b_b), 3533 SH_PFC_PIN_GROUP(audio_clk_b_c), 3534 SH_PFC_PIN_GROUP(audio_clk_c_a), 3535 SH_PFC_PIN_GROUP(audio_clk_c_b), 3536 SH_PFC_PIN_GROUP(audio_clk_c_c), 3537 SH_PFC_PIN_GROUP(audio_clkout_a), 3538 SH_PFC_PIN_GROUP(audio_clkout_b), 3539 SH_PFC_PIN_GROUP(audio_clkout1_a), 3540 SH_PFC_PIN_GROUP(audio_clkout1_b), 3541 SH_PFC_PIN_GROUP(audio_clkout1_c), 3542 SH_PFC_PIN_GROUP(audio_clkout2_a), 3543 SH_PFC_PIN_GROUP(audio_clkout2_b), 3544 SH_PFC_PIN_GROUP(audio_clkout2_c), 3545 SH_PFC_PIN_GROUP(audio_clkout3_a), 3546 SH_PFC_PIN_GROUP(audio_clkout3_b), 3547 SH_PFC_PIN_GROUP(audio_clkout3_c), 3548 SH_PFC_PIN_GROUP(avb_link), 3549 SH_PFC_PIN_GROUP(avb_magic), 3550 SH_PFC_PIN_GROUP(avb_phy_int), 3551 SH_PFC_PIN_GROUP(avb_mii), 3552 SH_PFC_PIN_GROUP(avb_avtp_pps), 3553 SH_PFC_PIN_GROUP(avb_avtp_match_a), 3554 SH_PFC_PIN_GROUP(avb_avtp_capture_a), 3555 SH_PFC_PIN_GROUP(can0_data), 3556 SH_PFC_PIN_GROUP(can1_data), 3557 SH_PFC_PIN_GROUP(can_clk), 3558 SH_PFC_PIN_GROUP(du_rgb666), 3559 SH_PFC_PIN_GROUP(du_rgb888), 3560 SH_PFC_PIN_GROUP(du_clk_in_0), 3561 SH_PFC_PIN_GROUP(du_clk_in_1), 3562 SH_PFC_PIN_GROUP(du_clk_out_0), 3563 SH_PFC_PIN_GROUP(du_sync), 3564 SH_PFC_PIN_GROUP(du_disp_cde), 3565 SH_PFC_PIN_GROUP(du_cde), 3566 SH_PFC_PIN_GROUP(du_disp), 3567 SH_PFC_PIN_GROUP(hscif0_data_a), 3568 SH_PFC_PIN_GROUP(hscif0_clk_a), 3569 SH_PFC_PIN_GROUP(hscif0_ctrl_a), 3570 SH_PFC_PIN_GROUP(hscif0_data_b), 3571 SH_PFC_PIN_GROUP(hscif0_clk_b), 3572 SH_PFC_PIN_GROUP(hscif1_data_a), 3573 SH_PFC_PIN_GROUP(hscif1_clk_a), 3574 SH_PFC_PIN_GROUP(hscif1_data_b), 3575 SH_PFC_PIN_GROUP(hscif1_clk_b), 3576 SH_PFC_PIN_GROUP(hscif1_ctrl_b), 3577 SH_PFC_PIN_GROUP(hscif2_data_a), 3578 SH_PFC_PIN_GROUP(hscif2_clk_a), 3579 SH_PFC_PIN_GROUP(hscif2_ctrl_a), 3580 SH_PFC_PIN_GROUP(hscif2_data_b), 3581 SH_PFC_PIN_GROUP(hscif3_data_a), 3582 SH_PFC_PIN_GROUP(hscif3_data_b), 3583 SH_PFC_PIN_GROUP(hscif3_clk_b), 3584 SH_PFC_PIN_GROUP(hscif3_data_c), 3585 SH_PFC_PIN_GROUP(hscif3_clk_c), 3586 SH_PFC_PIN_GROUP(hscif3_ctrl_c), 3587 SH_PFC_PIN_GROUP(hscif3_data_d), 3588 SH_PFC_PIN_GROUP(hscif3_data_e), 3589 SH_PFC_PIN_GROUP(hscif3_ctrl_e), 3590 SH_PFC_PIN_GROUP(hscif4_data_a), 3591 SH_PFC_PIN_GROUP(hscif4_clk_a), 3592 SH_PFC_PIN_GROUP(hscif4_ctrl_a), 3593 SH_PFC_PIN_GROUP(hscif4_data_b), 3594 SH_PFC_PIN_GROUP(hscif4_clk_b), 3595 SH_PFC_PIN_GROUP(hscif4_data_c), 3596 SH_PFC_PIN_GROUP(hscif4_data_d), 3597 SH_PFC_PIN_GROUP(hscif4_data_e), 3598 SH_PFC_PIN_GROUP(i2c1_a), 3599 SH_PFC_PIN_GROUP(i2c1_b), 3600 SH_PFC_PIN_GROUP(i2c1_c), 3601 SH_PFC_PIN_GROUP(i2c1_d), 3602 SH_PFC_PIN_GROUP(i2c2_a), 3603 SH_PFC_PIN_GROUP(i2c2_b), 3604 SH_PFC_PIN_GROUP(i2c2_c), 3605 SH_PFC_PIN_GROUP(i2c2_d), 3606 SH_PFC_PIN_GROUP(i2c2_e), 3607 SH_PFC_PIN_GROUP(i2c4), 3608 SH_PFC_PIN_GROUP(i2c5), 3609 SH_PFC_PIN_GROUP(i2c6_a), 3610 SH_PFC_PIN_GROUP(i2c6_b), 3611 SH_PFC_PIN_GROUP(i2c7_a), 3612 SH_PFC_PIN_GROUP(i2c7_b), 3613 SH_PFC_PIN_GROUP(intc_ex_irq0), 3614 SH_PFC_PIN_GROUP(intc_ex_irq1), 3615 SH_PFC_PIN_GROUP(intc_ex_irq2), 3616 SH_PFC_PIN_GROUP(intc_ex_irq3), 3617 SH_PFC_PIN_GROUP(intc_ex_irq4), 3618 SH_PFC_PIN_GROUP(intc_ex_irq5), 3619 SH_PFC_PIN_GROUP(msiof0_clk), 3620 SH_PFC_PIN_GROUP(msiof0_sync), 3621 SH_PFC_PIN_GROUP(msiof0_ss1), 3622 SH_PFC_PIN_GROUP(msiof0_ss2), 3623 SH_PFC_PIN_GROUP(msiof0_txd), 3624 SH_PFC_PIN_GROUP(msiof0_rxd), 3625 SH_PFC_PIN_GROUP(msiof1_clk), 3626 SH_PFC_PIN_GROUP(msiof1_sync), 3627 SH_PFC_PIN_GROUP(msiof1_ss1), 3628 SH_PFC_PIN_GROUP(msiof1_ss2), 3629 SH_PFC_PIN_GROUP(msiof1_txd), 3630 SH_PFC_PIN_GROUP(msiof1_rxd), 3631 SH_PFC_PIN_GROUP(msiof2_clk_a), 3632 SH_PFC_PIN_GROUP(msiof2_sync_a), 3633 SH_PFC_PIN_GROUP(msiof2_ss1_a), 3634 SH_PFC_PIN_GROUP(msiof2_ss2_a), 3635 SH_PFC_PIN_GROUP(msiof2_txd_a), 3636 SH_PFC_PIN_GROUP(msiof2_rxd_a), 3637 SH_PFC_PIN_GROUP(msiof2_clk_b), 3638 SH_PFC_PIN_GROUP(msiof2_sync_b), 3639 SH_PFC_PIN_GROUP(msiof2_ss1_b), 3640 SH_PFC_PIN_GROUP(msiof2_ss2_b), 3641 SH_PFC_PIN_GROUP(msiof2_txd_b), 3642 SH_PFC_PIN_GROUP(msiof2_rxd_b), 3643 SH_PFC_PIN_GROUP(msiof3_clk_a), 3644 SH_PFC_PIN_GROUP(msiof3_sync_a), 3645 SH_PFC_PIN_GROUP(msiof3_ss1_a), 3646 SH_PFC_PIN_GROUP(msiof3_ss2_a), 3647 SH_PFC_PIN_GROUP(msiof3_txd_a), 3648 SH_PFC_PIN_GROUP(msiof3_rxd_a), 3649 SH_PFC_PIN_GROUP(msiof3_clk_b), 3650 SH_PFC_PIN_GROUP(msiof3_sync_b), 3651 SH_PFC_PIN_GROUP(msiof3_ss1_b), 3652 SH_PFC_PIN_GROUP(msiof3_txd_b), 3653 SH_PFC_PIN_GROUP(msiof3_rxd_b), 3654 SH_PFC_PIN_GROUP(pwm0_a), 3655 SH_PFC_PIN_GROUP(pwm0_b), 3656 SH_PFC_PIN_GROUP(pwm1_a), 3657 SH_PFC_PIN_GROUP(pwm1_b), 3658 SH_PFC_PIN_GROUP(pwm2_a), 3659 SH_PFC_PIN_GROUP(pwm2_b), 3660 SH_PFC_PIN_GROUP(pwm2_c), 3661 SH_PFC_PIN_GROUP(pwm3_a), 3662 SH_PFC_PIN_GROUP(pwm3_b), 3663 SH_PFC_PIN_GROUP(pwm3_c), 3664 SH_PFC_PIN_GROUP(pwm4_a), 3665 SH_PFC_PIN_GROUP(pwm4_b), 3666 SH_PFC_PIN_GROUP(pwm5_a), 3667 SH_PFC_PIN_GROUP(pwm5_b), 3668 SH_PFC_PIN_GROUP(pwm6_a), 3669 SH_PFC_PIN_GROUP(pwm6_b), 3670 SH_PFC_PIN_GROUP(scif0_data_a), 3671 SH_PFC_PIN_GROUP(scif0_clk_a), 3672 SH_PFC_PIN_GROUP(scif0_ctrl_a), 3673 SH_PFC_PIN_GROUP(scif0_data_b), 3674 SH_PFC_PIN_GROUP(scif0_clk_b), 3675 SH_PFC_PIN_GROUP(scif1_data), 3676 SH_PFC_PIN_GROUP(scif1_clk), 3677 SH_PFC_PIN_GROUP(scif1_ctrl), 3678 SH_PFC_PIN_GROUP(scif2_data_a), 3679 SH_PFC_PIN_GROUP(scif2_clk_a), 3680 SH_PFC_PIN_GROUP(scif2_data_b), 3681 SH_PFC_PIN_GROUP(scif3_data_a), 3682 SH_PFC_PIN_GROUP(scif3_clk_a), 3683 SH_PFC_PIN_GROUP(scif3_ctrl_a), 3684 SH_PFC_PIN_GROUP(scif3_data_b), 3685 SH_PFC_PIN_GROUP(scif3_data_c), 3686 SH_PFC_PIN_GROUP(scif3_clk_c), 3687 SH_PFC_PIN_GROUP(scif4_data_a), 3688 SH_PFC_PIN_GROUP(scif4_clk_a), 3689 SH_PFC_PIN_GROUP(scif4_ctrl_a), 3690 SH_PFC_PIN_GROUP(scif4_data_b), 3691 SH_PFC_PIN_GROUP(scif4_clk_b), 3692 SH_PFC_PIN_GROUP(scif4_data_c), 3693 SH_PFC_PIN_GROUP(scif4_ctrl_c), 3694 SH_PFC_PIN_GROUP(scif5_data_a), 3695 SH_PFC_PIN_GROUP(scif5_clk_a), 3696 SH_PFC_PIN_GROUP(scif5_data_b), 3697 SH_PFC_PIN_GROUP(scif5_data_c), 3698 SH_PFC_PIN_GROUP(scif_clk_a), 3699 SH_PFC_PIN_GROUP(scif_clk_b), 3700 SH_PFC_PIN_GROUP(sdhi0_data1), 3701 SH_PFC_PIN_GROUP(sdhi0_data4), 3702 SH_PFC_PIN_GROUP(sdhi0_ctrl), 3703 SH_PFC_PIN_GROUP(sdhi0_cd), 3704 SH_PFC_PIN_GROUP(sdhi0_wp), 3705 SH_PFC_PIN_GROUP(sdhi1_data1), 3706 SH_PFC_PIN_GROUP(sdhi1_data4), 3707 SH_PFC_PIN_GROUP(sdhi1_ctrl), 3708 SH_PFC_PIN_GROUP(sdhi1_cd), 3709 SH_PFC_PIN_GROUP(sdhi1_wp), 3710 SH_PFC_PIN_GROUP(sdhi3_data1), 3711 SH_PFC_PIN_GROUP(sdhi3_data4), 3712 SH_PFC_PIN_GROUP(sdhi3_data8), 3713 SH_PFC_PIN_GROUP(sdhi3_ctrl), 3714 SH_PFC_PIN_GROUP(sdhi3_cd), 3715 SH_PFC_PIN_GROUP(sdhi3_wp), 3716 SH_PFC_PIN_GROUP(sdhi3_ds), 3717 SH_PFC_PIN_GROUP(ssi0_data), 3718 SH_PFC_PIN_GROUP(ssi01239_ctrl), 3719 SH_PFC_PIN_GROUP(ssi1_data), 3720 SH_PFC_PIN_GROUP(ssi1_ctrl), 3721 SH_PFC_PIN_GROUP(ssi2_data), 3722 SH_PFC_PIN_GROUP(ssi2_ctrl_a), 3723 SH_PFC_PIN_GROUP(ssi2_ctrl_b), 3724 SH_PFC_PIN_GROUP(ssi3_data), 3725 SH_PFC_PIN_GROUP(ssi349_ctrl), 3726 SH_PFC_PIN_GROUP(ssi4_data), 3727 SH_PFC_PIN_GROUP(ssi4_ctrl), 3728 SH_PFC_PIN_GROUP(ssi5_data), 3729 SH_PFC_PIN_GROUP(ssi5_ctrl), 3730 SH_PFC_PIN_GROUP(ssi6_data), 3731 SH_PFC_PIN_GROUP(ssi6_ctrl), 3732 SH_PFC_PIN_GROUP(ssi7_data), 3733 SH_PFC_PIN_GROUP(ssi78_ctrl), 3734 SH_PFC_PIN_GROUP(ssi8_data), 3735 SH_PFC_PIN_GROUP(ssi9_data), 3736 SH_PFC_PIN_GROUP(ssi9_ctrl_a), 3737 SH_PFC_PIN_GROUP(ssi9_ctrl_b), 3738 SH_PFC_PIN_GROUP(usb0_a), 3739 SH_PFC_PIN_GROUP(usb0_b), 3740 SH_PFC_PIN_GROUP(usb0_id), 3741 SH_PFC_PIN_GROUP(usb30), 3742 SH_PFC_PIN_GROUP(usb30_id), 3743 VIN_DATA_PIN_GROUP(vin4_data, 8, _a), 3744 VIN_DATA_PIN_GROUP(vin4_data, 10, _a), 3745 VIN_DATA_PIN_GROUP(vin4_data, 12, _a), 3746 VIN_DATA_PIN_GROUP(vin4_data, 16, _a), 3747 SH_PFC_PIN_GROUP(vin4_data18_a), 3748 VIN_DATA_PIN_GROUP(vin4_data, 20, _a), 3749 VIN_DATA_PIN_GROUP(vin4_data, 24, _a), 3750 VIN_DATA_PIN_GROUP(vin4_data, 8, _b), 3751 VIN_DATA_PIN_GROUP(vin4_data, 10, _b), 3752 VIN_DATA_PIN_GROUP(vin4_data, 12, _b), 3753 VIN_DATA_PIN_GROUP(vin4_data, 16, _b), 3754 SH_PFC_PIN_GROUP(vin4_data18_b), 3755 VIN_DATA_PIN_GROUP(vin4_data, 20, _b), 3756 VIN_DATA_PIN_GROUP(vin4_data, 24, _b), 3757 SH_PFC_PIN_GROUP(vin4_sync), 3758 SH_PFC_PIN_GROUP(vin4_field), 3759 SH_PFC_PIN_GROUP(vin4_clkenb), 3760 SH_PFC_PIN_GROUP(vin4_clk), 3761 VIN_DATA_PIN_GROUP(vin5_data, 8, _a), 3762 VIN_DATA_PIN_GROUP(vin5_data, 10, _a), 3763 VIN_DATA_PIN_GROUP(vin5_data, 12, _a), 3764 VIN_DATA_PIN_GROUP(vin5_data, 16, _a), 3765 SH_PFC_PIN_GROUP(vin5_data8_b), 3766 SH_PFC_PIN_GROUP(vin5_sync_a), 3767 SH_PFC_PIN_GROUP(vin5_field_a), 3768 SH_PFC_PIN_GROUP(vin5_clkenb_a), 3769 SH_PFC_PIN_GROUP(vin5_clk_a), 3770 SH_PFC_PIN_GROUP(vin5_clk_b), 3771 }, 3772 .automotive = { 3773 SH_PFC_PIN_GROUP(canfd0_data), 3774 SH_PFC_PIN_GROUP(canfd1_data), 3775 } 3776}; 3777 3778static const char * const audio_clk_groups[] = { 3779 "audio_clk_a", 3780 "audio_clk_b_a", 3781 "audio_clk_b_b", 3782 "audio_clk_b_c", 3783 "audio_clk_c_a", 3784 "audio_clk_c_b", 3785 "audio_clk_c_c", 3786 "audio_clkout_a", 3787 "audio_clkout_b", 3788 "audio_clkout1_a", 3789 "audio_clkout1_b", 3790 "audio_clkout1_c", 3791 "audio_clkout2_a", 3792 "audio_clkout2_b", 3793 "audio_clkout2_c", 3794 "audio_clkout3_a", 3795 "audio_clkout3_b", 3796 "audio_clkout3_c", 3797}; 3798 3799static const char * const avb_groups[] = { 3800 "avb_link", 3801 "avb_magic", 3802 "avb_phy_int", 3803 "avb_mii", 3804 "avb_avtp_pps", 3805 "avb_avtp_match_a", 3806 "avb_avtp_capture_a", 3807}; 3808 3809static const char * const can0_groups[] = { 3810 "can0_data", 3811}; 3812 3813static const char * const can1_groups[] = { 3814 "can1_data", 3815}; 3816 3817static const char * const can_clk_groups[] = { 3818 "can_clk", 3819}; 3820 3821static const char * const canfd0_groups[] = { 3822 "canfd0_data", 3823}; 3824 3825static const char * const canfd1_groups[] = { 3826 "canfd1_data", 3827}; 3828 3829static const char * const du_groups[] = { 3830 "du_rgb666", 3831 "du_rgb888", 3832 "du_clk_in_0", 3833 "du_clk_in_1", 3834 "du_clk_out_0", 3835 "du_sync", 3836 "du_disp_cde", 3837 "du_cde", 3838 "du_disp", 3839}; 3840 3841static const char * const hscif0_groups[] = { 3842 "hscif0_data_a", 3843 "hscif0_clk_a", 3844 "hscif0_ctrl_a", 3845 "hscif0_data_b", 3846 "hscif0_clk_b", 3847}; 3848 3849static const char * const hscif1_groups[] = { 3850 "hscif1_data_a", 3851 "hscif1_clk_a", 3852 "hscif1_data_b", 3853 "hscif1_clk_b", 3854 "hscif1_ctrl_b", 3855}; 3856 3857static const char * const hscif2_groups[] = { 3858 "hscif2_data_a", 3859 "hscif2_clk_a", 3860 "hscif2_ctrl_a", 3861 "hscif2_data_b", 3862}; 3863 3864static const char * const hscif3_groups[] = { 3865 "hscif3_data_a", 3866 "hscif3_data_b", 3867 "hscif3_clk_b", 3868 "hscif3_data_c", 3869 "hscif3_clk_c", 3870 "hscif3_ctrl_c", 3871 "hscif3_data_d", 3872 "hscif3_data_e", 3873 "hscif3_ctrl_e", 3874}; 3875 3876static const char * const hscif4_groups[] = { 3877 "hscif4_data_a", 3878 "hscif4_clk_a", 3879 "hscif4_ctrl_a", 3880 "hscif4_data_b", 3881 "hscif4_clk_b", 3882 "hscif4_data_c", 3883 "hscif4_data_d", 3884 "hscif4_data_e", 3885}; 3886 3887static const char * const i2c1_groups[] = { 3888 "i2c1_a", 3889 "i2c1_b", 3890 "i2c1_c", 3891 "i2c1_d", 3892}; 3893 3894static const char * const i2c2_groups[] = { 3895 "i2c2_a", 3896 "i2c2_b", 3897 "i2c2_c", 3898 "i2c2_d", 3899 "i2c2_e", 3900}; 3901 3902static const char * const i2c4_groups[] = { 3903 "i2c4", 3904}; 3905 3906static const char * const i2c5_groups[] = { 3907 "i2c5", 3908}; 3909 3910static const char * const i2c6_groups[] = { 3911 "i2c6_a", 3912 "i2c6_b", 3913}; 3914 3915static const char * const i2c7_groups[] = { 3916 "i2c7_a", 3917 "i2c7_b", 3918}; 3919 3920static const char * const intc_ex_groups[] = { 3921 "intc_ex_irq0", 3922 "intc_ex_irq1", 3923 "intc_ex_irq2", 3924 "intc_ex_irq3", 3925 "intc_ex_irq4", 3926 "intc_ex_irq5", 3927}; 3928 3929static const char * const msiof0_groups[] = { 3930 "msiof0_clk", 3931 "msiof0_sync", 3932 "msiof0_ss1", 3933 "msiof0_ss2", 3934 "msiof0_txd", 3935 "msiof0_rxd", 3936}; 3937 3938static const char * const msiof1_groups[] = { 3939 "msiof1_clk", 3940 "msiof1_sync", 3941 "msiof1_ss1", 3942 "msiof1_ss2", 3943 "msiof1_txd", 3944 "msiof1_rxd", 3945}; 3946 3947static const char * const msiof2_groups[] = { 3948 "msiof2_clk_a", 3949 "msiof2_sync_a", 3950 "msiof2_ss1_a", 3951 "msiof2_ss2_a", 3952 "msiof2_txd_a", 3953 "msiof2_rxd_a", 3954 "msiof2_clk_b", 3955 "msiof2_sync_b", 3956 "msiof2_ss1_b", 3957 "msiof2_ss2_b", 3958 "msiof2_txd_b", 3959 "msiof2_rxd_b", 3960}; 3961 3962static const char * const msiof3_groups[] = { 3963 "msiof3_clk_a", 3964 "msiof3_sync_a", 3965 "msiof3_ss1_a", 3966 "msiof3_ss2_a", 3967 "msiof3_txd_a", 3968 "msiof3_rxd_a", 3969 "msiof3_clk_b", 3970 "msiof3_sync_b", 3971 "msiof3_ss1_b", 3972 "msiof3_txd_b", 3973 "msiof3_rxd_b", 3974}; 3975 3976static const char * const pwm0_groups[] = { 3977 "pwm0_a", 3978 "pwm0_b", 3979}; 3980 3981static const char * const pwm1_groups[] = { 3982 "pwm1_a", 3983 "pwm1_b", 3984}; 3985 3986static const char * const pwm2_groups[] = { 3987 "pwm2_a", 3988 "pwm2_b", 3989 "pwm2_c", 3990}; 3991 3992static const char * const pwm3_groups[] = { 3993 "pwm3_a", 3994 "pwm3_b", 3995 "pwm3_c", 3996}; 3997 3998static const char * const pwm4_groups[] = { 3999 "pwm4_a", 4000 "pwm4_b", 4001}; 4002 4003static const char * const pwm5_groups[] = { 4004 "pwm5_a", 4005 "pwm5_b", 4006}; 4007 4008static const char * const pwm6_groups[] = { 4009 "pwm6_a", 4010 "pwm6_b", 4011}; 4012 4013static const char * const scif0_groups[] = { 4014 "scif0_data_a", 4015 "scif0_clk_a", 4016 "scif0_ctrl_a", 4017 "scif0_data_b", 4018 "scif0_clk_b", 4019}; 4020 4021static const char * const scif1_groups[] = { 4022 "scif1_data", 4023 "scif1_clk", 4024 "scif1_ctrl", 4025}; 4026 4027static const char * const scif2_groups[] = { 4028 "scif2_data_a", 4029 "scif2_clk_a", 4030 "scif2_data_b", 4031}; 4032 4033static const char * const scif3_groups[] = { 4034 "scif3_data_a", 4035 "scif3_clk_a", 4036 "scif3_ctrl_a", 4037 "scif3_data_b", 4038 "scif3_data_c", 4039 "scif3_clk_c", 4040}; 4041 4042static const char * const scif4_groups[] = { 4043 "scif4_data_a", 4044 "scif4_clk_a", 4045 "scif4_ctrl_a", 4046 "scif4_data_b", 4047 "scif4_clk_b", 4048 "scif4_data_c", 4049 "scif4_ctrl_c", 4050}; 4051 4052static const char * const scif5_groups[] = { 4053 "scif5_data_a", 4054 "scif5_clk_a", 4055 "scif5_data_b", 4056 "scif5_data_c", 4057}; 4058 4059static const char * const scif_clk_groups[] = { 4060 "scif_clk_a", 4061 "scif_clk_b", 4062}; 4063 4064static const char * const sdhi0_groups[] = { 4065 "sdhi0_data1", 4066 "sdhi0_data4", 4067 "sdhi0_ctrl", 4068 "sdhi0_cd", 4069 "sdhi0_wp", 4070}; 4071 4072static const char * const sdhi1_groups[] = { 4073 "sdhi1_data1", 4074 "sdhi1_data4", 4075 "sdhi1_ctrl", 4076 "sdhi1_cd", 4077 "sdhi1_wp", 4078}; 4079 4080static const char * const sdhi3_groups[] = { 4081 "sdhi3_data1", 4082 "sdhi3_data4", 4083 "sdhi3_data8", 4084 "sdhi3_ctrl", 4085 "sdhi3_cd", 4086 "sdhi3_wp", 4087 "sdhi3_ds", 4088}; 4089 4090static const char * const ssi_groups[] = { 4091 "ssi0_data", 4092 "ssi01239_ctrl", 4093 "ssi1_data", 4094 "ssi1_ctrl", 4095 "ssi2_data", 4096 "ssi2_ctrl_a", 4097 "ssi2_ctrl_b", 4098 "ssi3_data", 4099 "ssi349_ctrl", 4100 "ssi4_data", 4101 "ssi4_ctrl", 4102 "ssi5_data", 4103 "ssi5_ctrl", 4104 "ssi6_data", 4105 "ssi6_ctrl", 4106 "ssi7_data", 4107 "ssi78_ctrl", 4108 "ssi8_data", 4109 "ssi9_data", 4110 "ssi9_ctrl_a", 4111 "ssi9_ctrl_b", 4112}; 4113 4114static const char * const usb0_groups[] = { 4115 "usb0_a", 4116 "usb0_b", 4117 "usb0_id", 4118}; 4119 4120static const char * const usb30_groups[] = { 4121 "usb30", 4122 "usb30_id", 4123}; 4124 4125static const char * const vin4_groups[] = { 4126 "vin4_data8_a", 4127 "vin4_data10_a", 4128 "vin4_data12_a", 4129 "vin4_data16_a", 4130 "vin4_data18_a", 4131 "vin4_data20_a", 4132 "vin4_data24_a", 4133 "vin4_data8_b", 4134 "vin4_data10_b", 4135 "vin4_data12_b", 4136 "vin4_data16_b", 4137 "vin4_data18_b", 4138 "vin4_data20_b", 4139 "vin4_data24_b", 4140 "vin4_sync", 4141 "vin4_field", 4142 "vin4_clkenb", 4143 "vin4_clk", 4144}; 4145 4146static const char * const vin5_groups[] = { 4147 "vin5_data8_a", 4148 "vin5_data10_a", 4149 "vin5_data12_a", 4150 "vin5_data16_a", 4151 "vin5_data8_b", 4152 "vin5_sync_a", 4153 "vin5_field_a", 4154 "vin5_clkenb_a", 4155 "vin5_clk_a", 4156 "vin5_clk_b", 4157}; 4158 4159static const struct { 4160 struct sh_pfc_function common[44]; 4161 struct sh_pfc_function automotive[2]; 4162} pinmux_functions = { 4163 .common = { 4164 SH_PFC_FUNCTION(audio_clk), 4165 SH_PFC_FUNCTION(avb), 4166 SH_PFC_FUNCTION(can0), 4167 SH_PFC_FUNCTION(can1), 4168 SH_PFC_FUNCTION(can_clk), 4169 SH_PFC_FUNCTION(du), 4170 SH_PFC_FUNCTION(hscif0), 4171 SH_PFC_FUNCTION(hscif1), 4172 SH_PFC_FUNCTION(hscif2), 4173 SH_PFC_FUNCTION(hscif3), 4174 SH_PFC_FUNCTION(hscif4), 4175 SH_PFC_FUNCTION(i2c1), 4176 SH_PFC_FUNCTION(i2c2), 4177 SH_PFC_FUNCTION(i2c4), 4178 SH_PFC_FUNCTION(i2c5), 4179 SH_PFC_FUNCTION(i2c6), 4180 SH_PFC_FUNCTION(i2c7), 4181 SH_PFC_FUNCTION(intc_ex), 4182 SH_PFC_FUNCTION(msiof0), 4183 SH_PFC_FUNCTION(msiof1), 4184 SH_PFC_FUNCTION(msiof2), 4185 SH_PFC_FUNCTION(msiof3), 4186 SH_PFC_FUNCTION(pwm0), 4187 SH_PFC_FUNCTION(pwm1), 4188 SH_PFC_FUNCTION(pwm2), 4189 SH_PFC_FUNCTION(pwm3), 4190 SH_PFC_FUNCTION(pwm4), 4191 SH_PFC_FUNCTION(pwm5), 4192 SH_PFC_FUNCTION(pwm6), 4193 SH_PFC_FUNCTION(scif0), 4194 SH_PFC_FUNCTION(scif1), 4195 SH_PFC_FUNCTION(scif2), 4196 SH_PFC_FUNCTION(scif3), 4197 SH_PFC_FUNCTION(scif4), 4198 SH_PFC_FUNCTION(scif5), 4199 SH_PFC_FUNCTION(scif_clk), 4200 SH_PFC_FUNCTION(sdhi0), 4201 SH_PFC_FUNCTION(sdhi1), 4202 SH_PFC_FUNCTION(sdhi3), 4203 SH_PFC_FUNCTION(ssi), 4204 SH_PFC_FUNCTION(usb0), 4205 SH_PFC_FUNCTION(usb30), 4206 SH_PFC_FUNCTION(vin4), 4207 SH_PFC_FUNCTION(vin5), 4208 }, 4209 .automotive = { 4210 SH_PFC_FUNCTION(canfd0), 4211 SH_PFC_FUNCTION(canfd1), 4212 } 4213}; 4214 4215static const struct pinmux_cfg_reg pinmux_config_regs[] = { 4216#define F_(x, y) FN_##y 4217#define FM(x) FN_##x 4218 { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1) { 4219 0, 0, 4220 0, 0, 4221 0, 0, 4222 0, 0, 4223 0, 0, 4224 0, 0, 4225 0, 0, 4226 0, 0, 4227 0, 0, 4228 0, 0, 4229 0, 0, 4230 0, 0, 4231 0, 0, 4232 0, 0, 4233 GP_0_17_FN, GPSR0_17, 4234 GP_0_16_FN, GPSR0_16, 4235 GP_0_15_FN, GPSR0_15, 4236 GP_0_14_FN, GPSR0_14, 4237 GP_0_13_FN, GPSR0_13, 4238 GP_0_12_FN, GPSR0_12, 4239 GP_0_11_FN, GPSR0_11, 4240 GP_0_10_FN, GPSR0_10, 4241 GP_0_9_FN, GPSR0_9, 4242 GP_0_8_FN, GPSR0_8, 4243 GP_0_7_FN, GPSR0_7, 4244 GP_0_6_FN, GPSR0_6, 4245 GP_0_5_FN, GPSR0_5, 4246 GP_0_4_FN, GPSR0_4, 4247 GP_0_3_FN, GPSR0_3, 4248 GP_0_2_FN, GPSR0_2, 4249 GP_0_1_FN, GPSR0_1, 4250 GP_0_0_FN, GPSR0_0, } 4251 }, 4252 { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1) { 4253 0, 0, 4254 0, 0, 4255 0, 0, 4256 0, 0, 4257 0, 0, 4258 0, 0, 4259 0, 0, 4260 0, 0, 4261 0, 0, 4262 GP_1_22_FN, GPSR1_22, 4263 GP_1_21_FN, GPSR1_21, 4264 GP_1_20_FN, GPSR1_20, 4265 GP_1_19_FN, GPSR1_19, 4266 GP_1_18_FN, GPSR1_18, 4267 GP_1_17_FN, GPSR1_17, 4268 GP_1_16_FN, GPSR1_16, 4269 GP_1_15_FN, GPSR1_15, 4270 GP_1_14_FN, GPSR1_14, 4271 GP_1_13_FN, GPSR1_13, 4272 GP_1_12_FN, GPSR1_12, 4273 GP_1_11_FN, GPSR1_11, 4274 GP_1_10_FN, GPSR1_10, 4275 GP_1_9_FN, GPSR1_9, 4276 GP_1_8_FN, GPSR1_8, 4277 GP_1_7_FN, GPSR1_7, 4278 GP_1_6_FN, GPSR1_6, 4279 GP_1_5_FN, GPSR1_5, 4280 GP_1_4_FN, GPSR1_4, 4281 GP_1_3_FN, GPSR1_3, 4282 GP_1_2_FN, GPSR1_2, 4283 GP_1_1_FN, GPSR1_1, 4284 GP_1_0_FN, GPSR1_0, } 4285 }, 4286 { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1) { 4287 0, 0, 4288 0, 0, 4289 0, 0, 4290 0, 0, 4291 0, 0, 4292 0, 0, 4293 GP_2_25_FN, GPSR2_25, 4294 GP_2_24_FN, GPSR2_24, 4295 GP_2_23_FN, GPSR2_23, 4296 GP_2_22_FN, GPSR2_22, 4297 GP_2_21_FN, GPSR2_21, 4298 GP_2_20_FN, GPSR2_20, 4299 GP_2_19_FN, GPSR2_19, 4300 GP_2_18_FN, GPSR2_18, 4301 GP_2_17_FN, GPSR2_17, 4302 GP_2_16_FN, GPSR2_16, 4303 GP_2_15_FN, GPSR2_15, 4304 GP_2_14_FN, GPSR2_14, 4305 GP_2_13_FN, GPSR2_13, 4306 GP_2_12_FN, GPSR2_12, 4307 GP_2_11_FN, GPSR2_11, 4308 GP_2_10_FN, GPSR2_10, 4309 GP_2_9_FN, GPSR2_9, 4310 GP_2_8_FN, GPSR2_8, 4311 GP_2_7_FN, GPSR2_7, 4312 GP_2_6_FN, GPSR2_6, 4313 GP_2_5_FN, GPSR2_5, 4314 GP_2_4_FN, GPSR2_4, 4315 GP_2_3_FN, GPSR2_3, 4316 GP_2_2_FN, GPSR2_2, 4317 GP_2_1_FN, GPSR2_1, 4318 GP_2_0_FN, GPSR2_0, } 4319 }, 4320 { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1) { 4321 0, 0, 4322 0, 0, 4323 0, 0, 4324 0, 0, 4325 0, 0, 4326 0, 0, 4327 0, 0, 4328 0, 0, 4329 0, 0, 4330 0, 0, 4331 0, 0, 4332 0, 0, 4333 0, 0, 4334 0, 0, 4335 0, 0, 4336 0, 0, 4337 GP_3_15_FN, GPSR3_15, 4338 GP_3_14_FN, GPSR3_14, 4339 GP_3_13_FN, GPSR3_13, 4340 GP_3_12_FN, GPSR3_12, 4341 GP_3_11_FN, GPSR3_11, 4342 GP_3_10_FN, GPSR3_10, 4343 GP_3_9_FN, GPSR3_9, 4344 GP_3_8_FN, GPSR3_8, 4345 GP_3_7_FN, GPSR3_7, 4346 GP_3_6_FN, GPSR3_6, 4347 GP_3_5_FN, GPSR3_5, 4348 GP_3_4_FN, GPSR3_4, 4349 GP_3_3_FN, GPSR3_3, 4350 GP_3_2_FN, GPSR3_2, 4351 GP_3_1_FN, GPSR3_1, 4352 GP_3_0_FN, GPSR3_0, } 4353 }, 4354 { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1) { 4355 0, 0, 4356 0, 0, 4357 0, 0, 4358 0, 0, 4359 0, 0, 4360 0, 0, 4361 0, 0, 4362 0, 0, 4363 0, 0, 4364 0, 0, 4365 0, 0, 4366 0, 0, 4367 0, 0, 4368 0, 0, 4369 0, 0, 4370 0, 0, 4371 0, 0, 4372 0, 0, 4373 0, 0, 4374 0, 0, 4375 0, 0, 4376 GP_4_10_FN, GPSR4_10, 4377 GP_4_9_FN, GPSR4_9, 4378 GP_4_8_FN, GPSR4_8, 4379 GP_4_7_FN, GPSR4_7, 4380 GP_4_6_FN, GPSR4_6, 4381 GP_4_5_FN, GPSR4_5, 4382 GP_4_4_FN, GPSR4_4, 4383 GP_4_3_FN, GPSR4_3, 4384 GP_4_2_FN, GPSR4_2, 4385 GP_4_1_FN, GPSR4_1, 4386 GP_4_0_FN, GPSR4_0, } 4387 }, 4388 { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1) { 4389 0, 0, 4390 0, 0, 4391 0, 0, 4392 0, 0, 4393 0, 0, 4394 0, 0, 4395 0, 0, 4396 0, 0, 4397 0, 0, 4398 0, 0, 4399 0, 0, 4400 0, 0, 4401 GP_5_19_FN, GPSR5_19, 4402 GP_5_18_FN, GPSR5_18, 4403 GP_5_17_FN, GPSR5_17, 4404 GP_5_16_FN, GPSR5_16, 4405 GP_5_15_FN, GPSR5_15, 4406 GP_5_14_FN, GPSR5_14, 4407 GP_5_13_FN, GPSR5_13, 4408 GP_5_12_FN, GPSR5_12, 4409 GP_5_11_FN, GPSR5_11, 4410 GP_5_10_FN, GPSR5_10, 4411 GP_5_9_FN, GPSR5_9, 4412 GP_5_8_FN, GPSR5_8, 4413 GP_5_7_FN, GPSR5_7, 4414 GP_5_6_FN, GPSR5_6, 4415 GP_5_5_FN, GPSR5_5, 4416 GP_5_4_FN, GPSR5_4, 4417 GP_5_3_FN, GPSR5_3, 4418 GP_5_2_FN, GPSR5_2, 4419 GP_5_1_FN, GPSR5_1, 4420 GP_5_0_FN, GPSR5_0, } 4421 }, 4422 { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1) { 4423 0, 0, 4424 0, 0, 4425 0, 0, 4426 0, 0, 4427 0, 0, 4428 0, 0, 4429 0, 0, 4430 0, 0, 4431 0, 0, 4432 0, 0, 4433 0, 0, 4434 0, 0, 4435 0, 0, 4436 0, 0, 4437 GP_6_17_FN, GPSR6_17, 4438 GP_6_16_FN, GPSR6_16, 4439 GP_6_15_FN, GPSR6_15, 4440 GP_6_14_FN, GPSR6_14, 4441 GP_6_13_FN, GPSR6_13, 4442 GP_6_12_FN, GPSR6_12, 4443 GP_6_11_FN, GPSR6_11, 4444 GP_6_10_FN, GPSR6_10, 4445 GP_6_9_FN, GPSR6_9, 4446 GP_6_8_FN, GPSR6_8, 4447 GP_6_7_FN, GPSR6_7, 4448 GP_6_6_FN, GPSR6_6, 4449 GP_6_5_FN, GPSR6_5, 4450 GP_6_4_FN, GPSR6_4, 4451 GP_6_3_FN, GPSR6_3, 4452 GP_6_2_FN, GPSR6_2, 4453 GP_6_1_FN, GPSR6_1, 4454 GP_6_0_FN, GPSR6_0, } 4455 }, 4456#undef F_ 4457#undef FM 4458 4459#define F_(x, y) x, 4460#define FM(x) FN_##x, 4461 { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4) { 4462 IP0_31_28 4463 IP0_27_24 4464 IP0_23_20 4465 IP0_19_16 4466 IP0_15_12 4467 IP0_11_8 4468 IP0_7_4 4469 IP0_3_0 } 4470 }, 4471 { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4) { 4472 IP1_31_28 4473 IP1_27_24 4474 IP1_23_20 4475 IP1_19_16 4476 IP1_15_12 4477 IP1_11_8 4478 IP1_7_4 4479 IP1_3_0 } 4480 }, 4481 { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4) { 4482 IP2_31_28 4483 IP2_27_24 4484 IP2_23_20 4485 IP2_19_16 4486 IP2_15_12 4487 IP2_11_8 4488 IP2_7_4 4489 IP2_3_0 } 4490 }, 4491 { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4) { 4492 IP3_31_28 4493 IP3_27_24 4494 IP3_23_20 4495 IP3_19_16 4496 IP3_15_12 4497 IP3_11_8 4498 IP3_7_4 4499 IP3_3_0 } 4500 }, 4501 { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4) { 4502 IP4_31_28 4503 IP4_27_24 4504 IP4_23_20 4505 IP4_19_16 4506 IP4_15_12 4507 IP4_11_8 4508 IP4_7_4 4509 IP4_3_0 } 4510 }, 4511 { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4) { 4512 IP5_31_28 4513 IP5_27_24 4514 IP5_23_20 4515 IP5_19_16 4516 IP5_15_12 4517 IP5_11_8 4518 IP5_7_4 4519 IP5_3_0 } 4520 }, 4521 { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4) { 4522 IP6_31_28 4523 IP6_27_24 4524 IP6_23_20 4525 IP6_19_16 4526 IP6_15_12 4527 IP6_11_8 4528 IP6_7_4 4529 IP6_3_0 } 4530 }, 4531 { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4) { 4532 IP7_31_28 4533 IP7_27_24 4534 IP7_23_20 4535 IP7_19_16 4536 IP7_15_12 4537 IP7_11_8 4538 IP7_7_4 4539 IP7_3_0 } 4540 }, 4541 { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4) { 4542 IP8_31_28 4543 IP8_27_24 4544 IP8_23_20 4545 IP8_19_16 4546 IP8_15_12 4547 IP8_11_8 4548 IP8_7_4 4549 IP8_3_0 } 4550 }, 4551 { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4) { 4552 IP9_31_28 4553 IP9_27_24 4554 IP9_23_20 4555 IP9_19_16 4556 IP9_15_12 4557 IP9_11_8 4558 IP9_7_4 4559 IP9_3_0 } 4560 }, 4561 { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4) { 4562 IP10_31_28 4563 IP10_27_24 4564 IP10_23_20 4565 IP10_19_16 4566 IP10_15_12 4567 IP10_11_8 4568 IP10_7_4 4569 IP10_3_0 } 4570 }, 4571 { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4) { 4572 IP11_31_28 4573 IP11_27_24 4574 IP11_23_20 4575 IP11_19_16 4576 IP11_15_12 4577 IP11_11_8 4578 IP11_7_4 4579 IP11_3_0 } 4580 }, 4581 { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4) { 4582 IP12_31_28 4583 IP12_27_24 4584 IP12_23_20 4585 IP12_19_16 4586 IP12_15_12 4587 IP12_11_8 4588 IP12_7_4 4589 IP12_3_0 } 4590 }, 4591 { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4) { 4592 IP13_31_28 4593 IP13_27_24 4594 IP13_23_20 4595 IP13_19_16 4596 IP13_15_12 4597 IP13_11_8 4598 IP13_7_4 4599 IP13_3_0 } 4600 }, 4601 { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4) { 4602 IP14_31_28 4603 IP14_27_24 4604 IP14_23_20 4605 IP14_19_16 4606 IP14_15_12 4607 IP14_11_8 4608 IP14_7_4 4609 IP14_3_0 } 4610 }, 4611 { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4) { 4612 IP15_31_28 4613 IP15_27_24 4614 IP15_23_20 4615 IP15_19_16 4616 IP15_15_12 4617 IP15_11_8 4618 IP15_7_4 4619 IP15_3_0 } 4620 }, 4621#undef F_ 4622#undef FM 4623 4624#define F_(x, y) x, 4625#define FM(x) FN_##x, 4626 { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32, 4627 1, 2, 1, 2, 1, 1, 1, 1, 2, 3, 1, 4628 1, 1, 2, 2, 1, 1, 1, 2, 1, 1, 1, 2) { 4629 /* RESERVED 31 */ 4630 0, 0, 4631 MOD_SEL0_30_29 4632 MOD_SEL0_28 4633 MOD_SEL0_27_26 4634 MOD_SEL0_25 4635 MOD_SEL0_24 4636 MOD_SEL0_23 4637 MOD_SEL0_22 4638 MOD_SEL0_21_20 4639 MOD_SEL0_19_18_17 4640 MOD_SEL0_16 4641 MOD_SEL0_15 4642 MOD_SEL0_14 4643 MOD_SEL0_13_12 4644 MOD_SEL0_11_10 4645 MOD_SEL0_9 4646 MOD_SEL0_8 4647 MOD_SEL0_7 4648 MOD_SEL0_6_5 4649 MOD_SEL0_4 4650 MOD_SEL0_3 4651 MOD_SEL0_2 4652 MOD_SEL0_1_0 } 4653 }, 4654 { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32, 4655 1, 1, 1, 1, 1, 1, 1, 3, 3, 1, 1, 1, 4656 1, 2, 2, 2, 1, 1, 2, 1, 4) { 4657 MOD_SEL1_31 4658 MOD_SEL1_30 4659 MOD_SEL1_29 4660 MOD_SEL1_28 4661 /* RESERVED 27 */ 4662 0, 0, 4663 MOD_SEL1_26 4664 MOD_SEL1_25 4665 MOD_SEL1_24_23_22 4666 MOD_SEL1_21_20_19 4667 MOD_SEL1_18 4668 MOD_SEL1_17 4669 MOD_SEL1_16 4670 MOD_SEL1_15 4671 MOD_SEL1_14_13 4672 MOD_SEL1_12_11 4673 MOD_SEL1_10_9 4674 MOD_SEL1_8 4675 MOD_SEL1_7 4676 MOD_SEL1_6_5 4677 MOD_SEL1_4 4678 /* RESERVED 3, 2, 1, 0 */ 4679 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 } 4680 }, 4681 { }, 4682}; 4683 4684enum ioctrl_regs { 4685 IOCTRL30, 4686}; 4687 4688static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = { 4689 [IOCTRL30] = { 0xe6060380, }, 4690 { /* sentinel */ }, 4691}; 4692 4693static int r8a77990_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, 4694 u32 *pocctrl) 4695{ 4696 int bit = -EINVAL; 4697 4698 *pocctrl = pinmux_ioctrl_regs[IOCTRL30].reg; 4699 4700 if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11)) 4701 bit = pin & 0x1f; 4702 4703 if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 10)) 4704 bit = (pin & 0x1f) + 19; 4705 4706 return bit; 4707} 4708 4709static const struct pinmux_bias_reg pinmux_bias_regs[] = { 4710 { PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) { 4711 [0] = RCAR_GP_PIN(2, 23), /* RD# */ 4712 [1] = RCAR_GP_PIN(2, 22), /* BS# */ 4713 [2] = RCAR_GP_PIN(2, 21), /* AVB_PHY_INT */ 4714 [3] = PIN_NUMBER('P', 5), /* AVB_MDC */ 4715 [4] = PIN_NUMBER('P', 4), /* AVB_MDIO */ 4716 [5] = RCAR_GP_PIN(2, 20), /* AVB_TXCREFCLK */ 4717 [6] = PIN_NUMBER('N', 6), /* AVB_TD3 */ 4718 [7] = PIN_NUMBER('N', 5), /* AVB_TD2 */ 4719 [8] = PIN_NUMBER('N', 3), /* AVB_TD1 */ 4720 [9] = PIN_NUMBER('N', 2), /* AVB_TD0 */ 4721 [10] = PIN_NUMBER('N', 1), /* AVB_TXC */ 4722 [11] = PIN_NUMBER('P', 3), /* AVB_TX_CTL */ 4723 [12] = RCAR_GP_PIN(2, 19), /* AVB_RD3 */ 4724 [13] = RCAR_GP_PIN(2, 18), /* AVB_RD2 */ 4725 [14] = RCAR_GP_PIN(2, 17), /* AVB_RD1 */ 4726 [15] = RCAR_GP_PIN(2, 16), /* AVB_RD0 */ 4727 [16] = RCAR_GP_PIN(2, 15), /* AVB_RXC */ 4728 [17] = RCAR_GP_PIN(2, 14), /* AVB_RX_CTL */ 4729 [18] = RCAR_GP_PIN(2, 13), /* RPC_RESET# */ 4730 [19] = RCAR_GP_PIN(2, 12), /* RPC_INT# */ 4731 [20] = RCAR_GP_PIN(2, 11), /* QSPI1_SSL */ 4732 [21] = RCAR_GP_PIN(2, 10), /* QSPI1_IO3 */ 4733 [22] = RCAR_GP_PIN(2, 9), /* QSPI1_IO2 */ 4734 [23] = RCAR_GP_PIN(2, 8), /* QSPI1_MISO/IO1 */ 4735 [24] = RCAR_GP_PIN(2, 7), /* QSPI1_MOSI/IO0 */ 4736 [25] = RCAR_GP_PIN(2, 6), /* QSPI1_SPCLK */ 4737 [26] = RCAR_GP_PIN(2, 5), /* QSPI0_SSL */ 4738 [27] = RCAR_GP_PIN(2, 4), /* QSPI0_IO3 */ 4739 [28] = RCAR_GP_PIN(2, 3), /* QSPI0_IO2 */ 4740 [29] = RCAR_GP_PIN(2, 2), /* QSPI0_MISO/IO1 */ 4741 [30] = RCAR_GP_PIN(2, 1), /* QSPI0_MOSI/IO0 */ 4742 [31] = RCAR_GP_PIN(2, 0), /* QSPI0_SPCLK */ 4743 } }, 4744 { PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) { 4745 [0] = RCAR_GP_PIN(0, 4), /* D4 */ 4746 [1] = RCAR_GP_PIN(0, 3), /* D3 */ 4747 [2] = RCAR_GP_PIN(0, 2), /* D2 */ 4748 [3] = RCAR_GP_PIN(0, 1), /* D1 */ 4749 [4] = RCAR_GP_PIN(0, 0), /* D0 */ 4750 [5] = RCAR_GP_PIN(1, 22), /* WE0# */ 4751 [6] = RCAR_GP_PIN(1, 21), /* CS0# */ 4752 [7] = RCAR_GP_PIN(1, 20), /* CLKOUT */ 4753 [8] = RCAR_GP_PIN(1, 19), /* A19 */ 4754 [9] = RCAR_GP_PIN(1, 18), /* A18 */ 4755 [10] = RCAR_GP_PIN(1, 17), /* A17 */ 4756 [11] = RCAR_GP_PIN(1, 16), /* A16 */ 4757 [12] = RCAR_GP_PIN(1, 15), /* A15 */ 4758 [13] = RCAR_GP_PIN(1, 14), /* A14 */ 4759 [14] = RCAR_GP_PIN(1, 13), /* A13 */ 4760 [15] = RCAR_GP_PIN(1, 12), /* A12 */ 4761 [16] = RCAR_GP_PIN(1, 11), /* A11 */ 4762 [17] = RCAR_GP_PIN(1, 10), /* A10 */ 4763 [18] = RCAR_GP_PIN(1, 9), /* A9 */ 4764 [19] = RCAR_GP_PIN(1, 8), /* A8 */ 4765 [20] = RCAR_GP_PIN(1, 7), /* A7 */ 4766 [21] = RCAR_GP_PIN(1, 6), /* A6 */ 4767 [22] = RCAR_GP_PIN(1, 5), /* A5 */ 4768 [23] = RCAR_GP_PIN(1, 4), /* A4 */ 4769 [24] = RCAR_GP_PIN(1, 3), /* A3 */ 4770 [25] = RCAR_GP_PIN(1, 2), /* A2 */ 4771 [26] = RCAR_GP_PIN(1, 1), /* A1 */ 4772 [27] = RCAR_GP_PIN(1, 0), /* A0 */ 4773 [28] = PIN_NONE, 4774 [29] = PIN_NONE, 4775 [30] = RCAR_GP_PIN(2, 25), /* PUEN_EX_WAIT0 */ 4776 [31] = RCAR_GP_PIN(2, 24), /* PUEN_RD/WR# */ 4777 } }, 4778 { PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) { 4779 [0] = RCAR_GP_PIN(3, 1), /* SD0_CMD */ 4780 [1] = RCAR_GP_PIN(3, 0), /* SD0_CLK */ 4781 [2] = PIN_NUMBER('H', 1), /* ASEBRK */ 4782 [3] = PIN_NONE, 4783 [4] = PIN_NUMBER('G', 2), /* TDI */ 4784 [5] = PIN_NUMBER('F', 3), /* TMS */ 4785 [6] = PIN_NUMBER('F', 4), /* TCK */ 4786 [7] = PIN_NUMBER('F', 1), /* TRST# */ 4787 [8] = PIN_NONE, 4788 [9] = PIN_NONE, 4789 [10] = PIN_NONE, 4790 [11] = PIN_NONE, 4791 [12] = PIN_NONE, 4792 [13] = PIN_NONE, 4793 [14] = PIN_NONE, 4794 [15] = PIN_NUMBER('G', 3), /* FSCLKST# */ 4795 [16] = RCAR_GP_PIN(0, 17), /* SDA4 */ 4796 [17] = RCAR_GP_PIN(0, 16), /* SCL4 */ 4797 [18] = PIN_NONE, 4798 [19] = PIN_NONE, 4799 [20] = PIN_A_NUMBER('D', 3), /* PRESETOUT# */ 4800 [21] = RCAR_GP_PIN(0, 15), /* D15 */ 4801 [22] = RCAR_GP_PIN(0, 14), /* D14 */ 4802 [23] = RCAR_GP_PIN(0, 13), /* D13 */ 4803 [24] = RCAR_GP_PIN(0, 12), /* D12 */ 4804 [25] = RCAR_GP_PIN(0, 11), /* D11 */ 4805 [26] = RCAR_GP_PIN(0, 10), /* D10 */ 4806 [27] = RCAR_GP_PIN(0, 9), /* D9 */ 4807 [28] = RCAR_GP_PIN(0, 8), /* D8 */ 4808 [29] = RCAR_GP_PIN(0, 7), /* D7 */ 4809 [30] = RCAR_GP_PIN(0, 6), /* D6 */ 4810 [31] = RCAR_GP_PIN(0, 5), /* D5 */ 4811 } }, 4812 { PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) { 4813 [0] = RCAR_GP_PIN(5, 0), /* SCK0_A */ 4814 [1] = RCAR_GP_PIN(5, 4), /* RTS0#/TANS_A */ 4815 [2] = RCAR_GP_PIN(5, 3), /* CTS0#_A */ 4816 [3] = RCAR_GP_PIN(5, 2), /* TX0_A */ 4817 [4] = RCAR_GP_PIN(5, 1), /* RX0_A */ 4818 [5] = PIN_NONE, 4819 [6] = PIN_NONE, 4820 [7] = RCAR_GP_PIN(3, 15), /* SD1_WP */ 4821 [8] = RCAR_GP_PIN(3, 14), /* SD1_CD */ 4822 [9] = RCAR_GP_PIN(3, 13), /* SD0_WP */ 4823 [10] = RCAR_GP_PIN(3, 12), /* SD0_CD */ 4824 [11] = RCAR_GP_PIN(4, 10), /* SD3_DS */ 4825 [12] = RCAR_GP_PIN(4, 9), /* SD3_DAT7 */ 4826 [13] = RCAR_GP_PIN(4, 8), /* SD3_DAT6 */ 4827 [14] = RCAR_GP_PIN(4, 7), /* SD3_DAT5 */ 4828 [15] = RCAR_GP_PIN(4, 6), /* SD3_DAT4 */ 4829 [16] = RCAR_GP_PIN(4, 5), /* SD3_DAT3 */ 4830 [17] = RCAR_GP_PIN(4, 4), /* SD3_DAT2 */ 4831 [18] = RCAR_GP_PIN(4, 3), /* SD3_DAT1 */ 4832 [19] = RCAR_GP_PIN(4, 2), /* SD3_DAT0 */ 4833 [20] = RCAR_GP_PIN(4, 1), /* SD3_CMD */ 4834 [21] = RCAR_GP_PIN(4, 0), /* SD3_CLK */ 4835 [22] = RCAR_GP_PIN(3, 11), /* SD1_DAT3 */ 4836 [23] = RCAR_GP_PIN(3, 10), /* SD1_DAT2 */ 4837 [24] = RCAR_GP_PIN(3, 9), /* SD1_DAT1 */ 4838 [25] = RCAR_GP_PIN(3, 8), /* SD1_DAT0 */ 4839 [26] = RCAR_GP_PIN(3, 7), /* SD1_CMD */ 4840 [27] = RCAR_GP_PIN(3, 6), /* SD1_CLK */ 4841 [28] = RCAR_GP_PIN(3, 5), /* SD0_DAT3 */ 4842 [29] = RCAR_GP_PIN(3, 4), /* SD0_DAT2 */ 4843 [30] = RCAR_GP_PIN(3, 3), /* SD0_DAT1 */ 4844 [31] = RCAR_GP_PIN(3, 2), /* SD0_DAT0 */ 4845 } }, 4846 { PINMUX_BIAS_REG("PUEN4", 0xe6060410, "PUD4", 0xe6060450) { 4847 [0] = RCAR_GP_PIN(6, 8), /* AUDIO_CLKA */ 4848 [1] = RCAR_GP_PIN(6, 16), /* SSI_SDATA6 */ 4849 [2] = RCAR_GP_PIN(6, 15), /* SSI_WS6 */ 4850 [3] = RCAR_GP_PIN(6, 14), /* SSI_SCK6 */ 4851 [4] = RCAR_GP_PIN(6, 13), /* SSI_SDATA5 */ 4852 [5] = RCAR_GP_PIN(6, 12), /* SSI_WS5 */ 4853 [6] = RCAR_GP_PIN(6, 11), /* SSI_SCK5 */ 4854 [7] = RCAR_GP_PIN(6, 10), /* SSI_SDATA4 */ 4855 [8] = RCAR_GP_PIN(6, 7), /* SSI_SDATA3 */ 4856 [9] = RCAR_GP_PIN(6, 6), /* SSI_WS349 */ 4857 [10] = RCAR_GP_PIN(6, 5), /* SSI_SCK349 */ 4858 [11] = RCAR_GP_PIN(6, 4), /* SSI_SDATA2 */ 4859 [12] = RCAR_GP_PIN(6, 3), /* SSI_SDATA1 */ 4860 [13] = RCAR_GP_PIN(6, 2), /* SSI_SDATA0 */ 4861 [14] = RCAR_GP_PIN(6, 1), /* SSI_WS01239 */ 4862 [15] = RCAR_GP_PIN(6, 0), /* SSI_SCK01239 */ 4863 [16] = PIN_NUMBER('T', 21), /* MLB_REF */ 4864 [17] = RCAR_GP_PIN(5, 19), /* MLB_DAT */ 4865 [18] = RCAR_GP_PIN(5, 18), /* MLB_SIG */ 4866 [19] = RCAR_GP_PIN(5, 17), /* MLB_CLK */ 4867 [20] = RCAR_GP_PIN(5, 16), /* SSI_SDATA9 */ 4868 [21] = RCAR_GP_PIN(5, 15), /* MSIOF0_SS2 */ 4869 [22] = RCAR_GP_PIN(5, 14), /* MSIOF0_SS1 */ 4870 [23] = RCAR_GP_PIN(5, 13), /* MSIOF0_SYNC */ 4871 [24] = RCAR_GP_PIN(5, 12), /* MSIOF0_TXD */ 4872 [25] = RCAR_GP_PIN(5, 11), /* MSIOF0_RXD */ 4873 [26] = RCAR_GP_PIN(5, 10), /* MSIOF0_SCK */ 4874 [27] = RCAR_GP_PIN(5, 9), /* RX2_A */ 4875 [28] = RCAR_GP_PIN(5, 8), /* TX2_A */ 4876 [29] = RCAR_GP_PIN(5, 7), /* SCK2_A */ 4877 [30] = RCAR_GP_PIN(5, 6), /* TX1 */ 4878 [31] = RCAR_GP_PIN(5, 5), /* RX1 */ 4879 } }, 4880 { PINMUX_BIAS_REG("PUEN5", 0xe6060414, "PUD5", 0xe6060454) { 4881 [0] = PIN_NONE, 4882 [1] = PIN_NONE, 4883 [2] = PIN_NONE, 4884 [3] = PIN_NONE, 4885 [4] = PIN_NONE, 4886 [5] = PIN_NONE, 4887 [6] = PIN_NONE, 4888 [7] = PIN_NONE, 4889 [8] = PIN_NONE, 4890 [9] = PIN_NONE, 4891 [10] = PIN_NONE, 4892 [11] = PIN_NONE, 4893 [12] = PIN_NONE, 4894 [13] = PIN_NONE, 4895 [14] = PIN_NONE, 4896 [15] = PIN_NONE, 4897 [16] = PIN_NONE, 4898 [17] = PIN_NONE, 4899 [18] = PIN_NONE, 4900 [19] = PIN_NONE, 4901 [20] = PIN_NONE, 4902 [21] = PIN_NONE, 4903 [22] = PIN_NONE, 4904 [23] = PIN_NONE, 4905 [24] = PIN_NONE, 4906 [25] = PIN_NONE, 4907 [26] = PIN_NONE, 4908 [27] = PIN_NONE, 4909 [28] = PIN_NONE, 4910 [29] = PIN_NONE, 4911 [30] = RCAR_GP_PIN(6, 9), /* PUEN_USB30_OVC */ 4912 [31] = RCAR_GP_PIN(6, 17), /* PUEN_USB30_PWEN */ 4913 } }, 4914 { /* sentinel */ }, 4915}; 4916 4917static bool pin_has_pud(unsigned int pin) 4918{ 4919 /* Some pins are pull-up only */ 4920 switch (pin) { 4921 case RCAR_GP_PIN(6, 9): /* USB30_OVC */ 4922 return false; 4923 } 4924 4925 return true; 4926} 4927 4928static unsigned int r8a77990_pinmux_get_bias(struct sh_pfc *pfc, 4929 unsigned int pin) 4930{ 4931 const struct pinmux_bias_reg *reg; 4932 unsigned int bit; 4933 4934 reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit); 4935 if (!reg) 4936 return PIN_CONFIG_BIAS_DISABLE; 4937 4938 if (!(sh_pfc_read(pfc, reg->puen) & BIT(bit))) 4939 return PIN_CONFIG_BIAS_DISABLE; 4940 else if (!pin_has_pud(pin) || (sh_pfc_read(pfc, reg->pud) & BIT(bit))) 4941 return PIN_CONFIG_BIAS_PULL_UP; 4942 else 4943 return PIN_CONFIG_BIAS_PULL_DOWN; 4944} 4945 4946static void r8a77990_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin, 4947 unsigned int bias) 4948{ 4949 const struct pinmux_bias_reg *reg; 4950 u32 enable, updown; 4951 unsigned int bit; 4952 4953 reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit); 4954 if (!reg) 4955 return; 4956 4957 enable = sh_pfc_read(pfc, reg->puen) & ~BIT(bit); 4958 if (bias != PIN_CONFIG_BIAS_DISABLE) 4959 enable |= BIT(bit); 4960 4961 if (pin_has_pud(pin)) { 4962 updown = sh_pfc_read(pfc, reg->pud) & ~BIT(bit); 4963 if (bias == PIN_CONFIG_BIAS_PULL_UP) 4964 updown |= BIT(bit); 4965 4966 sh_pfc_write(pfc, reg->pud, updown); 4967 } 4968 sh_pfc_write(pfc, reg->puen, enable); 4969} 4970 4971static const struct sh_pfc_soc_operations r8a77990_pinmux_ops = { 4972 .pin_to_pocctrl = r8a77990_pin_to_pocctrl, 4973 .get_bias = r8a77990_pinmux_get_bias, 4974 .set_bias = r8a77990_pinmux_set_bias, 4975}; 4976 4977#ifdef CONFIG_PINCTRL_PFC_R8A774C0 4978const struct sh_pfc_soc_info r8a774c0_pinmux_info = { 4979 .name = "r8a774c0_pfc", 4980 .ops = &r8a77990_pinmux_ops, 4981 .unlock_reg = 0xe6060000, /* PMMR */ 4982 4983 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END }, 4984 4985 .pins = pinmux_pins, 4986 .nr_pins = ARRAY_SIZE(pinmux_pins), 4987 .groups = pinmux_groups.common, 4988 .nr_groups = ARRAY_SIZE(pinmux_groups.common), 4989 .functions = pinmux_functions.common, 4990 .nr_functions = ARRAY_SIZE(pinmux_functions.common), 4991 4992 .cfg_regs = pinmux_config_regs, 4993 .bias_regs = pinmux_bias_regs, 4994 .ioctrl_regs = pinmux_ioctrl_regs, 4995 4996 .pinmux_data = pinmux_data, 4997 .pinmux_data_size = ARRAY_SIZE(pinmux_data), 4998}; 4999#endif 5000 5001#ifdef CONFIG_PINCTRL_PFC_R8A77990 5002const struct sh_pfc_soc_info r8a77990_pinmux_info = { 5003 .name = "r8a77990_pfc", 5004 .ops = &r8a77990_pinmux_ops, 5005 .unlock_reg = 0xe6060000, /* PMMR */ 5006 5007 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END }, 5008 5009 .pins = pinmux_pins, 5010 .nr_pins = ARRAY_SIZE(pinmux_pins), 5011 .groups = pinmux_groups.common, 5012 .nr_groups = ARRAY_SIZE(pinmux_groups.common) + 5013 ARRAY_SIZE(pinmux_groups.automotive), 5014 .functions = pinmux_functions.common, 5015 .nr_functions = ARRAY_SIZE(pinmux_functions.common) + 5016 ARRAY_SIZE(pinmux_functions.automotive), 5017 5018 .cfg_regs = pinmux_config_regs, 5019 .bias_regs = pinmux_bias_regs, 5020 .ioctrl_regs = pinmux_ioctrl_regs, 5021 5022 .pinmux_data = pinmux_data, 5023 .pinmux_data_size = ARRAY_SIZE(pinmux_data), 5024}; 5025#endif