Linux kernel mirror (for testing)
git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel
os
linux
1/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
3 * Fibre Channel Host Bus Adapters. *
4 * Copyright (C) 2009-2016 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *******************************************************************/
20
21/* Macros to deal with bit fields. Each bit field must have 3 #defines
22 * associated with it (_SHIFT, _MASK, and _WORD).
23 * EG. For a bit field that is in the 7th bit of the "field4" field of a
24 * structure and is 2 bits in size the following #defines must exist:
25 * struct temp {
26 * uint32_t field1;
27 * uint32_t field2;
28 * uint32_t field3;
29 * uint32_t field4;
30 * #define example_bit_field_SHIFT 7
31 * #define example_bit_field_MASK 0x03
32 * #define example_bit_field_WORD field4
33 * uint32_t field5;
34 * };
35 * Then the macros below may be used to get or set the value of that field.
36 * EG. To get the value of the bit field from the above example:
37 * struct temp t1;
38 * value = bf_get(example_bit_field, &t1);
39 * And then to set that bit field:
40 * bf_set(example_bit_field, &t1, 2);
41 * Or clear that bit field:
42 * bf_set(example_bit_field, &t1, 0);
43 */
44#define bf_get_be32(name, ptr) \
45 ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
46#define bf_get_le32(name, ptr) \
47 ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
48#define bf_get(name, ptr) \
49 (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
50#define bf_set_le32(name, ptr, value) \
51 ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
52 name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
53 ~(name##_MASK << name##_SHIFT)))))
54#define bf_set(name, ptr, value) \
55 ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
56 ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
57
58struct dma_address {
59 uint32_t addr_lo;
60 uint32_t addr_hi;
61};
62
63struct lpfc_sli_intf {
64 uint32_t word0;
65#define lpfc_sli_intf_valid_SHIFT 29
66#define lpfc_sli_intf_valid_MASK 0x00000007
67#define lpfc_sli_intf_valid_WORD word0
68#define LPFC_SLI_INTF_VALID 6
69#define lpfc_sli_intf_sli_hint2_SHIFT 24
70#define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
71#define lpfc_sli_intf_sli_hint2_WORD word0
72#define LPFC_SLI_INTF_SLI_HINT2_NONE 0
73#define lpfc_sli_intf_sli_hint1_SHIFT 16
74#define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
75#define lpfc_sli_intf_sli_hint1_WORD word0
76#define LPFC_SLI_INTF_SLI_HINT1_NONE 0
77#define LPFC_SLI_INTF_SLI_HINT1_1 1
78#define LPFC_SLI_INTF_SLI_HINT1_2 2
79#define lpfc_sli_intf_if_type_SHIFT 12
80#define lpfc_sli_intf_if_type_MASK 0x0000000F
81#define lpfc_sli_intf_if_type_WORD word0
82#define LPFC_SLI_INTF_IF_TYPE_0 0
83#define LPFC_SLI_INTF_IF_TYPE_1 1
84#define LPFC_SLI_INTF_IF_TYPE_2 2
85#define lpfc_sli_intf_sli_family_SHIFT 8
86#define lpfc_sli_intf_sli_family_MASK 0x0000000F
87#define lpfc_sli_intf_sli_family_WORD word0
88#define LPFC_SLI_INTF_FAMILY_BE2 0x0
89#define LPFC_SLI_INTF_FAMILY_BE3 0x1
90#define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
91#define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
92#define lpfc_sli_intf_slirev_SHIFT 4
93#define lpfc_sli_intf_slirev_MASK 0x0000000F
94#define lpfc_sli_intf_slirev_WORD word0
95#define LPFC_SLI_INTF_REV_SLI3 3
96#define LPFC_SLI_INTF_REV_SLI4 4
97#define lpfc_sli_intf_func_type_SHIFT 0
98#define lpfc_sli_intf_func_type_MASK 0x00000001
99#define lpfc_sli_intf_func_type_WORD word0
100#define LPFC_SLI_INTF_IF_TYPE_PHYS 0
101#define LPFC_SLI_INTF_IF_TYPE_VIRT 1
102};
103
104#define LPFC_SLI4_MBX_EMBED true
105#define LPFC_SLI4_MBX_NEMBED false
106
107#define LPFC_SLI4_MB_WORD_COUNT 64
108#define LPFC_MAX_MQ_PAGE 8
109#define LPFC_MAX_WQ_PAGE_V0 4
110#define LPFC_MAX_WQ_PAGE 8
111#define LPFC_MAX_CQ_PAGE 4
112#define LPFC_MAX_EQ_PAGE 8
113
114#define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
115#define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
116#define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
117
118/* Define SLI4 Alignment requirements. */
119#define LPFC_ALIGN_16_BYTE 16
120#define LPFC_ALIGN_64_BYTE 64
121
122/* Define SLI4 specific definitions. */
123#define LPFC_MQ_CQE_BYTE_OFFSET 256
124#define LPFC_MBX_CMD_HDR_LENGTH 16
125#define LPFC_MBX_ERROR_RANGE 0x4000
126#define LPFC_BMBX_BIT1_ADDR_HI 0x2
127#define LPFC_BMBX_BIT1_ADDR_LO 0
128#define LPFC_RPI_HDR_COUNT 64
129#define LPFC_HDR_TEMPLATE_SIZE 4096
130#define LPFC_RPI_ALLOC_ERROR 0xFFFF
131#define LPFC_FCF_RECORD_WD_CNT 132
132#define LPFC_ENTIRE_FCF_DATABASE 0
133#define LPFC_DFLT_FCF_INDEX 0
134
135/* Virtual function numbers */
136#define LPFC_VF0 0
137#define LPFC_VF1 1
138#define LPFC_VF2 2
139#define LPFC_VF3 3
140#define LPFC_VF4 4
141#define LPFC_VF5 5
142#define LPFC_VF6 6
143#define LPFC_VF7 7
144#define LPFC_VF8 8
145#define LPFC_VF9 9
146#define LPFC_VF10 10
147#define LPFC_VF11 11
148#define LPFC_VF12 12
149#define LPFC_VF13 13
150#define LPFC_VF14 14
151#define LPFC_VF15 15
152#define LPFC_VF16 16
153#define LPFC_VF17 17
154#define LPFC_VF18 18
155#define LPFC_VF19 19
156#define LPFC_VF20 20
157#define LPFC_VF21 21
158#define LPFC_VF22 22
159#define LPFC_VF23 23
160#define LPFC_VF24 24
161#define LPFC_VF25 25
162#define LPFC_VF26 26
163#define LPFC_VF27 27
164#define LPFC_VF28 28
165#define LPFC_VF29 29
166#define LPFC_VF30 30
167#define LPFC_VF31 31
168
169/* PCI function numbers */
170#define LPFC_PCI_FUNC0 0
171#define LPFC_PCI_FUNC1 1
172#define LPFC_PCI_FUNC2 2
173#define LPFC_PCI_FUNC3 3
174#define LPFC_PCI_FUNC4 4
175
176/* SLI4 interface type-2 PDEV_CTL register */
177#define LPFC_CTL_PDEV_CTL_OFFSET 0x414
178#define LPFC_CTL_PDEV_CTL_DRST 0x00000001
179#define LPFC_CTL_PDEV_CTL_FRST 0x00000002
180#define LPFC_CTL_PDEV_CTL_DD 0x00000004
181#define LPFC_CTL_PDEV_CTL_LC 0x00000008
182#define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
183#define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
184#define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
185
186#define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
187
188/* Active interrupt test count */
189#define LPFC_ACT_INTR_CNT 4
190
191/* Algrithmns for scheduling FCP commands to WQs */
192#define LPFC_FCP_SCHED_ROUND_ROBIN 0
193#define LPFC_FCP_SCHED_BY_CPU 1
194
195/* Delay Multiplier constant */
196#define LPFC_DMULT_CONST 651042
197
198/* Configuration of Interrupts / sec for entire HBA port */
199#define LPFC_MIN_IMAX 5000
200#define LPFC_MAX_IMAX 5000000
201#define LPFC_DEF_IMAX 50000
202
203#define LPFC_MIN_CPU_MAP 0
204#define LPFC_MAX_CPU_MAP 2
205#define LPFC_HBA_CPU_MAP 1
206#define LPFC_DRIVER_CPU_MAP 2 /* Default */
207
208/* PORT_CAPABILITIES constants. */
209#define LPFC_MAX_SUPPORTED_PAGES 8
210
211struct ulp_bde64 {
212 union ULP_BDE_TUS {
213 uint32_t w;
214 struct {
215#ifdef __BIG_ENDIAN_BITFIELD
216 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
217 VALUE !! */
218 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
219#else /* __LITTLE_ENDIAN_BITFIELD */
220 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
221 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
222 VALUE !! */
223#endif
224#define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
225#define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
226#define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
227#define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
228#define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
229#define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
230#define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
231 } f;
232 } tus;
233 uint32_t addrLow;
234 uint32_t addrHigh;
235};
236
237/* Maximun size of immediate data that can fit into a 128 byte WQE */
238#define LPFC_MAX_BDE_IMM_SIZE 64
239
240struct lpfc_sli4_flags {
241 uint32_t word0;
242#define lpfc_idx_rsrc_rdy_SHIFT 0
243#define lpfc_idx_rsrc_rdy_MASK 0x00000001
244#define lpfc_idx_rsrc_rdy_WORD word0
245#define LPFC_IDX_RSRC_RDY 1
246#define lpfc_rpi_rsrc_rdy_SHIFT 1
247#define lpfc_rpi_rsrc_rdy_MASK 0x00000001
248#define lpfc_rpi_rsrc_rdy_WORD word0
249#define LPFC_RPI_RSRC_RDY 1
250#define lpfc_vpi_rsrc_rdy_SHIFT 2
251#define lpfc_vpi_rsrc_rdy_MASK 0x00000001
252#define lpfc_vpi_rsrc_rdy_WORD word0
253#define LPFC_VPI_RSRC_RDY 1
254#define lpfc_vfi_rsrc_rdy_SHIFT 3
255#define lpfc_vfi_rsrc_rdy_MASK 0x00000001
256#define lpfc_vfi_rsrc_rdy_WORD word0
257#define LPFC_VFI_RSRC_RDY 1
258};
259
260struct sli4_bls_rsp {
261 uint32_t word0_rsvd; /* Word0 must be reserved */
262 uint32_t word1;
263#define lpfc_abts_orig_SHIFT 0
264#define lpfc_abts_orig_MASK 0x00000001
265#define lpfc_abts_orig_WORD word1
266#define LPFC_ABTS_UNSOL_RSP 1
267#define LPFC_ABTS_UNSOL_INT 0
268 uint32_t word2;
269#define lpfc_abts_rxid_SHIFT 0
270#define lpfc_abts_rxid_MASK 0x0000FFFF
271#define lpfc_abts_rxid_WORD word2
272#define lpfc_abts_oxid_SHIFT 16
273#define lpfc_abts_oxid_MASK 0x0000FFFF
274#define lpfc_abts_oxid_WORD word2
275 uint32_t word3;
276#define lpfc_vndr_code_SHIFT 0
277#define lpfc_vndr_code_MASK 0x000000FF
278#define lpfc_vndr_code_WORD word3
279#define lpfc_rsn_expln_SHIFT 8
280#define lpfc_rsn_expln_MASK 0x000000FF
281#define lpfc_rsn_expln_WORD word3
282#define lpfc_rsn_code_SHIFT 16
283#define lpfc_rsn_code_MASK 0x000000FF
284#define lpfc_rsn_code_WORD word3
285
286 uint32_t word4;
287 uint32_t word5_rsvd; /* Word5 must be reserved */
288};
289
290/* event queue entry structure */
291struct lpfc_eqe {
292 uint32_t word0;
293#define lpfc_eqe_resource_id_SHIFT 16
294#define lpfc_eqe_resource_id_MASK 0x0000FFFF
295#define lpfc_eqe_resource_id_WORD word0
296#define lpfc_eqe_minor_code_SHIFT 4
297#define lpfc_eqe_minor_code_MASK 0x00000FFF
298#define lpfc_eqe_minor_code_WORD word0
299#define lpfc_eqe_major_code_SHIFT 1
300#define lpfc_eqe_major_code_MASK 0x00000007
301#define lpfc_eqe_major_code_WORD word0
302#define lpfc_eqe_valid_SHIFT 0
303#define lpfc_eqe_valid_MASK 0x00000001
304#define lpfc_eqe_valid_WORD word0
305};
306
307/* completion queue entry structure (common fields for all cqe types) */
308struct lpfc_cqe {
309 uint32_t reserved0;
310 uint32_t reserved1;
311 uint32_t reserved2;
312 uint32_t word3;
313#define lpfc_cqe_valid_SHIFT 31
314#define lpfc_cqe_valid_MASK 0x00000001
315#define lpfc_cqe_valid_WORD word3
316#define lpfc_cqe_code_SHIFT 16
317#define lpfc_cqe_code_MASK 0x000000FF
318#define lpfc_cqe_code_WORD word3
319};
320
321/* Completion Queue Entry Status Codes */
322#define CQE_STATUS_SUCCESS 0x0
323#define CQE_STATUS_FCP_RSP_FAILURE 0x1
324#define CQE_STATUS_REMOTE_STOP 0x2
325#define CQE_STATUS_LOCAL_REJECT 0x3
326#define CQE_STATUS_NPORT_RJT 0x4
327#define CQE_STATUS_FABRIC_RJT 0x5
328#define CQE_STATUS_NPORT_BSY 0x6
329#define CQE_STATUS_FABRIC_BSY 0x7
330#define CQE_STATUS_INTERMED_RSP 0x8
331#define CQE_STATUS_LS_RJT 0x9
332#define CQE_STATUS_CMD_REJECT 0xb
333#define CQE_STATUS_FCP_TGT_LENCHECK 0xc
334#define CQE_STATUS_NEED_BUFF_ENTRY 0xf
335#define CQE_STATUS_DI_ERROR 0x16
336
337/* Used when mapping CQE status to IOCB */
338#define LPFC_IOCB_STATUS_MASK 0xf
339
340/* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
341#define CQE_HW_STATUS_NO_ERR 0x0
342#define CQE_HW_STATUS_UNDERRUN 0x1
343#define CQE_HW_STATUS_OVERRUN 0x2
344
345/* Completion Queue Entry Codes */
346#define CQE_CODE_COMPL_WQE 0x1
347#define CQE_CODE_RELEASE_WQE 0x2
348#define CQE_CODE_RECEIVE 0x4
349#define CQE_CODE_XRI_ABORTED 0x5
350#define CQE_CODE_RECEIVE_V1 0x9
351
352/*
353 * Define mask value for xri_aborted and wcqe completed CQE extended status.
354 * Currently, extended status is limited to 9 bits (0x0 -> 0x103) .
355 */
356#define WCQE_PARAM_MASK 0x1FF
357
358/* completion queue entry for wqe completions */
359struct lpfc_wcqe_complete {
360 uint32_t word0;
361#define lpfc_wcqe_c_request_tag_SHIFT 16
362#define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
363#define lpfc_wcqe_c_request_tag_WORD word0
364#define lpfc_wcqe_c_status_SHIFT 8
365#define lpfc_wcqe_c_status_MASK 0x000000FF
366#define lpfc_wcqe_c_status_WORD word0
367#define lpfc_wcqe_c_hw_status_SHIFT 0
368#define lpfc_wcqe_c_hw_status_MASK 0x000000FF
369#define lpfc_wcqe_c_hw_status_WORD word0
370 uint32_t total_data_placed;
371 uint32_t parameter;
372#define lpfc_wcqe_c_bg_edir_SHIFT 5
373#define lpfc_wcqe_c_bg_edir_MASK 0x00000001
374#define lpfc_wcqe_c_bg_edir_WORD parameter
375#define lpfc_wcqe_c_bg_tdpv_SHIFT 3
376#define lpfc_wcqe_c_bg_tdpv_MASK 0x00000001
377#define lpfc_wcqe_c_bg_tdpv_WORD parameter
378#define lpfc_wcqe_c_bg_re_SHIFT 2
379#define lpfc_wcqe_c_bg_re_MASK 0x00000001
380#define lpfc_wcqe_c_bg_re_WORD parameter
381#define lpfc_wcqe_c_bg_ae_SHIFT 1
382#define lpfc_wcqe_c_bg_ae_MASK 0x00000001
383#define lpfc_wcqe_c_bg_ae_WORD parameter
384#define lpfc_wcqe_c_bg_ge_SHIFT 0
385#define lpfc_wcqe_c_bg_ge_MASK 0x00000001
386#define lpfc_wcqe_c_bg_ge_WORD parameter
387 uint32_t word3;
388#define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
389#define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
390#define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
391#define lpfc_wcqe_c_xb_SHIFT 28
392#define lpfc_wcqe_c_xb_MASK 0x00000001
393#define lpfc_wcqe_c_xb_WORD word3
394#define lpfc_wcqe_c_pv_SHIFT 27
395#define lpfc_wcqe_c_pv_MASK 0x00000001
396#define lpfc_wcqe_c_pv_WORD word3
397#define lpfc_wcqe_c_priority_SHIFT 24
398#define lpfc_wcqe_c_priority_MASK 0x00000007
399#define lpfc_wcqe_c_priority_WORD word3
400#define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
401#define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
402#define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
403};
404
405/* completion queue entry for wqe release */
406struct lpfc_wcqe_release {
407 uint32_t reserved0;
408 uint32_t reserved1;
409 uint32_t word2;
410#define lpfc_wcqe_r_wq_id_SHIFT 16
411#define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
412#define lpfc_wcqe_r_wq_id_WORD word2
413#define lpfc_wcqe_r_wqe_index_SHIFT 0
414#define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
415#define lpfc_wcqe_r_wqe_index_WORD word2
416 uint32_t word3;
417#define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
418#define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
419#define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
420#define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
421#define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
422#define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
423};
424
425struct sli4_wcqe_xri_aborted {
426 uint32_t word0;
427#define lpfc_wcqe_xa_status_SHIFT 8
428#define lpfc_wcqe_xa_status_MASK 0x000000FF
429#define lpfc_wcqe_xa_status_WORD word0
430 uint32_t parameter;
431 uint32_t word2;
432#define lpfc_wcqe_xa_remote_xid_SHIFT 16
433#define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
434#define lpfc_wcqe_xa_remote_xid_WORD word2
435#define lpfc_wcqe_xa_xri_SHIFT 0
436#define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
437#define lpfc_wcqe_xa_xri_WORD word2
438 uint32_t word3;
439#define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
440#define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
441#define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
442#define lpfc_wcqe_xa_ia_SHIFT 30
443#define lpfc_wcqe_xa_ia_MASK 0x00000001
444#define lpfc_wcqe_xa_ia_WORD word3
445#define CQE_XRI_ABORTED_IA_REMOTE 0
446#define CQE_XRI_ABORTED_IA_LOCAL 1
447#define lpfc_wcqe_xa_br_SHIFT 29
448#define lpfc_wcqe_xa_br_MASK 0x00000001
449#define lpfc_wcqe_xa_br_WORD word3
450#define CQE_XRI_ABORTED_BR_BA_ACC 0
451#define CQE_XRI_ABORTED_BR_BA_RJT 1
452#define lpfc_wcqe_xa_eo_SHIFT 28
453#define lpfc_wcqe_xa_eo_MASK 0x00000001
454#define lpfc_wcqe_xa_eo_WORD word3
455#define CQE_XRI_ABORTED_EO_REMOTE 0
456#define CQE_XRI_ABORTED_EO_LOCAL 1
457#define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
458#define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
459#define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
460};
461
462/* completion queue entry structure for rqe completion */
463struct lpfc_rcqe {
464 uint32_t word0;
465#define lpfc_rcqe_bindex_SHIFT 16
466#define lpfc_rcqe_bindex_MASK 0x0000FFF
467#define lpfc_rcqe_bindex_WORD word0
468#define lpfc_rcqe_status_SHIFT 8
469#define lpfc_rcqe_status_MASK 0x000000FF
470#define lpfc_rcqe_status_WORD word0
471#define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
472#define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
473#define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
474#define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
475 uint32_t word1;
476#define lpfc_rcqe_fcf_id_v1_SHIFT 0
477#define lpfc_rcqe_fcf_id_v1_MASK 0x0000003F
478#define lpfc_rcqe_fcf_id_v1_WORD word1
479 uint32_t word2;
480#define lpfc_rcqe_length_SHIFT 16
481#define lpfc_rcqe_length_MASK 0x0000FFFF
482#define lpfc_rcqe_length_WORD word2
483#define lpfc_rcqe_rq_id_SHIFT 6
484#define lpfc_rcqe_rq_id_MASK 0x000003FF
485#define lpfc_rcqe_rq_id_WORD word2
486#define lpfc_rcqe_fcf_id_SHIFT 0
487#define lpfc_rcqe_fcf_id_MASK 0x0000003F
488#define lpfc_rcqe_fcf_id_WORD word2
489#define lpfc_rcqe_rq_id_v1_SHIFT 0
490#define lpfc_rcqe_rq_id_v1_MASK 0x0000FFFF
491#define lpfc_rcqe_rq_id_v1_WORD word2
492 uint32_t word3;
493#define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
494#define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
495#define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
496#define lpfc_rcqe_port_SHIFT 30
497#define lpfc_rcqe_port_MASK 0x00000001
498#define lpfc_rcqe_port_WORD word3
499#define lpfc_rcqe_hdr_length_SHIFT 24
500#define lpfc_rcqe_hdr_length_MASK 0x0000001F
501#define lpfc_rcqe_hdr_length_WORD word3
502#define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
503#define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
504#define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
505#define lpfc_rcqe_eof_SHIFT 8
506#define lpfc_rcqe_eof_MASK 0x000000FF
507#define lpfc_rcqe_eof_WORD word3
508#define FCOE_EOFn 0x41
509#define FCOE_EOFt 0x42
510#define FCOE_EOFni 0x49
511#define FCOE_EOFa 0x50
512#define lpfc_rcqe_sof_SHIFT 0
513#define lpfc_rcqe_sof_MASK 0x000000FF
514#define lpfc_rcqe_sof_WORD word3
515#define FCOE_SOFi2 0x2d
516#define FCOE_SOFi3 0x2e
517#define FCOE_SOFn2 0x35
518#define FCOE_SOFn3 0x36
519};
520
521struct lpfc_rqe {
522 uint32_t address_hi;
523 uint32_t address_lo;
524};
525
526/* buffer descriptors */
527struct lpfc_bde4 {
528 uint32_t addr_hi;
529 uint32_t addr_lo;
530 uint32_t word2;
531#define lpfc_bde4_last_SHIFT 31
532#define lpfc_bde4_last_MASK 0x00000001
533#define lpfc_bde4_last_WORD word2
534#define lpfc_bde4_sge_offset_SHIFT 0
535#define lpfc_bde4_sge_offset_MASK 0x000003FF
536#define lpfc_bde4_sge_offset_WORD word2
537 uint32_t word3;
538#define lpfc_bde4_length_SHIFT 0
539#define lpfc_bde4_length_MASK 0x000000FF
540#define lpfc_bde4_length_WORD word3
541};
542
543struct lpfc_register {
544 uint32_t word0;
545};
546
547#define LPFC_PORT_SEM_UE_RECOVERABLE 0xE000
548#define LPFC_PORT_SEM_MASK 0xF000
549/* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
550#define LPFC_UERR_STATUS_HI 0x00A4
551#define LPFC_UERR_STATUS_LO 0x00A0
552#define LPFC_UE_MASK_HI 0x00AC
553#define LPFC_UE_MASK_LO 0x00A8
554
555/* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
556#define LPFC_SLI_INTF 0x0058
557
558#define LPFC_CTL_PORT_SEM_OFFSET 0x400
559#define lpfc_port_smphr_perr_SHIFT 31
560#define lpfc_port_smphr_perr_MASK 0x1
561#define lpfc_port_smphr_perr_WORD word0
562#define lpfc_port_smphr_sfi_SHIFT 30
563#define lpfc_port_smphr_sfi_MASK 0x1
564#define lpfc_port_smphr_sfi_WORD word0
565#define lpfc_port_smphr_nip_SHIFT 29
566#define lpfc_port_smphr_nip_MASK 0x1
567#define lpfc_port_smphr_nip_WORD word0
568#define lpfc_port_smphr_ipc_SHIFT 28
569#define lpfc_port_smphr_ipc_MASK 0x1
570#define lpfc_port_smphr_ipc_WORD word0
571#define lpfc_port_smphr_scr1_SHIFT 27
572#define lpfc_port_smphr_scr1_MASK 0x1
573#define lpfc_port_smphr_scr1_WORD word0
574#define lpfc_port_smphr_scr2_SHIFT 26
575#define lpfc_port_smphr_scr2_MASK 0x1
576#define lpfc_port_smphr_scr2_WORD word0
577#define lpfc_port_smphr_host_scratch_SHIFT 16
578#define lpfc_port_smphr_host_scratch_MASK 0xFF
579#define lpfc_port_smphr_host_scratch_WORD word0
580#define lpfc_port_smphr_port_status_SHIFT 0
581#define lpfc_port_smphr_port_status_MASK 0xFFFF
582#define lpfc_port_smphr_port_status_WORD word0
583
584#define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
585#define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
586#define LPFC_POST_STAGE_HOST_RDY 0x0002
587#define LPFC_POST_STAGE_BE_RESET 0x0003
588#define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
589#define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
590#define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
591#define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
592#define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
593#define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
594#define LPFC_POST_STAGE_DDR_TEST_START 0x0400
595#define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
596#define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
597#define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
598#define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
599#define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
600#define LPFC_POST_STAGE_ARMFW_START 0x0800
601#define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
602#define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
603#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
604#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
605#define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
606#define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
607#define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
608#define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
609#define LPFC_POST_STAGE_PARSE_XML 0x0B04
610#define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
611#define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
612#define LPFC_POST_STAGE_RC_DONE 0x0B07
613#define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
614#define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
615#define LPFC_POST_STAGE_PORT_READY 0xC000
616#define LPFC_POST_STAGE_PORT_UE 0xF000
617
618#define LPFC_CTL_PORT_STA_OFFSET 0x404
619#define lpfc_sliport_status_err_SHIFT 31
620#define lpfc_sliport_status_err_MASK 0x1
621#define lpfc_sliport_status_err_WORD word0
622#define lpfc_sliport_status_end_SHIFT 30
623#define lpfc_sliport_status_end_MASK 0x1
624#define lpfc_sliport_status_end_WORD word0
625#define lpfc_sliport_status_oti_SHIFT 29
626#define lpfc_sliport_status_oti_MASK 0x1
627#define lpfc_sliport_status_oti_WORD word0
628#define lpfc_sliport_status_rn_SHIFT 24
629#define lpfc_sliport_status_rn_MASK 0x1
630#define lpfc_sliport_status_rn_WORD word0
631#define lpfc_sliport_status_rdy_SHIFT 23
632#define lpfc_sliport_status_rdy_MASK 0x1
633#define lpfc_sliport_status_rdy_WORD word0
634#define MAX_IF_TYPE_2_RESETS 6
635
636#define LPFC_CTL_PORT_CTL_OFFSET 0x408
637#define lpfc_sliport_ctrl_end_SHIFT 30
638#define lpfc_sliport_ctrl_end_MASK 0x1
639#define lpfc_sliport_ctrl_end_WORD word0
640#define LPFC_SLIPORT_LITTLE_ENDIAN 0
641#define LPFC_SLIPORT_BIG_ENDIAN 1
642#define lpfc_sliport_ctrl_ip_SHIFT 27
643#define lpfc_sliport_ctrl_ip_MASK 0x1
644#define lpfc_sliport_ctrl_ip_WORD word0
645#define LPFC_SLIPORT_INIT_PORT 1
646
647#define LPFC_CTL_PORT_ER1_OFFSET 0x40C
648#define LPFC_CTL_PORT_ER2_OFFSET 0x410
649
650/* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
651 * reside in BAR 2.
652 */
653#define LPFC_SLIPORT_IF0_SMPHR 0x00AC
654
655#define LPFC_IMR_MASK_ALL 0xFFFFFFFF
656#define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
657
658#define LPFC_HST_ISR0 0x0C18
659#define LPFC_HST_ISR1 0x0C1C
660#define LPFC_HST_ISR2 0x0C20
661#define LPFC_HST_ISR3 0x0C24
662#define LPFC_HST_ISR4 0x0C28
663
664#define LPFC_HST_IMR0 0x0C48
665#define LPFC_HST_IMR1 0x0C4C
666#define LPFC_HST_IMR2 0x0C50
667#define LPFC_HST_IMR3 0x0C54
668#define LPFC_HST_IMR4 0x0C58
669
670#define LPFC_HST_ISCR0 0x0C78
671#define LPFC_HST_ISCR1 0x0C7C
672#define LPFC_HST_ISCR2 0x0C80
673#define LPFC_HST_ISCR3 0x0C84
674#define LPFC_HST_ISCR4 0x0C88
675
676#define LPFC_SLI4_INTR0 BIT0
677#define LPFC_SLI4_INTR1 BIT1
678#define LPFC_SLI4_INTR2 BIT2
679#define LPFC_SLI4_INTR3 BIT3
680#define LPFC_SLI4_INTR4 BIT4
681#define LPFC_SLI4_INTR5 BIT5
682#define LPFC_SLI4_INTR6 BIT6
683#define LPFC_SLI4_INTR7 BIT7
684#define LPFC_SLI4_INTR8 BIT8
685#define LPFC_SLI4_INTR9 BIT9
686#define LPFC_SLI4_INTR10 BIT10
687#define LPFC_SLI4_INTR11 BIT11
688#define LPFC_SLI4_INTR12 BIT12
689#define LPFC_SLI4_INTR13 BIT13
690#define LPFC_SLI4_INTR14 BIT14
691#define LPFC_SLI4_INTR15 BIT15
692#define LPFC_SLI4_INTR16 BIT16
693#define LPFC_SLI4_INTR17 BIT17
694#define LPFC_SLI4_INTR18 BIT18
695#define LPFC_SLI4_INTR19 BIT19
696#define LPFC_SLI4_INTR20 BIT20
697#define LPFC_SLI4_INTR21 BIT21
698#define LPFC_SLI4_INTR22 BIT22
699#define LPFC_SLI4_INTR23 BIT23
700#define LPFC_SLI4_INTR24 BIT24
701#define LPFC_SLI4_INTR25 BIT25
702#define LPFC_SLI4_INTR26 BIT26
703#define LPFC_SLI4_INTR27 BIT27
704#define LPFC_SLI4_INTR28 BIT28
705#define LPFC_SLI4_INTR29 BIT29
706#define LPFC_SLI4_INTR30 BIT30
707#define LPFC_SLI4_INTR31 BIT31
708
709/*
710 * The Doorbell registers defined here exist in different BAR
711 * register sets depending on the UCNA Port's reported if_type
712 * value. For UCNA ports running SLI4 and if_type 0, they reside in
713 * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
714 * BAR0. The offsets are the same so the driver must account for
715 * any base address difference.
716 */
717#define LPFC_ULP0_RQ_DOORBELL 0x00A0
718#define LPFC_ULP1_RQ_DOORBELL 0x00C0
719#define lpfc_rq_db_list_fm_num_posted_SHIFT 24
720#define lpfc_rq_db_list_fm_num_posted_MASK 0x00FF
721#define lpfc_rq_db_list_fm_num_posted_WORD word0
722#define lpfc_rq_db_list_fm_index_SHIFT 16
723#define lpfc_rq_db_list_fm_index_MASK 0x00FF
724#define lpfc_rq_db_list_fm_index_WORD word0
725#define lpfc_rq_db_list_fm_id_SHIFT 0
726#define lpfc_rq_db_list_fm_id_MASK 0xFFFF
727#define lpfc_rq_db_list_fm_id_WORD word0
728#define lpfc_rq_db_ring_fm_num_posted_SHIFT 16
729#define lpfc_rq_db_ring_fm_num_posted_MASK 0x3FFF
730#define lpfc_rq_db_ring_fm_num_posted_WORD word0
731#define lpfc_rq_db_ring_fm_id_SHIFT 0
732#define lpfc_rq_db_ring_fm_id_MASK 0xFFFF
733#define lpfc_rq_db_ring_fm_id_WORD word0
734
735#define LPFC_ULP0_WQ_DOORBELL 0x0040
736#define LPFC_ULP1_WQ_DOORBELL 0x0060
737#define lpfc_wq_db_list_fm_num_posted_SHIFT 24
738#define lpfc_wq_db_list_fm_num_posted_MASK 0x00FF
739#define lpfc_wq_db_list_fm_num_posted_WORD word0
740#define lpfc_wq_db_list_fm_index_SHIFT 16
741#define lpfc_wq_db_list_fm_index_MASK 0x00FF
742#define lpfc_wq_db_list_fm_index_WORD word0
743#define lpfc_wq_db_list_fm_id_SHIFT 0
744#define lpfc_wq_db_list_fm_id_MASK 0xFFFF
745#define lpfc_wq_db_list_fm_id_WORD word0
746#define lpfc_wq_db_ring_fm_num_posted_SHIFT 16
747#define lpfc_wq_db_ring_fm_num_posted_MASK 0x3FFF
748#define lpfc_wq_db_ring_fm_num_posted_WORD word0
749#define lpfc_wq_db_ring_fm_id_SHIFT 0
750#define lpfc_wq_db_ring_fm_id_MASK 0xFFFF
751#define lpfc_wq_db_ring_fm_id_WORD word0
752
753#define LPFC_EQCQ_DOORBELL 0x0120
754#define lpfc_eqcq_doorbell_se_SHIFT 31
755#define lpfc_eqcq_doorbell_se_MASK 0x0001
756#define lpfc_eqcq_doorbell_se_WORD word0
757#define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
758#define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
759#define lpfc_eqcq_doorbell_arm_SHIFT 29
760#define lpfc_eqcq_doorbell_arm_MASK 0x0001
761#define lpfc_eqcq_doorbell_arm_WORD word0
762#define lpfc_eqcq_doorbell_num_released_SHIFT 16
763#define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
764#define lpfc_eqcq_doorbell_num_released_WORD word0
765#define lpfc_eqcq_doorbell_qt_SHIFT 10
766#define lpfc_eqcq_doorbell_qt_MASK 0x0001
767#define lpfc_eqcq_doorbell_qt_WORD word0
768#define LPFC_QUEUE_TYPE_COMPLETION 0
769#define LPFC_QUEUE_TYPE_EVENT 1
770#define lpfc_eqcq_doorbell_eqci_SHIFT 9
771#define lpfc_eqcq_doorbell_eqci_MASK 0x0001
772#define lpfc_eqcq_doorbell_eqci_WORD word0
773#define lpfc_eqcq_doorbell_cqid_lo_SHIFT 0
774#define lpfc_eqcq_doorbell_cqid_lo_MASK 0x03FF
775#define lpfc_eqcq_doorbell_cqid_lo_WORD word0
776#define lpfc_eqcq_doorbell_cqid_hi_SHIFT 11
777#define lpfc_eqcq_doorbell_cqid_hi_MASK 0x001F
778#define lpfc_eqcq_doorbell_cqid_hi_WORD word0
779#define lpfc_eqcq_doorbell_eqid_lo_SHIFT 0
780#define lpfc_eqcq_doorbell_eqid_lo_MASK 0x01FF
781#define lpfc_eqcq_doorbell_eqid_lo_WORD word0
782#define lpfc_eqcq_doorbell_eqid_hi_SHIFT 11
783#define lpfc_eqcq_doorbell_eqid_hi_MASK 0x001F
784#define lpfc_eqcq_doorbell_eqid_hi_WORD word0
785#define LPFC_CQID_HI_FIELD_SHIFT 10
786#define LPFC_EQID_HI_FIELD_SHIFT 9
787
788#define LPFC_BMBX 0x0160
789#define lpfc_bmbx_addr_SHIFT 2
790#define lpfc_bmbx_addr_MASK 0x3FFFFFFF
791#define lpfc_bmbx_addr_WORD word0
792#define lpfc_bmbx_hi_SHIFT 1
793#define lpfc_bmbx_hi_MASK 0x0001
794#define lpfc_bmbx_hi_WORD word0
795#define lpfc_bmbx_rdy_SHIFT 0
796#define lpfc_bmbx_rdy_MASK 0x0001
797#define lpfc_bmbx_rdy_WORD word0
798
799#define LPFC_MQ_DOORBELL 0x0140
800#define lpfc_mq_doorbell_num_posted_SHIFT 16
801#define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
802#define lpfc_mq_doorbell_num_posted_WORD word0
803#define lpfc_mq_doorbell_id_SHIFT 0
804#define lpfc_mq_doorbell_id_MASK 0xFFFF
805#define lpfc_mq_doorbell_id_WORD word0
806
807struct lpfc_sli4_cfg_mhdr {
808 uint32_t word1;
809#define lpfc_mbox_hdr_emb_SHIFT 0
810#define lpfc_mbox_hdr_emb_MASK 0x00000001
811#define lpfc_mbox_hdr_emb_WORD word1
812#define lpfc_mbox_hdr_sge_cnt_SHIFT 3
813#define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
814#define lpfc_mbox_hdr_sge_cnt_WORD word1
815 uint32_t payload_length;
816 uint32_t tag_lo;
817 uint32_t tag_hi;
818 uint32_t reserved5;
819};
820
821union lpfc_sli4_cfg_shdr {
822 struct {
823 uint32_t word6;
824#define lpfc_mbox_hdr_opcode_SHIFT 0
825#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
826#define lpfc_mbox_hdr_opcode_WORD word6
827#define lpfc_mbox_hdr_subsystem_SHIFT 8
828#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
829#define lpfc_mbox_hdr_subsystem_WORD word6
830#define lpfc_mbox_hdr_port_number_SHIFT 16
831#define lpfc_mbox_hdr_port_number_MASK 0x000000FF
832#define lpfc_mbox_hdr_port_number_WORD word6
833#define lpfc_mbox_hdr_domain_SHIFT 24
834#define lpfc_mbox_hdr_domain_MASK 0x000000FF
835#define lpfc_mbox_hdr_domain_WORD word6
836 uint32_t timeout;
837 uint32_t request_length;
838 uint32_t word9;
839#define lpfc_mbox_hdr_version_SHIFT 0
840#define lpfc_mbox_hdr_version_MASK 0x000000FF
841#define lpfc_mbox_hdr_version_WORD word9
842#define lpfc_mbox_hdr_pf_num_SHIFT 16
843#define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
844#define lpfc_mbox_hdr_pf_num_WORD word9
845#define lpfc_mbox_hdr_vh_num_SHIFT 24
846#define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
847#define lpfc_mbox_hdr_vh_num_WORD word9
848#define LPFC_Q_CREATE_VERSION_2 2
849#define LPFC_Q_CREATE_VERSION_1 1
850#define LPFC_Q_CREATE_VERSION_0 0
851#define LPFC_OPCODE_VERSION_0 0
852#define LPFC_OPCODE_VERSION_1 1
853 } request;
854 struct {
855 uint32_t word6;
856#define lpfc_mbox_hdr_opcode_SHIFT 0
857#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
858#define lpfc_mbox_hdr_opcode_WORD word6
859#define lpfc_mbox_hdr_subsystem_SHIFT 8
860#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
861#define lpfc_mbox_hdr_subsystem_WORD word6
862#define lpfc_mbox_hdr_domain_SHIFT 24
863#define lpfc_mbox_hdr_domain_MASK 0x000000FF
864#define lpfc_mbox_hdr_domain_WORD word6
865 uint32_t word7;
866#define lpfc_mbox_hdr_status_SHIFT 0
867#define lpfc_mbox_hdr_status_MASK 0x000000FF
868#define lpfc_mbox_hdr_status_WORD word7
869#define lpfc_mbox_hdr_add_status_SHIFT 8
870#define lpfc_mbox_hdr_add_status_MASK 0x000000FF
871#define lpfc_mbox_hdr_add_status_WORD word7
872 uint32_t response_length;
873 uint32_t actual_response_length;
874 } response;
875};
876
877/* Mailbox Header structures.
878 * struct mbox_header is defined for first generation SLI4_CFG mailbox
879 * calls deployed for BE-based ports.
880 *
881 * struct sli4_mbox_header is defined for second generation SLI4
882 * ports that don't deploy the SLI4_CFG mechanism.
883 */
884struct mbox_header {
885 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
886 union lpfc_sli4_cfg_shdr cfg_shdr;
887};
888
889#define LPFC_EXTENT_LOCAL 0
890#define LPFC_TIMEOUT_DEFAULT 0
891#define LPFC_EXTENT_VERSION_DEFAULT 0
892
893/* Subsystem Definitions */
894#define LPFC_MBOX_SUBSYSTEM_NA 0x0
895#define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
896#define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
897
898/* Device Specific Definitions */
899
900/* The HOST ENDIAN defines are in Big Endian format. */
901#define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
902#define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
903
904/* Common Opcodes */
905#define LPFC_MBOX_OPCODE_NA 0x00
906#define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
907#define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
908#define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
909#define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
910#define LPFC_MBOX_OPCODE_NOP 0x21
911#define LPFC_MBOX_OPCODE_MODIFY_EQ_DELAY 0x29
912#define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
913#define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
914#define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
915#define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
916#define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
917#define LPFC_MBOX_OPCODE_SET_PHYSICAL_LINK_CONFIG 0x3E
918#define LPFC_MBOX_OPCODE_SET_BOOT_CONFIG 0x43
919#define LPFC_MBOX_OPCODE_SET_BEACON_CONFIG 0x45
920#define LPFC_MBOX_OPCODE_GET_BEACON_CONFIG 0x46
921#define LPFC_MBOX_OPCODE_GET_PORT_NAME 0x4D
922#define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
923#define LPFC_MBOX_OPCODE_GET_VPD_DATA 0x5B
924#define LPFC_MBOX_OPCODE_SEND_ACTIVATION 0x73
925#define LPFC_MBOX_OPCODE_RESET_LICENSES 0x74
926#define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
927#define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
928#define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
929#define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
930#define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
931#define LPFC_MBOX_OPCODE_GET_PROFILE_CAPACITIES 0xA1
932#define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
933#define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG 0xA5
934#define LPFC_MBOX_OPCODE_GET_PROFILE_LIST 0xA6
935#define LPFC_MBOX_OPCODE_SET_ACT_PROFILE 0xA8
936#define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG 0xA9
937#define LPFC_MBOX_OPCODE_READ_OBJECT 0xAB
938#define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
939#define LPFC_MBOX_OPCODE_READ_OBJECT_LIST 0xAD
940#define LPFC_MBOX_OPCODE_DELETE_OBJECT 0xAE
941#define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
942#define LPFC_MBOX_OPCODE_SET_FEATURES 0xBF
943
944/* FCoE Opcodes */
945#define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
946#define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
947#define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
948#define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
949#define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
950#define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
951#define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
952#define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
953#define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
954#define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
955#define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
956#define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS 0x21
957#define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22
958#define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23
959
960/* Mailbox command structures */
961struct eq_context {
962 uint32_t word0;
963#define lpfc_eq_context_size_SHIFT 31
964#define lpfc_eq_context_size_MASK 0x00000001
965#define lpfc_eq_context_size_WORD word0
966#define LPFC_EQE_SIZE_4 0x0
967#define LPFC_EQE_SIZE_16 0x1
968#define lpfc_eq_context_valid_SHIFT 29
969#define lpfc_eq_context_valid_MASK 0x00000001
970#define lpfc_eq_context_valid_WORD word0
971 uint32_t word1;
972#define lpfc_eq_context_count_SHIFT 26
973#define lpfc_eq_context_count_MASK 0x00000003
974#define lpfc_eq_context_count_WORD word1
975#define LPFC_EQ_CNT_256 0x0
976#define LPFC_EQ_CNT_512 0x1
977#define LPFC_EQ_CNT_1024 0x2
978#define LPFC_EQ_CNT_2048 0x3
979#define LPFC_EQ_CNT_4096 0x4
980 uint32_t word2;
981#define lpfc_eq_context_delay_multi_SHIFT 13
982#define lpfc_eq_context_delay_multi_MASK 0x000003FF
983#define lpfc_eq_context_delay_multi_WORD word2
984 uint32_t reserved3;
985};
986
987struct eq_delay_info {
988 uint32_t eq_id;
989 uint32_t phase;
990 uint32_t delay_multi;
991};
992#define LPFC_MAX_EQ_DELAY 8
993
994struct sgl_page_pairs {
995 uint32_t sgl_pg0_addr_lo;
996 uint32_t sgl_pg0_addr_hi;
997 uint32_t sgl_pg1_addr_lo;
998 uint32_t sgl_pg1_addr_hi;
999};
1000
1001struct lpfc_mbx_post_sgl_pages {
1002 struct mbox_header header;
1003 uint32_t word0;
1004#define lpfc_post_sgl_pages_xri_SHIFT 0
1005#define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
1006#define lpfc_post_sgl_pages_xri_WORD word0
1007#define lpfc_post_sgl_pages_xricnt_SHIFT 16
1008#define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
1009#define lpfc_post_sgl_pages_xricnt_WORD word0
1010 struct sgl_page_pairs sgl_pg_pairs[1];
1011};
1012
1013/* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
1014struct lpfc_mbx_post_uembed_sgl_page1 {
1015 union lpfc_sli4_cfg_shdr cfg_shdr;
1016 uint32_t word0;
1017 struct sgl_page_pairs sgl_pg_pairs;
1018};
1019
1020struct lpfc_mbx_sge {
1021 uint32_t pa_lo;
1022 uint32_t pa_hi;
1023 uint32_t length;
1024};
1025
1026struct lpfc_mbx_nembed_cmd {
1027 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
1028#define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
1029 struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
1030};
1031
1032struct lpfc_mbx_nembed_sge_virt {
1033 void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
1034};
1035
1036struct lpfc_mbx_eq_create {
1037 struct mbox_header header;
1038 union {
1039 struct {
1040 uint32_t word0;
1041#define lpfc_mbx_eq_create_num_pages_SHIFT 0
1042#define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
1043#define lpfc_mbx_eq_create_num_pages_WORD word0
1044 struct eq_context context;
1045 struct dma_address page[LPFC_MAX_EQ_PAGE];
1046 } request;
1047 struct {
1048 uint32_t word0;
1049#define lpfc_mbx_eq_create_q_id_SHIFT 0
1050#define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
1051#define lpfc_mbx_eq_create_q_id_WORD word0
1052 } response;
1053 } u;
1054};
1055
1056struct lpfc_mbx_modify_eq_delay {
1057 struct mbox_header header;
1058 union {
1059 struct {
1060 uint32_t num_eq;
1061 struct eq_delay_info eq[LPFC_MAX_EQ_DELAY];
1062 } request;
1063 struct {
1064 uint32_t word0;
1065 } response;
1066 } u;
1067};
1068
1069struct lpfc_mbx_eq_destroy {
1070 struct mbox_header header;
1071 union {
1072 struct {
1073 uint32_t word0;
1074#define lpfc_mbx_eq_destroy_q_id_SHIFT 0
1075#define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
1076#define lpfc_mbx_eq_destroy_q_id_WORD word0
1077 } request;
1078 struct {
1079 uint32_t word0;
1080 } response;
1081 } u;
1082};
1083
1084struct lpfc_mbx_nop {
1085 struct mbox_header header;
1086 uint32_t context[2];
1087};
1088
1089struct cq_context {
1090 uint32_t word0;
1091#define lpfc_cq_context_event_SHIFT 31
1092#define lpfc_cq_context_event_MASK 0x00000001
1093#define lpfc_cq_context_event_WORD word0
1094#define lpfc_cq_context_valid_SHIFT 29
1095#define lpfc_cq_context_valid_MASK 0x00000001
1096#define lpfc_cq_context_valid_WORD word0
1097#define lpfc_cq_context_count_SHIFT 27
1098#define lpfc_cq_context_count_MASK 0x00000003
1099#define lpfc_cq_context_count_WORD word0
1100#define LPFC_CQ_CNT_256 0x0
1101#define LPFC_CQ_CNT_512 0x1
1102#define LPFC_CQ_CNT_1024 0x2
1103 uint32_t word1;
1104#define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
1105#define lpfc_cq_eq_id_MASK 0x000000FF
1106#define lpfc_cq_eq_id_WORD word1
1107#define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
1108#define lpfc_cq_eq_id_2_MASK 0x0000FFFF
1109#define lpfc_cq_eq_id_2_WORD word1
1110 uint32_t reserved0;
1111 uint32_t reserved1;
1112};
1113
1114struct lpfc_mbx_cq_create {
1115 struct mbox_header header;
1116 union {
1117 struct {
1118 uint32_t word0;
1119#define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
1120#define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
1121#define lpfc_mbx_cq_create_page_size_WORD word0
1122#define lpfc_mbx_cq_create_num_pages_SHIFT 0
1123#define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
1124#define lpfc_mbx_cq_create_num_pages_WORD word0
1125 struct cq_context context;
1126 struct dma_address page[LPFC_MAX_CQ_PAGE];
1127 } request;
1128 struct {
1129 uint32_t word0;
1130#define lpfc_mbx_cq_create_q_id_SHIFT 0
1131#define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
1132#define lpfc_mbx_cq_create_q_id_WORD word0
1133 } response;
1134 } u;
1135};
1136
1137struct lpfc_mbx_cq_destroy {
1138 struct mbox_header header;
1139 union {
1140 struct {
1141 uint32_t word0;
1142#define lpfc_mbx_cq_destroy_q_id_SHIFT 0
1143#define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
1144#define lpfc_mbx_cq_destroy_q_id_WORD word0
1145 } request;
1146 struct {
1147 uint32_t word0;
1148 } response;
1149 } u;
1150};
1151
1152struct wq_context {
1153 uint32_t reserved0;
1154 uint32_t reserved1;
1155 uint32_t reserved2;
1156 uint32_t reserved3;
1157};
1158
1159struct lpfc_mbx_wq_create {
1160 struct mbox_header header;
1161 union {
1162 struct { /* Version 0 Request */
1163 uint32_t word0;
1164#define lpfc_mbx_wq_create_num_pages_SHIFT 0
1165#define lpfc_mbx_wq_create_num_pages_MASK 0x000000FF
1166#define lpfc_mbx_wq_create_num_pages_WORD word0
1167#define lpfc_mbx_wq_create_dua_SHIFT 8
1168#define lpfc_mbx_wq_create_dua_MASK 0x00000001
1169#define lpfc_mbx_wq_create_dua_WORD word0
1170#define lpfc_mbx_wq_create_cq_id_SHIFT 16
1171#define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
1172#define lpfc_mbx_wq_create_cq_id_WORD word0
1173 struct dma_address page[LPFC_MAX_WQ_PAGE_V0];
1174 uint32_t word9;
1175#define lpfc_mbx_wq_create_bua_SHIFT 0
1176#define lpfc_mbx_wq_create_bua_MASK 0x00000001
1177#define lpfc_mbx_wq_create_bua_WORD word9
1178#define lpfc_mbx_wq_create_ulp_num_SHIFT 8
1179#define lpfc_mbx_wq_create_ulp_num_MASK 0x000000FF
1180#define lpfc_mbx_wq_create_ulp_num_WORD word9
1181 } request;
1182 struct { /* Version 1 Request */
1183 uint32_t word0; /* Word 0 is the same as in v0 */
1184 uint32_t word1;
1185#define lpfc_mbx_wq_create_page_size_SHIFT 0
1186#define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
1187#define lpfc_mbx_wq_create_page_size_WORD word1
1188#define lpfc_mbx_wq_create_wqe_size_SHIFT 8
1189#define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
1190#define lpfc_mbx_wq_create_wqe_size_WORD word1
1191#define LPFC_WQ_WQE_SIZE_64 0x5
1192#define LPFC_WQ_WQE_SIZE_128 0x6
1193#define lpfc_mbx_wq_create_wqe_count_SHIFT 16
1194#define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
1195#define lpfc_mbx_wq_create_wqe_count_WORD word1
1196 uint32_t word2;
1197 struct dma_address page[LPFC_MAX_WQ_PAGE-1];
1198 } request_1;
1199 struct {
1200 uint32_t word0;
1201#define lpfc_mbx_wq_create_q_id_SHIFT 0
1202#define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
1203#define lpfc_mbx_wq_create_q_id_WORD word0
1204 uint32_t doorbell_offset;
1205 uint32_t word2;
1206#define lpfc_mbx_wq_create_bar_set_SHIFT 0
1207#define lpfc_mbx_wq_create_bar_set_MASK 0x0000FFFF
1208#define lpfc_mbx_wq_create_bar_set_WORD word2
1209#define WQ_PCI_BAR_0_AND_1 0x00
1210#define WQ_PCI_BAR_2_AND_3 0x01
1211#define WQ_PCI_BAR_4_AND_5 0x02
1212#define lpfc_mbx_wq_create_db_format_SHIFT 16
1213#define lpfc_mbx_wq_create_db_format_MASK 0x0000FFFF
1214#define lpfc_mbx_wq_create_db_format_WORD word2
1215 } response;
1216 } u;
1217};
1218
1219struct lpfc_mbx_wq_destroy {
1220 struct mbox_header header;
1221 union {
1222 struct {
1223 uint32_t word0;
1224#define lpfc_mbx_wq_destroy_q_id_SHIFT 0
1225#define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
1226#define lpfc_mbx_wq_destroy_q_id_WORD word0
1227 } request;
1228 struct {
1229 uint32_t word0;
1230 } response;
1231 } u;
1232};
1233
1234#define LPFC_HDR_BUF_SIZE 128
1235#define LPFC_DATA_BUF_SIZE 2048
1236struct rq_context {
1237 uint32_t word0;
1238#define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
1239#define lpfc_rq_context_rqe_count_MASK 0x0000000F
1240#define lpfc_rq_context_rqe_count_WORD word0
1241#define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
1242#define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
1243#define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
1244#define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
1245#define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
1246#define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
1247#define lpfc_rq_context_rqe_count_1_WORD word0
1248#define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
1249#define lpfc_rq_context_rqe_size_MASK 0x0000000F
1250#define lpfc_rq_context_rqe_size_WORD word0
1251#define LPFC_RQE_SIZE_8 2
1252#define LPFC_RQE_SIZE_16 3
1253#define LPFC_RQE_SIZE_32 4
1254#define LPFC_RQE_SIZE_64 5
1255#define LPFC_RQE_SIZE_128 6
1256#define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
1257#define lpfc_rq_context_page_size_MASK 0x000000FF
1258#define lpfc_rq_context_page_size_WORD word0
1259 uint32_t reserved1;
1260 uint32_t word2;
1261#define lpfc_rq_context_cq_id_SHIFT 16
1262#define lpfc_rq_context_cq_id_MASK 0x000003FF
1263#define lpfc_rq_context_cq_id_WORD word2
1264#define lpfc_rq_context_buf_size_SHIFT 0
1265#define lpfc_rq_context_buf_size_MASK 0x0000FFFF
1266#define lpfc_rq_context_buf_size_WORD word2
1267 uint32_t buffer_size; /* Version 1 Only */
1268};
1269
1270struct lpfc_mbx_rq_create {
1271 struct mbox_header header;
1272 union {
1273 struct {
1274 uint32_t word0;
1275#define lpfc_mbx_rq_create_num_pages_SHIFT 0
1276#define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
1277#define lpfc_mbx_rq_create_num_pages_WORD word0
1278#define lpfc_mbx_rq_create_dua_SHIFT 16
1279#define lpfc_mbx_rq_create_dua_MASK 0x00000001
1280#define lpfc_mbx_rq_create_dua_WORD word0
1281#define lpfc_mbx_rq_create_bqu_SHIFT 17
1282#define lpfc_mbx_rq_create_bqu_MASK 0x00000001
1283#define lpfc_mbx_rq_create_bqu_WORD word0
1284#define lpfc_mbx_rq_create_ulp_num_SHIFT 24
1285#define lpfc_mbx_rq_create_ulp_num_MASK 0x000000FF
1286#define lpfc_mbx_rq_create_ulp_num_WORD word0
1287 struct rq_context context;
1288 struct dma_address page[LPFC_MAX_WQ_PAGE];
1289 } request;
1290 struct {
1291 uint32_t word0;
1292#define lpfc_mbx_rq_create_q_id_SHIFT 0
1293#define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
1294#define lpfc_mbx_rq_create_q_id_WORD word0
1295 uint32_t doorbell_offset;
1296 uint32_t word2;
1297#define lpfc_mbx_rq_create_bar_set_SHIFT 0
1298#define lpfc_mbx_rq_create_bar_set_MASK 0x0000FFFF
1299#define lpfc_mbx_rq_create_bar_set_WORD word2
1300#define lpfc_mbx_rq_create_db_format_SHIFT 16
1301#define lpfc_mbx_rq_create_db_format_MASK 0x0000FFFF
1302#define lpfc_mbx_rq_create_db_format_WORD word2
1303 } response;
1304 } u;
1305};
1306
1307struct lpfc_mbx_rq_destroy {
1308 struct mbox_header header;
1309 union {
1310 struct {
1311 uint32_t word0;
1312#define lpfc_mbx_rq_destroy_q_id_SHIFT 0
1313#define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
1314#define lpfc_mbx_rq_destroy_q_id_WORD word0
1315 } request;
1316 struct {
1317 uint32_t word0;
1318 } response;
1319 } u;
1320};
1321
1322struct mq_context {
1323 uint32_t word0;
1324#define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
1325#define lpfc_mq_context_cq_id_MASK 0x000003FF
1326#define lpfc_mq_context_cq_id_WORD word0
1327#define lpfc_mq_context_ring_size_SHIFT 16
1328#define lpfc_mq_context_ring_size_MASK 0x0000000F
1329#define lpfc_mq_context_ring_size_WORD word0
1330#define LPFC_MQ_RING_SIZE_16 0x5
1331#define LPFC_MQ_RING_SIZE_32 0x6
1332#define LPFC_MQ_RING_SIZE_64 0x7
1333#define LPFC_MQ_RING_SIZE_128 0x8
1334 uint32_t word1;
1335#define lpfc_mq_context_valid_SHIFT 31
1336#define lpfc_mq_context_valid_MASK 0x00000001
1337#define lpfc_mq_context_valid_WORD word1
1338 uint32_t reserved2;
1339 uint32_t reserved3;
1340};
1341
1342struct lpfc_mbx_mq_create {
1343 struct mbox_header header;
1344 union {
1345 struct {
1346 uint32_t word0;
1347#define lpfc_mbx_mq_create_num_pages_SHIFT 0
1348#define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
1349#define lpfc_mbx_mq_create_num_pages_WORD word0
1350 struct mq_context context;
1351 struct dma_address page[LPFC_MAX_MQ_PAGE];
1352 } request;
1353 struct {
1354 uint32_t word0;
1355#define lpfc_mbx_mq_create_q_id_SHIFT 0
1356#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1357#define lpfc_mbx_mq_create_q_id_WORD word0
1358 } response;
1359 } u;
1360};
1361
1362struct lpfc_mbx_mq_create_ext {
1363 struct mbox_header header;
1364 union {
1365 struct {
1366 uint32_t word0;
1367#define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
1368#define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
1369#define lpfc_mbx_mq_create_ext_num_pages_WORD word0
1370#define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
1371#define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
1372#define lpfc_mbx_mq_create_ext_cq_id_WORD word0
1373 uint32_t async_evt_bmap;
1374#define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
1375#define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
1376#define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
1377#define LPFC_EVT_CODE_LINK_NO_LINK 0x0
1378#define LPFC_EVT_CODE_LINK_10_MBIT 0x1
1379#define LPFC_EVT_CODE_LINK_100_MBIT 0x2
1380#define LPFC_EVT_CODE_LINK_1_GBIT 0x3
1381#define LPFC_EVT_CODE_LINK_10_GBIT 0x4
1382#define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
1383#define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
1384#define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
1385#define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
1386#define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
1387#define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
1388#define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
1389#define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
1390#define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
1391#define LPFC_EVT_CODE_FC_NO_LINK 0x0
1392#define LPFC_EVT_CODE_FC_1_GBAUD 0x1
1393#define LPFC_EVT_CODE_FC_2_GBAUD 0x2
1394#define LPFC_EVT_CODE_FC_4_GBAUD 0x4
1395#define LPFC_EVT_CODE_FC_8_GBAUD 0x8
1396#define LPFC_EVT_CODE_FC_10_GBAUD 0xA
1397#define LPFC_EVT_CODE_FC_16_GBAUD 0x10
1398#define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
1399#define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
1400#define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
1401 struct mq_context context;
1402 struct dma_address page[LPFC_MAX_MQ_PAGE];
1403 } request;
1404 struct {
1405 uint32_t word0;
1406#define lpfc_mbx_mq_create_q_id_SHIFT 0
1407#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1408#define lpfc_mbx_mq_create_q_id_WORD word0
1409 } response;
1410 } u;
1411#define LPFC_ASYNC_EVENT_LINK_STATE 0x2
1412#define LPFC_ASYNC_EVENT_FCF_STATE 0x4
1413#define LPFC_ASYNC_EVENT_GROUP5 0x20
1414};
1415
1416struct lpfc_mbx_mq_destroy {
1417 struct mbox_header header;
1418 union {
1419 struct {
1420 uint32_t word0;
1421#define lpfc_mbx_mq_destroy_q_id_SHIFT 0
1422#define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
1423#define lpfc_mbx_mq_destroy_q_id_WORD word0
1424 } request;
1425 struct {
1426 uint32_t word0;
1427 } response;
1428 } u;
1429};
1430
1431/* Start Gen 2 SLI4 Mailbox definitions: */
1432
1433/* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
1434#define LPFC_RSC_TYPE_FCOE_VFI 0x20
1435#define LPFC_RSC_TYPE_FCOE_VPI 0x21
1436#define LPFC_RSC_TYPE_FCOE_RPI 0x22
1437#define LPFC_RSC_TYPE_FCOE_XRI 0x23
1438
1439struct lpfc_mbx_get_rsrc_extent_info {
1440 struct mbox_header header;
1441 union {
1442 struct {
1443 uint32_t word4;
1444#define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
1445#define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
1446#define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
1447 } req;
1448 struct {
1449 uint32_t word4;
1450#define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
1451#define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
1452#define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
1453#define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
1454#define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
1455#define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
1456 } rsp;
1457 } u;
1458};
1459
1460struct lpfc_mbx_query_fw_config {
1461 struct mbox_header header;
1462 struct {
1463 uint32_t config_number;
1464#define LPFC_FC_FCOE 0x00000007
1465 uint32_t asic_revision;
1466 uint32_t physical_port;
1467 uint32_t function_mode;
1468#define LPFC_FCOE_INI_MODE 0x00000040
1469#define LPFC_FCOE_TGT_MODE 0x00000080
1470#define LPFC_DUA_MODE 0x00000800
1471 uint32_t ulp0_mode;
1472#define LPFC_ULP_FCOE_INIT_MODE 0x00000040
1473#define LPFC_ULP_FCOE_TGT_MODE 0x00000080
1474 uint32_t ulp0_nap_words[12];
1475 uint32_t ulp1_mode;
1476 uint32_t ulp1_nap_words[12];
1477 uint32_t function_capabilities;
1478 uint32_t cqid_base;
1479 uint32_t cqid_tot;
1480 uint32_t eqid_base;
1481 uint32_t eqid_tot;
1482 uint32_t ulp0_nap2_words[2];
1483 uint32_t ulp1_nap2_words[2];
1484 } rsp;
1485};
1486
1487struct lpfc_mbx_set_beacon_config {
1488 struct mbox_header header;
1489 uint32_t word4;
1490#define lpfc_mbx_set_beacon_port_num_SHIFT 0
1491#define lpfc_mbx_set_beacon_port_num_MASK 0x0000003F
1492#define lpfc_mbx_set_beacon_port_num_WORD word4
1493#define lpfc_mbx_set_beacon_port_type_SHIFT 6
1494#define lpfc_mbx_set_beacon_port_type_MASK 0x00000003
1495#define lpfc_mbx_set_beacon_port_type_WORD word4
1496#define lpfc_mbx_set_beacon_state_SHIFT 8
1497#define lpfc_mbx_set_beacon_state_MASK 0x000000FF
1498#define lpfc_mbx_set_beacon_state_WORD word4
1499#define lpfc_mbx_set_beacon_duration_SHIFT 16
1500#define lpfc_mbx_set_beacon_duration_MASK 0x000000FF
1501#define lpfc_mbx_set_beacon_duration_WORD word4
1502#define lpfc_mbx_set_beacon_status_duration_SHIFT 24
1503#define lpfc_mbx_set_beacon_status_duration_MASK 0x000000FF
1504#define lpfc_mbx_set_beacon_status_duration_WORD word4
1505};
1506
1507struct lpfc_id_range {
1508 uint32_t word5;
1509#define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
1510#define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
1511#define lpfc_mbx_rsrc_id_word4_0_WORD word5
1512#define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
1513#define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
1514#define lpfc_mbx_rsrc_id_word4_1_WORD word5
1515};
1516
1517struct lpfc_mbx_set_link_diag_state {
1518 struct mbox_header header;
1519 union {
1520 struct {
1521 uint32_t word0;
1522#define lpfc_mbx_set_diag_state_diag_SHIFT 0
1523#define lpfc_mbx_set_diag_state_diag_MASK 0x00000001
1524#define lpfc_mbx_set_diag_state_diag_WORD word0
1525#define lpfc_mbx_set_diag_state_diag_bit_valid_SHIFT 2
1526#define lpfc_mbx_set_diag_state_diag_bit_valid_MASK 0x00000001
1527#define lpfc_mbx_set_diag_state_diag_bit_valid_WORD word0
1528#define LPFC_DIAG_STATE_DIAG_BIT_VALID_NO_CHANGE 0
1529#define LPFC_DIAG_STATE_DIAG_BIT_VALID_CHANGE 1
1530#define lpfc_mbx_set_diag_state_link_num_SHIFT 16
1531#define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F
1532#define lpfc_mbx_set_diag_state_link_num_WORD word0
1533#define lpfc_mbx_set_diag_state_link_type_SHIFT 22
1534#define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003
1535#define lpfc_mbx_set_diag_state_link_type_WORD word0
1536 } req;
1537 struct {
1538 uint32_t word0;
1539 } rsp;
1540 } u;
1541};
1542
1543struct lpfc_mbx_set_link_diag_loopback {
1544 struct mbox_header header;
1545 union {
1546 struct {
1547 uint32_t word0;
1548#define lpfc_mbx_set_diag_lpbk_type_SHIFT 0
1549#define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000003
1550#define lpfc_mbx_set_diag_lpbk_type_WORD word0
1551#define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0
1552#define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1
1553#define LPFC_DIAG_LOOPBACK_TYPE_SERDES 0x2
1554#define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16
1555#define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F
1556#define lpfc_mbx_set_diag_lpbk_link_num_WORD word0
1557#define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22
1558#define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003
1559#define lpfc_mbx_set_diag_lpbk_link_type_WORD word0
1560 } req;
1561 struct {
1562 uint32_t word0;
1563 } rsp;
1564 } u;
1565};
1566
1567struct lpfc_mbx_run_link_diag_test {
1568 struct mbox_header header;
1569 union {
1570 struct {
1571 uint32_t word0;
1572#define lpfc_mbx_run_diag_test_link_num_SHIFT 16
1573#define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F
1574#define lpfc_mbx_run_diag_test_link_num_WORD word0
1575#define lpfc_mbx_run_diag_test_link_type_SHIFT 22
1576#define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003
1577#define lpfc_mbx_run_diag_test_link_type_WORD word0
1578 uint32_t word1;
1579#define lpfc_mbx_run_diag_test_test_id_SHIFT 0
1580#define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF
1581#define lpfc_mbx_run_diag_test_test_id_WORD word1
1582#define lpfc_mbx_run_diag_test_loops_SHIFT 16
1583#define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF
1584#define lpfc_mbx_run_diag_test_loops_WORD word1
1585 uint32_t word2;
1586#define lpfc_mbx_run_diag_test_test_ver_SHIFT 0
1587#define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF
1588#define lpfc_mbx_run_diag_test_test_ver_WORD word2
1589#define lpfc_mbx_run_diag_test_err_act_SHIFT 16
1590#define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF
1591#define lpfc_mbx_run_diag_test_err_act_WORD word2
1592 } req;
1593 struct {
1594 uint32_t word0;
1595 } rsp;
1596 } u;
1597};
1598
1599/*
1600 * struct lpfc_mbx_alloc_rsrc_extents:
1601 * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
1602 * 6 words of header + 4 words of shared subcommand header +
1603 * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
1604 *
1605 * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
1606 * for extents payload.
1607 *
1608 * 212/2 (bytes per extent) = 106 extents.
1609 * 106/2 (extents per word) = 53 words.
1610 * lpfc_id_range id is statically size to 53.
1611 *
1612 * This mailbox definition is used for ALLOC or GET_ALLOCATED
1613 * extent ranges. For ALLOC, the type and cnt are required.
1614 * For GET_ALLOCATED, only the type is required.
1615 */
1616struct lpfc_mbx_alloc_rsrc_extents {
1617 struct mbox_header header;
1618 union {
1619 struct {
1620 uint32_t word4;
1621#define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
1622#define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
1623#define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
1624#define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
1625#define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
1626#define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
1627 } req;
1628 struct {
1629 uint32_t word4;
1630#define lpfc_mbx_rsrc_cnt_SHIFT 0
1631#define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
1632#define lpfc_mbx_rsrc_cnt_WORD word4
1633 struct lpfc_id_range id[53];
1634 } rsp;
1635 } u;
1636};
1637
1638/*
1639 * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
1640 * structure shares the same SHIFT/MASK/WORD defines provided in the
1641 * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
1642 * the structures defined above. This non-embedded structure provides for the
1643 * maximum number of extents supported by the port.
1644 */
1645struct lpfc_mbx_nembed_rsrc_extent {
1646 union lpfc_sli4_cfg_shdr cfg_shdr;
1647 uint32_t word4;
1648 struct lpfc_id_range id;
1649};
1650
1651struct lpfc_mbx_dealloc_rsrc_extents {
1652 struct mbox_header header;
1653 struct {
1654 uint32_t word4;
1655#define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
1656#define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
1657#define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
1658 } req;
1659
1660};
1661
1662/* Start SLI4 FCoE specific mbox structures. */
1663
1664struct lpfc_mbx_post_hdr_tmpl {
1665 struct mbox_header header;
1666 uint32_t word10;
1667#define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
1668#define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
1669#define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
1670#define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
1671#define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
1672#define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
1673 uint32_t rpi_paddr_lo;
1674 uint32_t rpi_paddr_hi;
1675};
1676
1677struct sli4_sge { /* SLI-4 */
1678 uint32_t addr_hi;
1679 uint32_t addr_lo;
1680
1681 uint32_t word2;
1682#define lpfc_sli4_sge_offset_SHIFT 0
1683#define lpfc_sli4_sge_offset_MASK 0x07FFFFFF
1684#define lpfc_sli4_sge_offset_WORD word2
1685#define lpfc_sli4_sge_type_SHIFT 27
1686#define lpfc_sli4_sge_type_MASK 0x0000000F
1687#define lpfc_sli4_sge_type_WORD word2
1688#define LPFC_SGE_TYPE_DATA 0x0
1689#define LPFC_SGE_TYPE_DIF 0x4
1690#define LPFC_SGE_TYPE_LSP 0x5
1691#define LPFC_SGE_TYPE_PEDIF 0x6
1692#define LPFC_SGE_TYPE_PESEED 0x7
1693#define LPFC_SGE_TYPE_DISEED 0x8
1694#define LPFC_SGE_TYPE_ENC 0x9
1695#define LPFC_SGE_TYPE_ATM 0xA
1696#define LPFC_SGE_TYPE_SKIP 0xC
1697#define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets it */
1698#define lpfc_sli4_sge_last_MASK 0x00000001
1699#define lpfc_sli4_sge_last_WORD word2
1700 uint32_t sge_len;
1701};
1702
1703struct sli4_sge_diseed { /* SLI-4 */
1704 uint32_t ref_tag;
1705 uint32_t ref_tag_tran;
1706
1707 uint32_t word2;
1708#define lpfc_sli4_sge_dif_apptran_SHIFT 0
1709#define lpfc_sli4_sge_dif_apptran_MASK 0x0000FFFF
1710#define lpfc_sli4_sge_dif_apptran_WORD word2
1711#define lpfc_sli4_sge_dif_af_SHIFT 24
1712#define lpfc_sli4_sge_dif_af_MASK 0x00000001
1713#define lpfc_sli4_sge_dif_af_WORD word2
1714#define lpfc_sli4_sge_dif_na_SHIFT 25
1715#define lpfc_sli4_sge_dif_na_MASK 0x00000001
1716#define lpfc_sli4_sge_dif_na_WORD word2
1717#define lpfc_sli4_sge_dif_hi_SHIFT 26
1718#define lpfc_sli4_sge_dif_hi_MASK 0x00000001
1719#define lpfc_sli4_sge_dif_hi_WORD word2
1720#define lpfc_sli4_sge_dif_type_SHIFT 27
1721#define lpfc_sli4_sge_dif_type_MASK 0x0000000F
1722#define lpfc_sli4_sge_dif_type_WORD word2
1723#define lpfc_sli4_sge_dif_last_SHIFT 31 /* Last SEG in the SGL sets it */
1724#define lpfc_sli4_sge_dif_last_MASK 0x00000001
1725#define lpfc_sli4_sge_dif_last_WORD word2
1726 uint32_t word3;
1727#define lpfc_sli4_sge_dif_apptag_SHIFT 0
1728#define lpfc_sli4_sge_dif_apptag_MASK 0x0000FFFF
1729#define lpfc_sli4_sge_dif_apptag_WORD word3
1730#define lpfc_sli4_sge_dif_bs_SHIFT 16
1731#define lpfc_sli4_sge_dif_bs_MASK 0x00000007
1732#define lpfc_sli4_sge_dif_bs_WORD word3
1733#define lpfc_sli4_sge_dif_ai_SHIFT 19
1734#define lpfc_sli4_sge_dif_ai_MASK 0x00000001
1735#define lpfc_sli4_sge_dif_ai_WORD word3
1736#define lpfc_sli4_sge_dif_me_SHIFT 20
1737#define lpfc_sli4_sge_dif_me_MASK 0x00000001
1738#define lpfc_sli4_sge_dif_me_WORD word3
1739#define lpfc_sli4_sge_dif_re_SHIFT 21
1740#define lpfc_sli4_sge_dif_re_MASK 0x00000001
1741#define lpfc_sli4_sge_dif_re_WORD word3
1742#define lpfc_sli4_sge_dif_ce_SHIFT 22
1743#define lpfc_sli4_sge_dif_ce_MASK 0x00000001
1744#define lpfc_sli4_sge_dif_ce_WORD word3
1745#define lpfc_sli4_sge_dif_nr_SHIFT 23
1746#define lpfc_sli4_sge_dif_nr_MASK 0x00000001
1747#define lpfc_sli4_sge_dif_nr_WORD word3
1748#define lpfc_sli4_sge_dif_oprx_SHIFT 24
1749#define lpfc_sli4_sge_dif_oprx_MASK 0x0000000F
1750#define lpfc_sli4_sge_dif_oprx_WORD word3
1751#define lpfc_sli4_sge_dif_optx_SHIFT 28
1752#define lpfc_sli4_sge_dif_optx_MASK 0x0000000F
1753#define lpfc_sli4_sge_dif_optx_WORD word3
1754/* optx and oprx use BG_OP_IN defines in lpfc_hw.h */
1755};
1756
1757struct fcf_record {
1758 uint32_t max_rcv_size;
1759 uint32_t fka_adv_period;
1760 uint32_t fip_priority;
1761 uint32_t word3;
1762#define lpfc_fcf_record_mac_0_SHIFT 0
1763#define lpfc_fcf_record_mac_0_MASK 0x000000FF
1764#define lpfc_fcf_record_mac_0_WORD word3
1765#define lpfc_fcf_record_mac_1_SHIFT 8
1766#define lpfc_fcf_record_mac_1_MASK 0x000000FF
1767#define lpfc_fcf_record_mac_1_WORD word3
1768#define lpfc_fcf_record_mac_2_SHIFT 16
1769#define lpfc_fcf_record_mac_2_MASK 0x000000FF
1770#define lpfc_fcf_record_mac_2_WORD word3
1771#define lpfc_fcf_record_mac_3_SHIFT 24
1772#define lpfc_fcf_record_mac_3_MASK 0x000000FF
1773#define lpfc_fcf_record_mac_3_WORD word3
1774 uint32_t word4;
1775#define lpfc_fcf_record_mac_4_SHIFT 0
1776#define lpfc_fcf_record_mac_4_MASK 0x000000FF
1777#define lpfc_fcf_record_mac_4_WORD word4
1778#define lpfc_fcf_record_mac_5_SHIFT 8
1779#define lpfc_fcf_record_mac_5_MASK 0x000000FF
1780#define lpfc_fcf_record_mac_5_WORD word4
1781#define lpfc_fcf_record_fcf_avail_SHIFT 16
1782#define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
1783#define lpfc_fcf_record_fcf_avail_WORD word4
1784#define lpfc_fcf_record_mac_addr_prov_SHIFT 24
1785#define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
1786#define lpfc_fcf_record_mac_addr_prov_WORD word4
1787#define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
1788#define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
1789 uint32_t word5;
1790#define lpfc_fcf_record_fab_name_0_SHIFT 0
1791#define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
1792#define lpfc_fcf_record_fab_name_0_WORD word5
1793#define lpfc_fcf_record_fab_name_1_SHIFT 8
1794#define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
1795#define lpfc_fcf_record_fab_name_1_WORD word5
1796#define lpfc_fcf_record_fab_name_2_SHIFT 16
1797#define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
1798#define lpfc_fcf_record_fab_name_2_WORD word5
1799#define lpfc_fcf_record_fab_name_3_SHIFT 24
1800#define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
1801#define lpfc_fcf_record_fab_name_3_WORD word5
1802 uint32_t word6;
1803#define lpfc_fcf_record_fab_name_4_SHIFT 0
1804#define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
1805#define lpfc_fcf_record_fab_name_4_WORD word6
1806#define lpfc_fcf_record_fab_name_5_SHIFT 8
1807#define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
1808#define lpfc_fcf_record_fab_name_5_WORD word6
1809#define lpfc_fcf_record_fab_name_6_SHIFT 16
1810#define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
1811#define lpfc_fcf_record_fab_name_6_WORD word6
1812#define lpfc_fcf_record_fab_name_7_SHIFT 24
1813#define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
1814#define lpfc_fcf_record_fab_name_7_WORD word6
1815 uint32_t word7;
1816#define lpfc_fcf_record_fc_map_0_SHIFT 0
1817#define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
1818#define lpfc_fcf_record_fc_map_0_WORD word7
1819#define lpfc_fcf_record_fc_map_1_SHIFT 8
1820#define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
1821#define lpfc_fcf_record_fc_map_1_WORD word7
1822#define lpfc_fcf_record_fc_map_2_SHIFT 16
1823#define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
1824#define lpfc_fcf_record_fc_map_2_WORD word7
1825#define lpfc_fcf_record_fcf_valid_SHIFT 24
1826#define lpfc_fcf_record_fcf_valid_MASK 0x00000001
1827#define lpfc_fcf_record_fcf_valid_WORD word7
1828#define lpfc_fcf_record_fcf_fc_SHIFT 25
1829#define lpfc_fcf_record_fcf_fc_MASK 0x00000001
1830#define lpfc_fcf_record_fcf_fc_WORD word7
1831#define lpfc_fcf_record_fcf_sol_SHIFT 31
1832#define lpfc_fcf_record_fcf_sol_MASK 0x00000001
1833#define lpfc_fcf_record_fcf_sol_WORD word7
1834 uint32_t word8;
1835#define lpfc_fcf_record_fcf_index_SHIFT 0
1836#define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
1837#define lpfc_fcf_record_fcf_index_WORD word8
1838#define lpfc_fcf_record_fcf_state_SHIFT 16
1839#define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
1840#define lpfc_fcf_record_fcf_state_WORD word8
1841 uint8_t vlan_bitmap[512];
1842 uint32_t word137;
1843#define lpfc_fcf_record_switch_name_0_SHIFT 0
1844#define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
1845#define lpfc_fcf_record_switch_name_0_WORD word137
1846#define lpfc_fcf_record_switch_name_1_SHIFT 8
1847#define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
1848#define lpfc_fcf_record_switch_name_1_WORD word137
1849#define lpfc_fcf_record_switch_name_2_SHIFT 16
1850#define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
1851#define lpfc_fcf_record_switch_name_2_WORD word137
1852#define lpfc_fcf_record_switch_name_3_SHIFT 24
1853#define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
1854#define lpfc_fcf_record_switch_name_3_WORD word137
1855 uint32_t word138;
1856#define lpfc_fcf_record_switch_name_4_SHIFT 0
1857#define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
1858#define lpfc_fcf_record_switch_name_4_WORD word138
1859#define lpfc_fcf_record_switch_name_5_SHIFT 8
1860#define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
1861#define lpfc_fcf_record_switch_name_5_WORD word138
1862#define lpfc_fcf_record_switch_name_6_SHIFT 16
1863#define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
1864#define lpfc_fcf_record_switch_name_6_WORD word138
1865#define lpfc_fcf_record_switch_name_7_SHIFT 24
1866#define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
1867#define lpfc_fcf_record_switch_name_7_WORD word138
1868};
1869
1870struct lpfc_mbx_read_fcf_tbl {
1871 union lpfc_sli4_cfg_shdr cfg_shdr;
1872 union {
1873 struct {
1874 uint32_t word10;
1875#define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
1876#define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
1877#define lpfc_mbx_read_fcf_tbl_indx_WORD word10
1878 } request;
1879 struct {
1880 uint32_t eventag;
1881 } response;
1882 } u;
1883 uint32_t word11;
1884#define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
1885#define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
1886#define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
1887};
1888
1889struct lpfc_mbx_add_fcf_tbl_entry {
1890 union lpfc_sli4_cfg_shdr cfg_shdr;
1891 uint32_t word10;
1892#define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
1893#define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
1894#define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
1895 struct lpfc_mbx_sge fcf_sge;
1896};
1897
1898struct lpfc_mbx_del_fcf_tbl_entry {
1899 struct mbox_header header;
1900 uint32_t word10;
1901#define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
1902#define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
1903#define lpfc_mbx_del_fcf_tbl_count_WORD word10
1904#define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
1905#define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
1906#define lpfc_mbx_del_fcf_tbl_index_WORD word10
1907};
1908
1909struct lpfc_mbx_redisc_fcf_tbl {
1910 struct mbox_header header;
1911 uint32_t word10;
1912#define lpfc_mbx_redisc_fcf_count_SHIFT 0
1913#define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
1914#define lpfc_mbx_redisc_fcf_count_WORD word10
1915 uint32_t resvd;
1916 uint32_t word12;
1917#define lpfc_mbx_redisc_fcf_index_SHIFT 0
1918#define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
1919#define lpfc_mbx_redisc_fcf_index_WORD word12
1920};
1921
1922/* Status field for embedded SLI_CONFIG mailbox command */
1923#define STATUS_SUCCESS 0x0
1924#define STATUS_FAILED 0x1
1925#define STATUS_ILLEGAL_REQUEST 0x2
1926#define STATUS_ILLEGAL_FIELD 0x3
1927#define STATUS_INSUFFICIENT_BUFFER 0x4
1928#define STATUS_UNAUTHORIZED_REQUEST 0x5
1929#define STATUS_FLASHROM_SAVE_FAILED 0x17
1930#define STATUS_FLASHROM_RESTORE_FAILED 0x18
1931#define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
1932#define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
1933#define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
1934#define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
1935#define STATUS_ASSERT_FAILED 0x1e
1936#define STATUS_INVALID_SESSION 0x1f
1937#define STATUS_INVALID_CONNECTION 0x20
1938#define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
1939#define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
1940#define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
1941#define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
1942#define STATUS_FLASHROM_READ_FAILED 0x27
1943#define STATUS_POLL_IOCTL_TIMEOUT 0x28
1944#define STATUS_ERROR_ACITMAIN 0x2a
1945#define STATUS_REBOOT_REQUIRED 0x2c
1946#define STATUS_FCF_IN_USE 0x3a
1947#define STATUS_FCF_TABLE_EMPTY 0x43
1948
1949/*
1950 * Additional status field for embedded SLI_CONFIG mailbox
1951 * command.
1952 */
1953#define ADD_STATUS_OPERATION_ALREADY_ACTIVE 0x67
1954
1955struct lpfc_mbx_sli4_config {
1956 struct mbox_header header;
1957};
1958
1959struct lpfc_mbx_init_vfi {
1960 uint32_t word1;
1961#define lpfc_init_vfi_vr_SHIFT 31
1962#define lpfc_init_vfi_vr_MASK 0x00000001
1963#define lpfc_init_vfi_vr_WORD word1
1964#define lpfc_init_vfi_vt_SHIFT 30
1965#define lpfc_init_vfi_vt_MASK 0x00000001
1966#define lpfc_init_vfi_vt_WORD word1
1967#define lpfc_init_vfi_vf_SHIFT 29
1968#define lpfc_init_vfi_vf_MASK 0x00000001
1969#define lpfc_init_vfi_vf_WORD word1
1970#define lpfc_init_vfi_vp_SHIFT 28
1971#define lpfc_init_vfi_vp_MASK 0x00000001
1972#define lpfc_init_vfi_vp_WORD word1
1973#define lpfc_init_vfi_vfi_SHIFT 0
1974#define lpfc_init_vfi_vfi_MASK 0x0000FFFF
1975#define lpfc_init_vfi_vfi_WORD word1
1976 uint32_t word2;
1977#define lpfc_init_vfi_vpi_SHIFT 16
1978#define lpfc_init_vfi_vpi_MASK 0x0000FFFF
1979#define lpfc_init_vfi_vpi_WORD word2
1980#define lpfc_init_vfi_fcfi_SHIFT 0
1981#define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
1982#define lpfc_init_vfi_fcfi_WORD word2
1983 uint32_t word3;
1984#define lpfc_init_vfi_pri_SHIFT 13
1985#define lpfc_init_vfi_pri_MASK 0x00000007
1986#define lpfc_init_vfi_pri_WORD word3
1987#define lpfc_init_vfi_vf_id_SHIFT 1
1988#define lpfc_init_vfi_vf_id_MASK 0x00000FFF
1989#define lpfc_init_vfi_vf_id_WORD word3
1990 uint32_t word4;
1991#define lpfc_init_vfi_hop_count_SHIFT 24
1992#define lpfc_init_vfi_hop_count_MASK 0x000000FF
1993#define lpfc_init_vfi_hop_count_WORD word4
1994};
1995#define MBX_VFI_IN_USE 0x9F02
1996
1997
1998struct lpfc_mbx_reg_vfi {
1999 uint32_t word1;
2000#define lpfc_reg_vfi_upd_SHIFT 29
2001#define lpfc_reg_vfi_upd_MASK 0x00000001
2002#define lpfc_reg_vfi_upd_WORD word1
2003#define lpfc_reg_vfi_vp_SHIFT 28
2004#define lpfc_reg_vfi_vp_MASK 0x00000001
2005#define lpfc_reg_vfi_vp_WORD word1
2006#define lpfc_reg_vfi_vfi_SHIFT 0
2007#define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
2008#define lpfc_reg_vfi_vfi_WORD word1
2009 uint32_t word2;
2010#define lpfc_reg_vfi_vpi_SHIFT 16
2011#define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
2012#define lpfc_reg_vfi_vpi_WORD word2
2013#define lpfc_reg_vfi_fcfi_SHIFT 0
2014#define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
2015#define lpfc_reg_vfi_fcfi_WORD word2
2016 uint32_t wwn[2];
2017 struct ulp_bde64 bde;
2018 uint32_t e_d_tov;
2019 uint32_t r_a_tov;
2020 uint32_t word10;
2021#define lpfc_reg_vfi_nport_id_SHIFT 0
2022#define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
2023#define lpfc_reg_vfi_nport_id_WORD word10
2024};
2025
2026struct lpfc_mbx_init_vpi {
2027 uint32_t word1;
2028#define lpfc_init_vpi_vfi_SHIFT 16
2029#define lpfc_init_vpi_vfi_MASK 0x0000FFFF
2030#define lpfc_init_vpi_vfi_WORD word1
2031#define lpfc_init_vpi_vpi_SHIFT 0
2032#define lpfc_init_vpi_vpi_MASK 0x0000FFFF
2033#define lpfc_init_vpi_vpi_WORD word1
2034};
2035
2036struct lpfc_mbx_read_vpi {
2037 uint32_t word1_rsvd;
2038 uint32_t word2;
2039#define lpfc_mbx_read_vpi_vnportid_SHIFT 0
2040#define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
2041#define lpfc_mbx_read_vpi_vnportid_WORD word2
2042 uint32_t word3_rsvd;
2043 uint32_t word4;
2044#define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
2045#define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
2046#define lpfc_mbx_read_vpi_acq_alpa_WORD word4
2047#define lpfc_mbx_read_vpi_pb_SHIFT 15
2048#define lpfc_mbx_read_vpi_pb_MASK 0x00000001
2049#define lpfc_mbx_read_vpi_pb_WORD word4
2050#define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
2051#define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
2052#define lpfc_mbx_read_vpi_spec_alpa_WORD word4
2053#define lpfc_mbx_read_vpi_ns_SHIFT 30
2054#define lpfc_mbx_read_vpi_ns_MASK 0x00000001
2055#define lpfc_mbx_read_vpi_ns_WORD word4
2056#define lpfc_mbx_read_vpi_hl_SHIFT 31
2057#define lpfc_mbx_read_vpi_hl_MASK 0x00000001
2058#define lpfc_mbx_read_vpi_hl_WORD word4
2059 uint32_t word5_rsvd;
2060 uint32_t word6;
2061#define lpfc_mbx_read_vpi_vpi_SHIFT 0
2062#define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
2063#define lpfc_mbx_read_vpi_vpi_WORD word6
2064 uint32_t word7;
2065#define lpfc_mbx_read_vpi_mac_0_SHIFT 0
2066#define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
2067#define lpfc_mbx_read_vpi_mac_0_WORD word7
2068#define lpfc_mbx_read_vpi_mac_1_SHIFT 8
2069#define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
2070#define lpfc_mbx_read_vpi_mac_1_WORD word7
2071#define lpfc_mbx_read_vpi_mac_2_SHIFT 16
2072#define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
2073#define lpfc_mbx_read_vpi_mac_2_WORD word7
2074#define lpfc_mbx_read_vpi_mac_3_SHIFT 24
2075#define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
2076#define lpfc_mbx_read_vpi_mac_3_WORD word7
2077 uint32_t word8;
2078#define lpfc_mbx_read_vpi_mac_4_SHIFT 0
2079#define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
2080#define lpfc_mbx_read_vpi_mac_4_WORD word8
2081#define lpfc_mbx_read_vpi_mac_5_SHIFT 8
2082#define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
2083#define lpfc_mbx_read_vpi_mac_5_WORD word8
2084#define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
2085#define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
2086#define lpfc_mbx_read_vpi_vlan_tag_WORD word8
2087#define lpfc_mbx_read_vpi_vv_SHIFT 28
2088#define lpfc_mbx_read_vpi_vv_MASK 0x0000001
2089#define lpfc_mbx_read_vpi_vv_WORD word8
2090};
2091
2092struct lpfc_mbx_unreg_vfi {
2093 uint32_t word1_rsvd;
2094 uint32_t word2;
2095#define lpfc_unreg_vfi_vfi_SHIFT 0
2096#define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
2097#define lpfc_unreg_vfi_vfi_WORD word2
2098};
2099
2100struct lpfc_mbx_resume_rpi {
2101 uint32_t word1;
2102#define lpfc_resume_rpi_index_SHIFT 0
2103#define lpfc_resume_rpi_index_MASK 0x0000FFFF
2104#define lpfc_resume_rpi_index_WORD word1
2105#define lpfc_resume_rpi_ii_SHIFT 30
2106#define lpfc_resume_rpi_ii_MASK 0x00000003
2107#define lpfc_resume_rpi_ii_WORD word1
2108#define RESUME_INDEX_RPI 0
2109#define RESUME_INDEX_VPI 1
2110#define RESUME_INDEX_VFI 2
2111#define RESUME_INDEX_FCFI 3
2112 uint32_t event_tag;
2113};
2114
2115#define REG_FCF_INVALID_QID 0xFFFF
2116struct lpfc_mbx_reg_fcfi {
2117 uint32_t word1;
2118#define lpfc_reg_fcfi_info_index_SHIFT 0
2119#define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
2120#define lpfc_reg_fcfi_info_index_WORD word1
2121#define lpfc_reg_fcfi_fcfi_SHIFT 16
2122#define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
2123#define lpfc_reg_fcfi_fcfi_WORD word1
2124 uint32_t word2;
2125#define lpfc_reg_fcfi_rq_id1_SHIFT 0
2126#define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
2127#define lpfc_reg_fcfi_rq_id1_WORD word2
2128#define lpfc_reg_fcfi_rq_id0_SHIFT 16
2129#define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
2130#define lpfc_reg_fcfi_rq_id0_WORD word2
2131 uint32_t word3;
2132#define lpfc_reg_fcfi_rq_id3_SHIFT 0
2133#define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
2134#define lpfc_reg_fcfi_rq_id3_WORD word3
2135#define lpfc_reg_fcfi_rq_id2_SHIFT 16
2136#define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
2137#define lpfc_reg_fcfi_rq_id2_WORD word3
2138 uint32_t word4;
2139#define lpfc_reg_fcfi_type_match0_SHIFT 24
2140#define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
2141#define lpfc_reg_fcfi_type_match0_WORD word4
2142#define lpfc_reg_fcfi_type_mask0_SHIFT 16
2143#define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
2144#define lpfc_reg_fcfi_type_mask0_WORD word4
2145#define lpfc_reg_fcfi_rctl_match0_SHIFT 8
2146#define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
2147#define lpfc_reg_fcfi_rctl_match0_WORD word4
2148#define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
2149#define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
2150#define lpfc_reg_fcfi_rctl_mask0_WORD word4
2151 uint32_t word5;
2152#define lpfc_reg_fcfi_type_match1_SHIFT 24
2153#define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
2154#define lpfc_reg_fcfi_type_match1_WORD word5
2155#define lpfc_reg_fcfi_type_mask1_SHIFT 16
2156#define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
2157#define lpfc_reg_fcfi_type_mask1_WORD word5
2158#define lpfc_reg_fcfi_rctl_match1_SHIFT 8
2159#define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
2160#define lpfc_reg_fcfi_rctl_match1_WORD word5
2161#define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
2162#define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
2163#define lpfc_reg_fcfi_rctl_mask1_WORD word5
2164 uint32_t word6;
2165#define lpfc_reg_fcfi_type_match2_SHIFT 24
2166#define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
2167#define lpfc_reg_fcfi_type_match2_WORD word6
2168#define lpfc_reg_fcfi_type_mask2_SHIFT 16
2169#define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
2170#define lpfc_reg_fcfi_type_mask2_WORD word6
2171#define lpfc_reg_fcfi_rctl_match2_SHIFT 8
2172#define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
2173#define lpfc_reg_fcfi_rctl_match2_WORD word6
2174#define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
2175#define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
2176#define lpfc_reg_fcfi_rctl_mask2_WORD word6
2177 uint32_t word7;
2178#define lpfc_reg_fcfi_type_match3_SHIFT 24
2179#define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
2180#define lpfc_reg_fcfi_type_match3_WORD word7
2181#define lpfc_reg_fcfi_type_mask3_SHIFT 16
2182#define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
2183#define lpfc_reg_fcfi_type_mask3_WORD word7
2184#define lpfc_reg_fcfi_rctl_match3_SHIFT 8
2185#define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
2186#define lpfc_reg_fcfi_rctl_match3_WORD word7
2187#define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
2188#define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
2189#define lpfc_reg_fcfi_rctl_mask3_WORD word7
2190 uint32_t word8;
2191#define lpfc_reg_fcfi_mam_SHIFT 13
2192#define lpfc_reg_fcfi_mam_MASK 0x00000003
2193#define lpfc_reg_fcfi_mam_WORD word8
2194#define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
2195#define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
2196#define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
2197#define lpfc_reg_fcfi_vv_SHIFT 12
2198#define lpfc_reg_fcfi_vv_MASK 0x00000001
2199#define lpfc_reg_fcfi_vv_WORD word8
2200#define lpfc_reg_fcfi_vlan_tag_SHIFT 0
2201#define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
2202#define lpfc_reg_fcfi_vlan_tag_WORD word8
2203};
2204
2205struct lpfc_mbx_unreg_fcfi {
2206 uint32_t word1_rsv;
2207 uint32_t word2;
2208#define lpfc_unreg_fcfi_SHIFT 0
2209#define lpfc_unreg_fcfi_MASK 0x0000FFFF
2210#define lpfc_unreg_fcfi_WORD word2
2211};
2212
2213struct lpfc_mbx_read_rev {
2214 uint32_t word1;
2215#define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
2216#define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
2217#define lpfc_mbx_rd_rev_sli_lvl_WORD word1
2218#define lpfc_mbx_rd_rev_fcoe_SHIFT 20
2219#define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
2220#define lpfc_mbx_rd_rev_fcoe_WORD word1
2221#define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
2222#define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
2223#define lpfc_mbx_rd_rev_cee_ver_WORD word1
2224#define LPFC_PREDCBX_CEE_MODE 0
2225#define LPFC_DCBX_CEE_MODE 1
2226#define lpfc_mbx_rd_rev_vpd_SHIFT 29
2227#define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
2228#define lpfc_mbx_rd_rev_vpd_WORD word1
2229 uint32_t first_hw_rev;
2230 uint32_t second_hw_rev;
2231 uint32_t word4_rsvd;
2232 uint32_t third_hw_rev;
2233 uint32_t word6;
2234#define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
2235#define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
2236#define lpfc_mbx_rd_rev_fcph_low_WORD word6
2237#define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
2238#define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
2239#define lpfc_mbx_rd_rev_fcph_high_WORD word6
2240#define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
2241#define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
2242#define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
2243#define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
2244#define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
2245#define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
2246 uint32_t word7_rsvd;
2247 uint32_t fw_id_rev;
2248 uint8_t fw_name[16];
2249 uint32_t ulp_fw_id_rev;
2250 uint8_t ulp_fw_name[16];
2251 uint32_t word18_47_rsvd[30];
2252 uint32_t word48;
2253#define lpfc_mbx_rd_rev_avail_len_SHIFT 0
2254#define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
2255#define lpfc_mbx_rd_rev_avail_len_WORD word48
2256 uint32_t vpd_paddr_low;
2257 uint32_t vpd_paddr_high;
2258 uint32_t avail_vpd_len;
2259 uint32_t rsvd_52_63[12];
2260};
2261
2262struct lpfc_mbx_read_config {
2263 uint32_t word1;
2264#define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
2265#define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
2266#define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
2267 uint32_t word2;
2268#define lpfc_mbx_rd_conf_lnk_numb_SHIFT 0
2269#define lpfc_mbx_rd_conf_lnk_numb_MASK 0x0000003F
2270#define lpfc_mbx_rd_conf_lnk_numb_WORD word2
2271#define lpfc_mbx_rd_conf_lnk_type_SHIFT 6
2272#define lpfc_mbx_rd_conf_lnk_type_MASK 0x00000003
2273#define lpfc_mbx_rd_conf_lnk_type_WORD word2
2274#define LPFC_LNK_TYPE_GE 0
2275#define LPFC_LNK_TYPE_FC 1
2276#define lpfc_mbx_rd_conf_lnk_ldv_SHIFT 8
2277#define lpfc_mbx_rd_conf_lnk_ldv_MASK 0x00000001
2278#define lpfc_mbx_rd_conf_lnk_ldv_WORD word2
2279#define lpfc_mbx_rd_conf_topology_SHIFT 24
2280#define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
2281#define lpfc_mbx_rd_conf_topology_WORD word2
2282 uint32_t rsvd_3;
2283 uint32_t word4;
2284#define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
2285#define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
2286#define lpfc_mbx_rd_conf_e_d_tov_WORD word4
2287 uint32_t rsvd_5;
2288 uint32_t word6;
2289#define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
2290#define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
2291#define lpfc_mbx_rd_conf_r_a_tov_WORD word6
2292 uint32_t rsvd_7;
2293 uint32_t rsvd_8;
2294 uint32_t word9;
2295#define lpfc_mbx_rd_conf_lmt_SHIFT 0
2296#define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
2297#define lpfc_mbx_rd_conf_lmt_WORD word9
2298 uint32_t rsvd_10;
2299 uint32_t rsvd_11;
2300 uint32_t word12;
2301#define lpfc_mbx_rd_conf_xri_base_SHIFT 0
2302#define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
2303#define lpfc_mbx_rd_conf_xri_base_WORD word12
2304#define lpfc_mbx_rd_conf_xri_count_SHIFT 16
2305#define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
2306#define lpfc_mbx_rd_conf_xri_count_WORD word12
2307 uint32_t word13;
2308#define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
2309#define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
2310#define lpfc_mbx_rd_conf_rpi_base_WORD word13
2311#define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
2312#define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
2313#define lpfc_mbx_rd_conf_rpi_count_WORD word13
2314 uint32_t word14;
2315#define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
2316#define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
2317#define lpfc_mbx_rd_conf_vpi_base_WORD word14
2318#define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
2319#define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
2320#define lpfc_mbx_rd_conf_vpi_count_WORD word14
2321 uint32_t word15;
2322#define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
2323#define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
2324#define lpfc_mbx_rd_conf_vfi_base_WORD word15
2325#define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
2326#define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
2327#define lpfc_mbx_rd_conf_vfi_count_WORD word15
2328 uint32_t word16;
2329#define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
2330#define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
2331#define lpfc_mbx_rd_conf_fcfi_count_WORD word16
2332 uint32_t word17;
2333#define lpfc_mbx_rd_conf_rq_count_SHIFT 0
2334#define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
2335#define lpfc_mbx_rd_conf_rq_count_WORD word17
2336#define lpfc_mbx_rd_conf_eq_count_SHIFT 16
2337#define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
2338#define lpfc_mbx_rd_conf_eq_count_WORD word17
2339 uint32_t word18;
2340#define lpfc_mbx_rd_conf_wq_count_SHIFT 0
2341#define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
2342#define lpfc_mbx_rd_conf_wq_count_WORD word18
2343#define lpfc_mbx_rd_conf_cq_count_SHIFT 16
2344#define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
2345#define lpfc_mbx_rd_conf_cq_count_WORD word18
2346};
2347
2348struct lpfc_mbx_request_features {
2349 uint32_t word1;
2350#define lpfc_mbx_rq_ftr_qry_SHIFT 0
2351#define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
2352#define lpfc_mbx_rq_ftr_qry_WORD word1
2353 uint32_t word2;
2354#define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
2355#define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
2356#define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
2357#define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
2358#define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
2359#define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
2360#define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
2361#define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
2362#define lpfc_mbx_rq_ftr_rq_dif_WORD word2
2363#define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
2364#define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
2365#define lpfc_mbx_rq_ftr_rq_vf_WORD word2
2366#define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
2367#define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
2368#define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
2369#define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
2370#define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
2371#define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
2372#define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
2373#define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
2374#define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
2375#define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
2376#define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
2377#define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
2378#define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
2379#define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
2380#define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
2381 uint32_t word3;
2382#define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
2383#define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
2384#define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
2385#define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
2386#define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
2387#define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
2388#define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
2389#define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
2390#define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
2391#define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
2392#define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
2393#define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
2394#define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
2395#define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
2396#define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
2397#define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
2398#define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
2399#define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
2400#define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
2401#define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
2402#define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
2403#define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
2404#define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
2405#define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
2406#define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
2407#define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
2408#define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
2409};
2410
2411struct lpfc_mbx_supp_pages {
2412 uint32_t word1;
2413#define qs_SHIFT 0
2414#define qs_MASK 0x00000001
2415#define qs_WORD word1
2416#define wr_SHIFT 1
2417#define wr_MASK 0x00000001
2418#define wr_WORD word1
2419#define pf_SHIFT 8
2420#define pf_MASK 0x000000ff
2421#define pf_WORD word1
2422#define cpn_SHIFT 16
2423#define cpn_MASK 0x000000ff
2424#define cpn_WORD word1
2425 uint32_t word2;
2426#define list_offset_SHIFT 0
2427#define list_offset_MASK 0x000000ff
2428#define list_offset_WORD word2
2429#define next_offset_SHIFT 8
2430#define next_offset_MASK 0x000000ff
2431#define next_offset_WORD word2
2432#define elem_cnt_SHIFT 16
2433#define elem_cnt_MASK 0x000000ff
2434#define elem_cnt_WORD word2
2435 uint32_t word3;
2436#define pn_0_SHIFT 24
2437#define pn_0_MASK 0x000000ff
2438#define pn_0_WORD word3
2439#define pn_1_SHIFT 16
2440#define pn_1_MASK 0x000000ff
2441#define pn_1_WORD word3
2442#define pn_2_SHIFT 8
2443#define pn_2_MASK 0x000000ff
2444#define pn_2_WORD word3
2445#define pn_3_SHIFT 0
2446#define pn_3_MASK 0x000000ff
2447#define pn_3_WORD word3
2448 uint32_t word4;
2449#define pn_4_SHIFT 24
2450#define pn_4_MASK 0x000000ff
2451#define pn_4_WORD word4
2452#define pn_5_SHIFT 16
2453#define pn_5_MASK 0x000000ff
2454#define pn_5_WORD word4
2455#define pn_6_SHIFT 8
2456#define pn_6_MASK 0x000000ff
2457#define pn_6_WORD word4
2458#define pn_7_SHIFT 0
2459#define pn_7_MASK 0x000000ff
2460#define pn_7_WORD word4
2461 uint32_t rsvd[27];
2462#define LPFC_SUPP_PAGES 0
2463#define LPFC_BLOCK_GUARD_PROFILES 1
2464#define LPFC_SLI4_PARAMETERS 2
2465};
2466
2467struct lpfc_mbx_memory_dump_type3 {
2468 uint32_t word1;
2469#define lpfc_mbx_memory_dump_type3_type_SHIFT 0
2470#define lpfc_mbx_memory_dump_type3_type_MASK 0x0000000f
2471#define lpfc_mbx_memory_dump_type3_type_WORD word1
2472#define lpfc_mbx_memory_dump_type3_link_SHIFT 24
2473#define lpfc_mbx_memory_dump_type3_link_MASK 0x000000ff
2474#define lpfc_mbx_memory_dump_type3_link_WORD word1
2475 uint32_t word2;
2476#define lpfc_mbx_memory_dump_type3_page_no_SHIFT 0
2477#define lpfc_mbx_memory_dump_type3_page_no_MASK 0x0000ffff
2478#define lpfc_mbx_memory_dump_type3_page_no_WORD word2
2479#define lpfc_mbx_memory_dump_type3_offset_SHIFT 16
2480#define lpfc_mbx_memory_dump_type3_offset_MASK 0x0000ffff
2481#define lpfc_mbx_memory_dump_type3_offset_WORD word2
2482 uint32_t word3;
2483#define lpfc_mbx_memory_dump_type3_length_SHIFT 0
2484#define lpfc_mbx_memory_dump_type3_length_MASK 0x00ffffff
2485#define lpfc_mbx_memory_dump_type3_length_WORD word3
2486 uint32_t addr_lo;
2487 uint32_t addr_hi;
2488 uint32_t return_len;
2489};
2490
2491#define DMP_PAGE_A0 0xa0
2492#define DMP_PAGE_A2 0xa2
2493#define DMP_SFF_PAGE_A0_SIZE 256
2494#define DMP_SFF_PAGE_A2_SIZE 256
2495
2496#define SFP_WAVELENGTH_LC1310 1310
2497#define SFP_WAVELENGTH_LL1550 1550
2498
2499
2500/*
2501 * * SFF-8472 TABLE 3.4
2502 * */
2503#define SFF_PG0_CONNECTOR_UNKNOWN 0x00 /* Unknown */
2504#define SFF_PG0_CONNECTOR_SC 0x01 /* SC */
2505#define SFF_PG0_CONNECTOR_FC_COPPER1 0x02 /* FC style 1 copper connector */
2506#define SFF_PG0_CONNECTOR_FC_COPPER2 0x03 /* FC style 2 copper connector */
2507#define SFF_PG0_CONNECTOR_BNC 0x04 /* BNC / TNC */
2508#define SFF_PG0_CONNECTOR__FC_COAX 0x05 /* FC coaxial headers */
2509#define SFF_PG0_CONNECTOR_FIBERJACK 0x06 /* FiberJack */
2510#define SFF_PG0_CONNECTOR_LC 0x07 /* LC */
2511#define SFF_PG0_CONNECTOR_MT 0x08 /* MT - RJ */
2512#define SFF_PG0_CONNECTOR_MU 0x09 /* MU */
2513#define SFF_PG0_CONNECTOR_SF 0x0A /* SG */
2514#define SFF_PG0_CONNECTOR_OPTICAL_PIGTAIL 0x0B /* Optical pigtail */
2515#define SFF_PG0_CONNECTOR_OPTICAL_PARALLEL 0x0C /* MPO Parallel Optic */
2516#define SFF_PG0_CONNECTOR_HSSDC_II 0x20 /* HSSDC II */
2517#define SFF_PG0_CONNECTOR_COPPER_PIGTAIL 0x21 /* Copper pigtail */
2518#define SFF_PG0_CONNECTOR_RJ45 0x22 /* RJ45 */
2519
2520/* SFF-8472 Table 3.1 Diagnostics: Data Fields Address/Page A0 */
2521
2522#define SSF_IDENTIFIER 0
2523#define SSF_EXT_IDENTIFIER 1
2524#define SSF_CONNECTOR 2
2525#define SSF_TRANSCEIVER_CODE_B0 3
2526#define SSF_TRANSCEIVER_CODE_B1 4
2527#define SSF_TRANSCEIVER_CODE_B2 5
2528#define SSF_TRANSCEIVER_CODE_B3 6
2529#define SSF_TRANSCEIVER_CODE_B4 7
2530#define SSF_TRANSCEIVER_CODE_B5 8
2531#define SSF_TRANSCEIVER_CODE_B6 9
2532#define SSF_TRANSCEIVER_CODE_B7 10
2533#define SSF_ENCODING 11
2534#define SSF_BR_NOMINAL 12
2535#define SSF_RATE_IDENTIFIER 13
2536#define SSF_LENGTH_9UM_KM 14
2537#define SSF_LENGTH_9UM 15
2538#define SSF_LENGTH_50UM_OM2 16
2539#define SSF_LENGTH_62UM_OM1 17
2540#define SFF_LENGTH_COPPER 18
2541#define SSF_LENGTH_50UM_OM3 19
2542#define SSF_VENDOR_NAME 20
2543#define SSF_VENDOR_OUI 36
2544#define SSF_VENDOR_PN 40
2545#define SSF_VENDOR_REV 56
2546#define SSF_WAVELENGTH_B1 60
2547#define SSF_WAVELENGTH_B0 61
2548#define SSF_CC_BASE 63
2549#define SSF_OPTIONS_B1 64
2550#define SSF_OPTIONS_B0 65
2551#define SSF_BR_MAX 66
2552#define SSF_BR_MIN 67
2553#define SSF_VENDOR_SN 68
2554#define SSF_DATE_CODE 84
2555#define SSF_MONITORING_TYPEDIAGNOSTIC 92
2556#define SSF_ENHANCED_OPTIONS 93
2557#define SFF_8472_COMPLIANCE 94
2558#define SSF_CC_EXT 95
2559#define SSF_A0_VENDOR_SPECIFIC 96
2560
2561/* SFF-8472 Table 3.1a Diagnostics: Data Fields Address/Page A2 */
2562
2563#define SSF_TEMP_HIGH_ALARM 0
2564#define SSF_TEMP_LOW_ALARM 2
2565#define SSF_TEMP_HIGH_WARNING 4
2566#define SSF_TEMP_LOW_WARNING 6
2567#define SSF_VOLTAGE_HIGH_ALARM 8
2568#define SSF_VOLTAGE_LOW_ALARM 10
2569#define SSF_VOLTAGE_HIGH_WARNING 12
2570#define SSF_VOLTAGE_LOW_WARNING 14
2571#define SSF_BIAS_HIGH_ALARM 16
2572#define SSF_BIAS_LOW_ALARM 18
2573#define SSF_BIAS_HIGH_WARNING 20
2574#define SSF_BIAS_LOW_WARNING 22
2575#define SSF_TXPOWER_HIGH_ALARM 24
2576#define SSF_TXPOWER_LOW_ALARM 26
2577#define SSF_TXPOWER_HIGH_WARNING 28
2578#define SSF_TXPOWER_LOW_WARNING 30
2579#define SSF_RXPOWER_HIGH_ALARM 32
2580#define SSF_RXPOWER_LOW_ALARM 34
2581#define SSF_RXPOWER_HIGH_WARNING 36
2582#define SSF_RXPOWER_LOW_WARNING 38
2583#define SSF_EXT_CAL_CONSTANTS 56
2584#define SSF_CC_DMI 95
2585#define SFF_TEMPERATURE_B1 96
2586#define SFF_TEMPERATURE_B0 97
2587#define SFF_VCC_B1 98
2588#define SFF_VCC_B0 99
2589#define SFF_TX_BIAS_CURRENT_B1 100
2590#define SFF_TX_BIAS_CURRENT_B0 101
2591#define SFF_TXPOWER_B1 102
2592#define SFF_TXPOWER_B0 103
2593#define SFF_RXPOWER_B1 104
2594#define SFF_RXPOWER_B0 105
2595#define SSF_STATUS_CONTROL 110
2596#define SSF_ALARM_FLAGS 112
2597#define SSF_WARNING_FLAGS 116
2598#define SSF_EXT_TATUS_CONTROL_B1 118
2599#define SSF_EXT_TATUS_CONTROL_B0 119
2600#define SSF_A2_VENDOR_SPECIFIC 120
2601#define SSF_USER_EEPROM 128
2602#define SSF_VENDOR_CONTROL 148
2603
2604
2605/*
2606 * Tranceiver codes Fibre Channel SFF-8472
2607 * Table 3.5.
2608 */
2609
2610struct sff_trasnceiver_codes_byte0 {
2611 uint8_t inifiband:4;
2612 uint8_t teng_ethernet:4;
2613};
2614
2615struct sff_trasnceiver_codes_byte1 {
2616 uint8_t sonet:6;
2617 uint8_t escon:2;
2618};
2619
2620struct sff_trasnceiver_codes_byte2 {
2621 uint8_t soNet:8;
2622};
2623
2624struct sff_trasnceiver_codes_byte3 {
2625 uint8_t ethernet:8;
2626};
2627
2628struct sff_trasnceiver_codes_byte4 {
2629 uint8_t fc_el_lo:1;
2630 uint8_t fc_lw_laser:1;
2631 uint8_t fc_sw_laser:1;
2632 uint8_t fc_md_distance:1;
2633 uint8_t fc_lg_distance:1;
2634 uint8_t fc_int_distance:1;
2635 uint8_t fc_short_distance:1;
2636 uint8_t fc_vld_distance:1;
2637};
2638
2639struct sff_trasnceiver_codes_byte5 {
2640 uint8_t reserved1:1;
2641 uint8_t reserved2:1;
2642 uint8_t fc_sfp_active:1; /* Active cable */
2643 uint8_t fc_sfp_passive:1; /* Passive cable */
2644 uint8_t fc_lw_laser:1; /* Longwave laser */
2645 uint8_t fc_sw_laser_sl:1;
2646 uint8_t fc_sw_laser_sn:1;
2647 uint8_t fc_el_hi:1; /* Electrical enclosure high bit */
2648};
2649
2650struct sff_trasnceiver_codes_byte6 {
2651 uint8_t fc_tm_sm:1; /* Single Mode */
2652 uint8_t reserved:1;
2653 uint8_t fc_tm_m6:1; /* Multimode, 62.5um (M6) */
2654 uint8_t fc_tm_tv:1; /* Video Coax (TV) */
2655 uint8_t fc_tm_mi:1; /* Miniature Coax (MI) */
2656 uint8_t fc_tm_tp:1; /* Twisted Pair (TP) */
2657 uint8_t fc_tm_tw:1; /* Twin Axial Pair */
2658};
2659
2660struct sff_trasnceiver_codes_byte7 {
2661 uint8_t fc_sp_100MB:1; /* 100 MB/sec */
2662 uint8_t reserve:1;
2663 uint8_t fc_sp_200mb:1; /* 200 MB/sec */
2664 uint8_t fc_sp_3200MB:1; /* 3200 MB/sec */
2665 uint8_t fc_sp_400MB:1; /* 400 MB/sec */
2666 uint8_t fc_sp_1600MB:1; /* 1600 MB/sec */
2667 uint8_t fc_sp_800MB:1; /* 800 MB/sec */
2668 uint8_t fc_sp_1200MB:1; /* 1200 MB/sec */
2669};
2670
2671/* User writable non-volatile memory, SFF-8472 Table 3.20 */
2672struct user_eeprom {
2673 uint8_t vendor_name[16];
2674 uint8_t vendor_oui[3];
2675 uint8_t vendor_pn[816];
2676 uint8_t vendor_rev[4];
2677 uint8_t vendor_sn[16];
2678 uint8_t datecode[6];
2679 uint8_t lot_code[2];
2680 uint8_t reserved191[57];
2681};
2682
2683struct lpfc_mbx_pc_sli4_params {
2684 uint32_t word1;
2685#define qs_SHIFT 0
2686#define qs_MASK 0x00000001
2687#define qs_WORD word1
2688#define wr_SHIFT 1
2689#define wr_MASK 0x00000001
2690#define wr_WORD word1
2691#define pf_SHIFT 8
2692#define pf_MASK 0x000000ff
2693#define pf_WORD word1
2694#define cpn_SHIFT 16
2695#define cpn_MASK 0x000000ff
2696#define cpn_WORD word1
2697 uint32_t word2;
2698#define if_type_SHIFT 0
2699#define if_type_MASK 0x00000007
2700#define if_type_WORD word2
2701#define sli_rev_SHIFT 4
2702#define sli_rev_MASK 0x0000000f
2703#define sli_rev_WORD word2
2704#define sli_family_SHIFT 8
2705#define sli_family_MASK 0x000000ff
2706#define sli_family_WORD word2
2707#define featurelevel_1_SHIFT 16
2708#define featurelevel_1_MASK 0x000000ff
2709#define featurelevel_1_WORD word2
2710#define featurelevel_2_SHIFT 24
2711#define featurelevel_2_MASK 0x0000001f
2712#define featurelevel_2_WORD word2
2713 uint32_t word3;
2714#define fcoe_SHIFT 0
2715#define fcoe_MASK 0x00000001
2716#define fcoe_WORD word3
2717#define fc_SHIFT 1
2718#define fc_MASK 0x00000001
2719#define fc_WORD word3
2720#define nic_SHIFT 2
2721#define nic_MASK 0x00000001
2722#define nic_WORD word3
2723#define iscsi_SHIFT 3
2724#define iscsi_MASK 0x00000001
2725#define iscsi_WORD word3
2726#define rdma_SHIFT 4
2727#define rdma_MASK 0x00000001
2728#define rdma_WORD word3
2729 uint32_t sge_supp_len;
2730#define SLI4_PAGE_SIZE 4096
2731 uint32_t word5;
2732#define if_page_sz_SHIFT 0
2733#define if_page_sz_MASK 0x0000ffff
2734#define if_page_sz_WORD word5
2735#define loopbk_scope_SHIFT 24
2736#define loopbk_scope_MASK 0x0000000f
2737#define loopbk_scope_WORD word5
2738#define rq_db_window_SHIFT 28
2739#define rq_db_window_MASK 0x0000000f
2740#define rq_db_window_WORD word5
2741 uint32_t word6;
2742#define eq_pages_SHIFT 0
2743#define eq_pages_MASK 0x0000000f
2744#define eq_pages_WORD word6
2745#define eqe_size_SHIFT 8
2746#define eqe_size_MASK 0x000000ff
2747#define eqe_size_WORD word6
2748 uint32_t word7;
2749#define cq_pages_SHIFT 0
2750#define cq_pages_MASK 0x0000000f
2751#define cq_pages_WORD word7
2752#define cqe_size_SHIFT 8
2753#define cqe_size_MASK 0x000000ff
2754#define cqe_size_WORD word7
2755 uint32_t word8;
2756#define mq_pages_SHIFT 0
2757#define mq_pages_MASK 0x0000000f
2758#define mq_pages_WORD word8
2759#define mqe_size_SHIFT 8
2760#define mqe_size_MASK 0x000000ff
2761#define mqe_size_WORD word8
2762#define mq_elem_cnt_SHIFT 16
2763#define mq_elem_cnt_MASK 0x000000ff
2764#define mq_elem_cnt_WORD word8
2765 uint32_t word9;
2766#define wq_pages_SHIFT 0
2767#define wq_pages_MASK 0x0000ffff
2768#define wq_pages_WORD word9
2769#define wqe_size_SHIFT 8
2770#define wqe_size_MASK 0x000000ff
2771#define wqe_size_WORD word9
2772 uint32_t word10;
2773#define rq_pages_SHIFT 0
2774#define rq_pages_MASK 0x0000ffff
2775#define rq_pages_WORD word10
2776#define rqe_size_SHIFT 8
2777#define rqe_size_MASK 0x000000ff
2778#define rqe_size_WORD word10
2779 uint32_t word11;
2780#define hdr_pages_SHIFT 0
2781#define hdr_pages_MASK 0x0000000f
2782#define hdr_pages_WORD word11
2783#define hdr_size_SHIFT 8
2784#define hdr_size_MASK 0x0000000f
2785#define hdr_size_WORD word11
2786#define hdr_pp_align_SHIFT 16
2787#define hdr_pp_align_MASK 0x0000ffff
2788#define hdr_pp_align_WORD word11
2789 uint32_t word12;
2790#define sgl_pages_SHIFT 0
2791#define sgl_pages_MASK 0x0000000f
2792#define sgl_pages_WORD word12
2793#define sgl_pp_align_SHIFT 16
2794#define sgl_pp_align_MASK 0x0000ffff
2795#define sgl_pp_align_WORD word12
2796 uint32_t rsvd_13_63[51];
2797};
2798#define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
2799 &(~((SLI4_PAGE_SIZE)-1)))
2800
2801struct lpfc_sli4_parameters {
2802 uint32_t word0;
2803#define cfg_prot_type_SHIFT 0
2804#define cfg_prot_type_MASK 0x000000FF
2805#define cfg_prot_type_WORD word0
2806 uint32_t word1;
2807#define cfg_ft_SHIFT 0
2808#define cfg_ft_MASK 0x00000001
2809#define cfg_ft_WORD word1
2810#define cfg_sli_rev_SHIFT 4
2811#define cfg_sli_rev_MASK 0x0000000f
2812#define cfg_sli_rev_WORD word1
2813#define cfg_sli_family_SHIFT 8
2814#define cfg_sli_family_MASK 0x0000000f
2815#define cfg_sli_family_WORD word1
2816#define cfg_if_type_SHIFT 12
2817#define cfg_if_type_MASK 0x0000000f
2818#define cfg_if_type_WORD word1
2819#define cfg_sli_hint_1_SHIFT 16
2820#define cfg_sli_hint_1_MASK 0x000000ff
2821#define cfg_sli_hint_1_WORD word1
2822#define cfg_sli_hint_2_SHIFT 24
2823#define cfg_sli_hint_2_MASK 0x0000001f
2824#define cfg_sli_hint_2_WORD word1
2825 uint32_t word2;
2826 uint32_t word3;
2827 uint32_t word4;
2828#define cfg_cqv_SHIFT 14
2829#define cfg_cqv_MASK 0x00000003
2830#define cfg_cqv_WORD word4
2831 uint32_t word5;
2832 uint32_t word6;
2833#define cfg_mqv_SHIFT 14
2834#define cfg_mqv_MASK 0x00000003
2835#define cfg_mqv_WORD word6
2836 uint32_t word7;
2837 uint32_t word8;
2838#define cfg_wqsize_SHIFT 8
2839#define cfg_wqsize_MASK 0x0000000f
2840#define cfg_wqsize_WORD word8
2841#define cfg_wqv_SHIFT 14
2842#define cfg_wqv_MASK 0x00000003
2843#define cfg_wqv_WORD word8
2844 uint32_t word9;
2845 uint32_t word10;
2846#define cfg_rqv_SHIFT 14
2847#define cfg_rqv_MASK 0x00000003
2848#define cfg_rqv_WORD word10
2849 uint32_t word11;
2850#define cfg_rq_db_window_SHIFT 28
2851#define cfg_rq_db_window_MASK 0x0000000f
2852#define cfg_rq_db_window_WORD word11
2853 uint32_t word12;
2854#define cfg_fcoe_SHIFT 0
2855#define cfg_fcoe_MASK 0x00000001
2856#define cfg_fcoe_WORD word12
2857#define cfg_ext_SHIFT 1
2858#define cfg_ext_MASK 0x00000001
2859#define cfg_ext_WORD word12
2860#define cfg_hdrr_SHIFT 2
2861#define cfg_hdrr_MASK 0x00000001
2862#define cfg_hdrr_WORD word12
2863#define cfg_phwq_SHIFT 15
2864#define cfg_phwq_MASK 0x00000001
2865#define cfg_phwq_WORD word12
2866#define cfg_oas_SHIFT 25
2867#define cfg_oas_MASK 0x00000001
2868#define cfg_oas_WORD word12
2869#define cfg_loopbk_scope_SHIFT 28
2870#define cfg_loopbk_scope_MASK 0x0000000f
2871#define cfg_loopbk_scope_WORD word12
2872 uint32_t sge_supp_len;
2873 uint32_t word14;
2874#define cfg_sgl_page_cnt_SHIFT 0
2875#define cfg_sgl_page_cnt_MASK 0x0000000f
2876#define cfg_sgl_page_cnt_WORD word14
2877#define cfg_sgl_page_size_SHIFT 8
2878#define cfg_sgl_page_size_MASK 0x000000ff
2879#define cfg_sgl_page_size_WORD word14
2880#define cfg_sgl_pp_align_SHIFT 16
2881#define cfg_sgl_pp_align_MASK 0x000000ff
2882#define cfg_sgl_pp_align_WORD word14
2883 uint32_t word15;
2884 uint32_t word16;
2885 uint32_t word17;
2886 uint32_t word18;
2887 uint32_t word19;
2888#define cfg_ext_embed_cb_SHIFT 0
2889#define cfg_ext_embed_cb_MASK 0x00000001
2890#define cfg_ext_embed_cb_WORD word19
2891#define cfg_mds_diags_SHIFT 1
2892#define cfg_mds_diags_MASK 0x00000001
2893#define cfg_mds_diags_WORD word19
2894};
2895
2896#define LPFC_SET_UE_RECOVERY 0x10
2897#define LPFC_SET_MDS_DIAGS 0x11
2898struct lpfc_mbx_set_feature {
2899 struct mbox_header header;
2900 uint32_t feature;
2901 uint32_t param_len;
2902 uint32_t word6;
2903#define lpfc_mbx_set_feature_UER_SHIFT 0
2904#define lpfc_mbx_set_feature_UER_MASK 0x00000001
2905#define lpfc_mbx_set_feature_UER_WORD word6
2906#define lpfc_mbx_set_feature_mds_SHIFT 0
2907#define lpfc_mbx_set_feature_mds_MASK 0x00000001
2908#define lpfc_mbx_set_feature_mds_WORD word6
2909#define lpfc_mbx_set_feature_mds_deep_loopbk_SHIFT 1
2910#define lpfc_mbx_set_feature_mds_deep_loopbk_MASK 0x00000001
2911#define lpfc_mbx_set_feature_mds_deep_loopbk_WORD word6
2912 uint32_t word7;
2913#define lpfc_mbx_set_feature_UERP_SHIFT 0
2914#define lpfc_mbx_set_feature_UERP_MASK 0x0000ffff
2915#define lpfc_mbx_set_feature_UERP_WORD word7
2916#define lpfc_mbx_set_feature_UESR_SHIFT 16
2917#define lpfc_mbx_set_feature_UESR_MASK 0x0000ffff
2918#define lpfc_mbx_set_feature_UESR_WORD word7
2919};
2920
2921
2922struct lpfc_mbx_get_sli4_parameters {
2923 struct mbox_header header;
2924 struct lpfc_sli4_parameters sli4_parameters;
2925};
2926
2927struct lpfc_rscr_desc_generic {
2928#define LPFC_RSRC_DESC_WSIZE 22
2929 uint32_t desc[LPFC_RSRC_DESC_WSIZE];
2930};
2931
2932struct lpfc_rsrc_desc_pcie {
2933 uint32_t word0;
2934#define lpfc_rsrc_desc_pcie_type_SHIFT 0
2935#define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
2936#define lpfc_rsrc_desc_pcie_type_WORD word0
2937#define LPFC_RSRC_DESC_TYPE_PCIE 0x40
2938#define lpfc_rsrc_desc_pcie_length_SHIFT 8
2939#define lpfc_rsrc_desc_pcie_length_MASK 0x000000ff
2940#define lpfc_rsrc_desc_pcie_length_WORD word0
2941 uint32_t word1;
2942#define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
2943#define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
2944#define lpfc_rsrc_desc_pcie_pfnum_WORD word1
2945 uint32_t reserved;
2946 uint32_t word3;
2947#define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
2948#define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
2949#define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
2950#define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
2951#define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
2952#define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
2953#define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
2954#define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
2955#define lpfc_rsrc_desc_pcie_pf_type_WORD word3
2956 uint32_t word4;
2957#define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
2958#define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
2959#define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
2960};
2961
2962struct lpfc_rsrc_desc_fcfcoe {
2963 uint32_t word0;
2964#define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
2965#define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
2966#define lpfc_rsrc_desc_fcfcoe_type_WORD word0
2967#define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
2968#define lpfc_rsrc_desc_fcfcoe_length_SHIFT 8
2969#define lpfc_rsrc_desc_fcfcoe_length_MASK 0x000000ff
2970#define lpfc_rsrc_desc_fcfcoe_length_WORD word0
2971#define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_RSVD 0
2972#define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_LENGTH 72
2973#define LPFC_RSRC_DESC_TYPE_FCFCOE_V1_LENGTH 88
2974 uint32_t word1;
2975#define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
2976#define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
2977#define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
2978#define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
2979#define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
2980#define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
2981 uint32_t word2;
2982#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
2983#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
2984#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
2985#define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
2986#define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
2987#define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
2988 uint32_t word3;
2989#define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
2990#define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
2991#define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
2992#define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
2993#define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
2994#define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
2995 uint32_t word4;
2996#define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
2997#define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
2998#define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
2999#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
3000#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
3001#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
3002 uint32_t word5;
3003#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
3004#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
3005#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
3006#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
3007#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
3008#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
3009 uint32_t word6;
3010 uint32_t word7;
3011 uint32_t word8;
3012 uint32_t word9;
3013 uint32_t word10;
3014 uint32_t word11;
3015 uint32_t word12;
3016 uint32_t word13;
3017#define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
3018#define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
3019#define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
3020#define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
3021#define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
3022#define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
3023#define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
3024#define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
3025#define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
3026#define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
3027#define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
3028#define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
3029#define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
3030#define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
3031#define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
3032/* extended FC/FCoE Resource Descriptor when length = 88 bytes */
3033 uint32_t bw_min;
3034 uint32_t bw_max;
3035 uint32_t iops_min;
3036 uint32_t iops_max;
3037 uint32_t reserved[4];
3038};
3039
3040struct lpfc_func_cfg {
3041#define LPFC_RSRC_DESC_MAX_NUM 2
3042 uint32_t rsrc_desc_count;
3043 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
3044};
3045
3046struct lpfc_mbx_get_func_cfg {
3047 struct mbox_header header;
3048#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
3049#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
3050#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
3051 struct lpfc_func_cfg func_cfg;
3052};
3053
3054struct lpfc_prof_cfg {
3055#define LPFC_RSRC_DESC_MAX_NUM 2
3056 uint32_t rsrc_desc_count;
3057 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
3058};
3059
3060struct lpfc_mbx_get_prof_cfg {
3061 struct mbox_header header;
3062#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
3063#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
3064#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
3065 union {
3066 struct {
3067 uint32_t word10;
3068#define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
3069#define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
3070#define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
3071#define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
3072#define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
3073#define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
3074 } request;
3075 struct {
3076 struct lpfc_prof_cfg prof_cfg;
3077 } response;
3078 } u;
3079};
3080
3081struct lpfc_controller_attribute {
3082 uint32_t version_string[8];
3083 uint32_t manufacturer_name[8];
3084 uint32_t supported_modes;
3085 uint32_t word17;
3086#define lpfc_cntl_attr_eprom_ver_lo_SHIFT 0
3087#define lpfc_cntl_attr_eprom_ver_lo_MASK 0x000000ff
3088#define lpfc_cntl_attr_eprom_ver_lo_WORD word17
3089#define lpfc_cntl_attr_eprom_ver_hi_SHIFT 8
3090#define lpfc_cntl_attr_eprom_ver_hi_MASK 0x000000ff
3091#define lpfc_cntl_attr_eprom_ver_hi_WORD word17
3092 uint32_t mbx_da_struct_ver;
3093 uint32_t ep_fw_da_struct_ver;
3094 uint32_t ncsi_ver_str[3];
3095 uint32_t dflt_ext_timeout;
3096 uint32_t model_number[8];
3097 uint32_t description[16];
3098 uint32_t serial_number[8];
3099 uint32_t ip_ver_str[8];
3100 uint32_t fw_ver_str[8];
3101 uint32_t bios_ver_str[8];
3102 uint32_t redboot_ver_str[8];
3103 uint32_t driver_ver_str[8];
3104 uint32_t flash_fw_ver_str[8];
3105 uint32_t functionality;
3106 uint32_t word105;
3107#define lpfc_cntl_attr_max_cbd_len_SHIFT 0
3108#define lpfc_cntl_attr_max_cbd_len_MASK 0x0000ffff
3109#define lpfc_cntl_attr_max_cbd_len_WORD word105
3110#define lpfc_cntl_attr_asic_rev_SHIFT 16
3111#define lpfc_cntl_attr_asic_rev_MASK 0x000000ff
3112#define lpfc_cntl_attr_asic_rev_WORD word105
3113#define lpfc_cntl_attr_gen_guid0_SHIFT 24
3114#define lpfc_cntl_attr_gen_guid0_MASK 0x000000ff
3115#define lpfc_cntl_attr_gen_guid0_WORD word105
3116 uint32_t gen_guid1_12[3];
3117 uint32_t word109;
3118#define lpfc_cntl_attr_gen_guid13_14_SHIFT 0
3119#define lpfc_cntl_attr_gen_guid13_14_MASK 0x0000ffff
3120#define lpfc_cntl_attr_gen_guid13_14_WORD word109
3121#define lpfc_cntl_attr_gen_guid15_SHIFT 16
3122#define lpfc_cntl_attr_gen_guid15_MASK 0x000000ff
3123#define lpfc_cntl_attr_gen_guid15_WORD word109
3124#define lpfc_cntl_attr_hba_port_cnt_SHIFT 24
3125#define lpfc_cntl_attr_hba_port_cnt_MASK 0x000000ff
3126#define lpfc_cntl_attr_hba_port_cnt_WORD word109
3127 uint32_t word110;
3128#define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT 0
3129#define lpfc_cntl_attr_dflt_lnk_tmo_MASK 0x0000ffff
3130#define lpfc_cntl_attr_dflt_lnk_tmo_WORD word110
3131#define lpfc_cntl_attr_multi_func_dev_SHIFT 24
3132#define lpfc_cntl_attr_multi_func_dev_MASK 0x000000ff
3133#define lpfc_cntl_attr_multi_func_dev_WORD word110
3134 uint32_t word111;
3135#define lpfc_cntl_attr_cache_valid_SHIFT 0
3136#define lpfc_cntl_attr_cache_valid_MASK 0x000000ff
3137#define lpfc_cntl_attr_cache_valid_WORD word111
3138#define lpfc_cntl_attr_hba_status_SHIFT 8
3139#define lpfc_cntl_attr_hba_status_MASK 0x000000ff
3140#define lpfc_cntl_attr_hba_status_WORD word111
3141#define lpfc_cntl_attr_max_domain_SHIFT 16
3142#define lpfc_cntl_attr_max_domain_MASK 0x000000ff
3143#define lpfc_cntl_attr_max_domain_WORD word111
3144#define lpfc_cntl_attr_lnk_numb_SHIFT 24
3145#define lpfc_cntl_attr_lnk_numb_MASK 0x0000003f
3146#define lpfc_cntl_attr_lnk_numb_WORD word111
3147#define lpfc_cntl_attr_lnk_type_SHIFT 30
3148#define lpfc_cntl_attr_lnk_type_MASK 0x00000003
3149#define lpfc_cntl_attr_lnk_type_WORD word111
3150 uint32_t fw_post_status;
3151 uint32_t hba_mtu[8];
3152 uint32_t word121;
3153 uint32_t reserved1[3];
3154 uint32_t word125;
3155#define lpfc_cntl_attr_pci_vendor_id_SHIFT 0
3156#define lpfc_cntl_attr_pci_vendor_id_MASK 0x0000ffff
3157#define lpfc_cntl_attr_pci_vendor_id_WORD word125
3158#define lpfc_cntl_attr_pci_device_id_SHIFT 16
3159#define lpfc_cntl_attr_pci_device_id_MASK 0x0000ffff
3160#define lpfc_cntl_attr_pci_device_id_WORD word125
3161 uint32_t word126;
3162#define lpfc_cntl_attr_pci_subvdr_id_SHIFT 0
3163#define lpfc_cntl_attr_pci_subvdr_id_MASK 0x0000ffff
3164#define lpfc_cntl_attr_pci_subvdr_id_WORD word126
3165#define lpfc_cntl_attr_pci_subsys_id_SHIFT 16
3166#define lpfc_cntl_attr_pci_subsys_id_MASK 0x0000ffff
3167#define lpfc_cntl_attr_pci_subsys_id_WORD word126
3168 uint32_t word127;
3169#define lpfc_cntl_attr_pci_bus_num_SHIFT 0
3170#define lpfc_cntl_attr_pci_bus_num_MASK 0x000000ff
3171#define lpfc_cntl_attr_pci_bus_num_WORD word127
3172#define lpfc_cntl_attr_pci_dev_num_SHIFT 8
3173#define lpfc_cntl_attr_pci_dev_num_MASK 0x000000ff
3174#define lpfc_cntl_attr_pci_dev_num_WORD word127
3175#define lpfc_cntl_attr_pci_fnc_num_SHIFT 16
3176#define lpfc_cntl_attr_pci_fnc_num_MASK 0x000000ff
3177#define lpfc_cntl_attr_pci_fnc_num_WORD word127
3178#define lpfc_cntl_attr_inf_type_SHIFT 24
3179#define lpfc_cntl_attr_inf_type_MASK 0x000000ff
3180#define lpfc_cntl_attr_inf_type_WORD word127
3181 uint32_t unique_id[2];
3182 uint32_t word130;
3183#define lpfc_cntl_attr_num_netfil_SHIFT 0
3184#define lpfc_cntl_attr_num_netfil_MASK 0x000000ff
3185#define lpfc_cntl_attr_num_netfil_WORD word130
3186 uint32_t reserved2[4];
3187};
3188
3189struct lpfc_mbx_get_cntl_attributes {
3190 union lpfc_sli4_cfg_shdr cfg_shdr;
3191 struct lpfc_controller_attribute cntl_attr;
3192};
3193
3194struct lpfc_mbx_get_port_name {
3195 struct mbox_header header;
3196 union {
3197 struct {
3198 uint32_t word4;
3199#define lpfc_mbx_get_port_name_lnk_type_SHIFT 0
3200#define lpfc_mbx_get_port_name_lnk_type_MASK 0x00000003
3201#define lpfc_mbx_get_port_name_lnk_type_WORD word4
3202 } request;
3203 struct {
3204 uint32_t word4;
3205#define lpfc_mbx_get_port_name_name0_SHIFT 0
3206#define lpfc_mbx_get_port_name_name0_MASK 0x000000FF
3207#define lpfc_mbx_get_port_name_name0_WORD word4
3208#define lpfc_mbx_get_port_name_name1_SHIFT 8
3209#define lpfc_mbx_get_port_name_name1_MASK 0x000000FF
3210#define lpfc_mbx_get_port_name_name1_WORD word4
3211#define lpfc_mbx_get_port_name_name2_SHIFT 16
3212#define lpfc_mbx_get_port_name_name2_MASK 0x000000FF
3213#define lpfc_mbx_get_port_name_name2_WORD word4
3214#define lpfc_mbx_get_port_name_name3_SHIFT 24
3215#define lpfc_mbx_get_port_name_name3_MASK 0x000000FF
3216#define lpfc_mbx_get_port_name_name3_WORD word4
3217#define LPFC_LINK_NUMBER_0 0
3218#define LPFC_LINK_NUMBER_1 1
3219#define LPFC_LINK_NUMBER_2 2
3220#define LPFC_LINK_NUMBER_3 3
3221 } response;
3222 } u;
3223};
3224
3225/* Mailbox Completion Queue Error Messages */
3226#define MB_CQE_STATUS_SUCCESS 0x0
3227#define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
3228#define MB_CQE_STATUS_INVALID_PARAMETER 0x2
3229#define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
3230#define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
3231#define MB_CQE_STATUS_DMA_FAILED 0x5
3232
3233#define LPFC_MBX_WR_CONFIG_MAX_BDE 8
3234struct lpfc_mbx_wr_object {
3235 struct mbox_header header;
3236 union {
3237 struct {
3238 uint32_t word4;
3239#define lpfc_wr_object_eof_SHIFT 31
3240#define lpfc_wr_object_eof_MASK 0x00000001
3241#define lpfc_wr_object_eof_WORD word4
3242#define lpfc_wr_object_write_length_SHIFT 0
3243#define lpfc_wr_object_write_length_MASK 0x00FFFFFF
3244#define lpfc_wr_object_write_length_WORD word4
3245 uint32_t write_offset;
3246 uint32_t object_name[26];
3247 uint32_t bde_count;
3248 struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
3249 } request;
3250 struct {
3251 uint32_t actual_write_length;
3252 } response;
3253 } u;
3254};
3255
3256/* mailbox queue entry structure */
3257struct lpfc_mqe {
3258 uint32_t word0;
3259#define lpfc_mqe_status_SHIFT 16
3260#define lpfc_mqe_status_MASK 0x0000FFFF
3261#define lpfc_mqe_status_WORD word0
3262#define lpfc_mqe_command_SHIFT 8
3263#define lpfc_mqe_command_MASK 0x000000FF
3264#define lpfc_mqe_command_WORD word0
3265 union {
3266 uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
3267 /* sli4 mailbox commands */
3268 struct lpfc_mbx_sli4_config sli4_config;
3269 struct lpfc_mbx_init_vfi init_vfi;
3270 struct lpfc_mbx_reg_vfi reg_vfi;
3271 struct lpfc_mbx_reg_vfi unreg_vfi;
3272 struct lpfc_mbx_init_vpi init_vpi;
3273 struct lpfc_mbx_resume_rpi resume_rpi;
3274 struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
3275 struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
3276 struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
3277 struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
3278 struct lpfc_mbx_reg_fcfi reg_fcfi;
3279 struct lpfc_mbx_unreg_fcfi unreg_fcfi;
3280 struct lpfc_mbx_mq_create mq_create;
3281 struct lpfc_mbx_mq_create_ext mq_create_ext;
3282 struct lpfc_mbx_eq_create eq_create;
3283 struct lpfc_mbx_modify_eq_delay eq_delay;
3284 struct lpfc_mbx_cq_create cq_create;
3285 struct lpfc_mbx_wq_create wq_create;
3286 struct lpfc_mbx_rq_create rq_create;
3287 struct lpfc_mbx_mq_destroy mq_destroy;
3288 struct lpfc_mbx_eq_destroy eq_destroy;
3289 struct lpfc_mbx_cq_destroy cq_destroy;
3290 struct lpfc_mbx_wq_destroy wq_destroy;
3291 struct lpfc_mbx_rq_destroy rq_destroy;
3292 struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
3293 struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
3294 struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
3295 struct lpfc_mbx_post_sgl_pages post_sgl_pages;
3296 struct lpfc_mbx_nembed_cmd nembed_cmd;
3297 struct lpfc_mbx_read_rev read_rev;
3298 struct lpfc_mbx_read_vpi read_vpi;
3299 struct lpfc_mbx_read_config rd_config;
3300 struct lpfc_mbx_request_features req_ftrs;
3301 struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
3302 struct lpfc_mbx_query_fw_config query_fw_cfg;
3303 struct lpfc_mbx_set_beacon_config beacon_config;
3304 struct lpfc_mbx_supp_pages supp_pages;
3305 struct lpfc_mbx_pc_sli4_params sli4_params;
3306 struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
3307 struct lpfc_mbx_set_link_diag_state link_diag_state;
3308 struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
3309 struct lpfc_mbx_run_link_diag_test link_diag_test;
3310 struct lpfc_mbx_get_func_cfg get_func_cfg;
3311 struct lpfc_mbx_get_prof_cfg get_prof_cfg;
3312 struct lpfc_mbx_wr_object wr_object;
3313 struct lpfc_mbx_get_port_name get_port_name;
3314 struct lpfc_mbx_set_feature set_feature;
3315 struct lpfc_mbx_memory_dump_type3 mem_dump_type3;
3316 struct lpfc_mbx_nop nop;
3317 } un;
3318};
3319
3320struct lpfc_mcqe {
3321 uint32_t word0;
3322#define lpfc_mcqe_status_SHIFT 0
3323#define lpfc_mcqe_status_MASK 0x0000FFFF
3324#define lpfc_mcqe_status_WORD word0
3325#define lpfc_mcqe_ext_status_SHIFT 16
3326#define lpfc_mcqe_ext_status_MASK 0x0000FFFF
3327#define lpfc_mcqe_ext_status_WORD word0
3328 uint32_t mcqe_tag0;
3329 uint32_t mcqe_tag1;
3330 uint32_t trailer;
3331#define lpfc_trailer_valid_SHIFT 31
3332#define lpfc_trailer_valid_MASK 0x00000001
3333#define lpfc_trailer_valid_WORD trailer
3334#define lpfc_trailer_async_SHIFT 30
3335#define lpfc_trailer_async_MASK 0x00000001
3336#define lpfc_trailer_async_WORD trailer
3337#define lpfc_trailer_hpi_SHIFT 29
3338#define lpfc_trailer_hpi_MASK 0x00000001
3339#define lpfc_trailer_hpi_WORD trailer
3340#define lpfc_trailer_completed_SHIFT 28
3341#define lpfc_trailer_completed_MASK 0x00000001
3342#define lpfc_trailer_completed_WORD trailer
3343#define lpfc_trailer_consumed_SHIFT 27
3344#define lpfc_trailer_consumed_MASK 0x00000001
3345#define lpfc_trailer_consumed_WORD trailer
3346#define lpfc_trailer_type_SHIFT 16
3347#define lpfc_trailer_type_MASK 0x000000FF
3348#define lpfc_trailer_type_WORD trailer
3349#define lpfc_trailer_code_SHIFT 8
3350#define lpfc_trailer_code_MASK 0x000000FF
3351#define lpfc_trailer_code_WORD trailer
3352#define LPFC_TRAILER_CODE_LINK 0x1
3353#define LPFC_TRAILER_CODE_FCOE 0x2
3354#define LPFC_TRAILER_CODE_DCBX 0x3
3355#define LPFC_TRAILER_CODE_GRP5 0x5
3356#define LPFC_TRAILER_CODE_FC 0x10
3357#define LPFC_TRAILER_CODE_SLI 0x11
3358};
3359
3360struct lpfc_acqe_link {
3361 uint32_t word0;
3362#define lpfc_acqe_link_speed_SHIFT 24
3363#define lpfc_acqe_link_speed_MASK 0x000000FF
3364#define lpfc_acqe_link_speed_WORD word0
3365#define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
3366#define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
3367#define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
3368#define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
3369#define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
3370#define LPFC_ASYNC_LINK_SPEED_20GBPS 0x5
3371#define LPFC_ASYNC_LINK_SPEED_25GBPS 0x6
3372#define LPFC_ASYNC_LINK_SPEED_40GBPS 0x7
3373#define LPFC_ASYNC_LINK_SPEED_100GBPS 0x8
3374#define lpfc_acqe_link_duplex_SHIFT 16
3375#define lpfc_acqe_link_duplex_MASK 0x000000FF
3376#define lpfc_acqe_link_duplex_WORD word0
3377#define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
3378#define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
3379#define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
3380#define lpfc_acqe_link_status_SHIFT 8
3381#define lpfc_acqe_link_status_MASK 0x000000FF
3382#define lpfc_acqe_link_status_WORD word0
3383#define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
3384#define LPFC_ASYNC_LINK_STATUS_UP 0x1
3385#define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
3386#define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
3387#define lpfc_acqe_link_type_SHIFT 6
3388#define lpfc_acqe_link_type_MASK 0x00000003
3389#define lpfc_acqe_link_type_WORD word0
3390#define lpfc_acqe_link_number_SHIFT 0
3391#define lpfc_acqe_link_number_MASK 0x0000003F
3392#define lpfc_acqe_link_number_WORD word0
3393 uint32_t word1;
3394#define lpfc_acqe_link_fault_SHIFT 0
3395#define lpfc_acqe_link_fault_MASK 0x000000FF
3396#define lpfc_acqe_link_fault_WORD word1
3397#define LPFC_ASYNC_LINK_FAULT_NONE 0x0
3398#define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
3399#define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
3400#define lpfc_acqe_logical_link_speed_SHIFT 16
3401#define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
3402#define lpfc_acqe_logical_link_speed_WORD word1
3403 uint32_t event_tag;
3404 uint32_t trailer;
3405#define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
3406#define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
3407};
3408
3409struct lpfc_acqe_fip {
3410 uint32_t index;
3411 uint32_t word1;
3412#define lpfc_acqe_fip_fcf_count_SHIFT 0
3413#define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
3414#define lpfc_acqe_fip_fcf_count_WORD word1
3415#define lpfc_acqe_fip_event_type_SHIFT 16
3416#define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
3417#define lpfc_acqe_fip_event_type_WORD word1
3418 uint32_t event_tag;
3419 uint32_t trailer;
3420#define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
3421#define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
3422#define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
3423#define LPFC_FIP_EVENT_TYPE_CVL 0x4
3424#define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
3425};
3426
3427struct lpfc_acqe_dcbx {
3428 uint32_t tlv_ttl;
3429 uint32_t reserved;
3430 uint32_t event_tag;
3431 uint32_t trailer;
3432};
3433
3434struct lpfc_acqe_grp5 {
3435 uint32_t word0;
3436#define lpfc_acqe_grp5_type_SHIFT 6
3437#define lpfc_acqe_grp5_type_MASK 0x00000003
3438#define lpfc_acqe_grp5_type_WORD word0
3439#define lpfc_acqe_grp5_number_SHIFT 0
3440#define lpfc_acqe_grp5_number_MASK 0x0000003F
3441#define lpfc_acqe_grp5_number_WORD word0
3442 uint32_t word1;
3443#define lpfc_acqe_grp5_llink_spd_SHIFT 16
3444#define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
3445#define lpfc_acqe_grp5_llink_spd_WORD word1
3446 uint32_t event_tag;
3447 uint32_t trailer;
3448};
3449
3450struct lpfc_acqe_fc_la {
3451 uint32_t word0;
3452#define lpfc_acqe_fc_la_speed_SHIFT 24
3453#define lpfc_acqe_fc_la_speed_MASK 0x000000FF
3454#define lpfc_acqe_fc_la_speed_WORD word0
3455#define LPFC_FC_LA_SPEED_UNKNOWN 0x0
3456#define LPFC_FC_LA_SPEED_1G 0x1
3457#define LPFC_FC_LA_SPEED_2G 0x2
3458#define LPFC_FC_LA_SPEED_4G 0x4
3459#define LPFC_FC_LA_SPEED_8G 0x8
3460#define LPFC_FC_LA_SPEED_10G 0xA
3461#define LPFC_FC_LA_SPEED_16G 0x10
3462#define LPFC_FC_LA_SPEED_32G 0x20
3463#define lpfc_acqe_fc_la_topology_SHIFT 16
3464#define lpfc_acqe_fc_la_topology_MASK 0x000000FF
3465#define lpfc_acqe_fc_la_topology_WORD word0
3466#define LPFC_FC_LA_TOP_UNKOWN 0x0
3467#define LPFC_FC_LA_TOP_P2P 0x1
3468#define LPFC_FC_LA_TOP_FCAL 0x2
3469#define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
3470#define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
3471#define lpfc_acqe_fc_la_att_type_SHIFT 8
3472#define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
3473#define lpfc_acqe_fc_la_att_type_WORD word0
3474#define LPFC_FC_LA_TYPE_LINK_UP 0x1
3475#define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
3476#define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
3477#define LPFC_FC_LA_TYPE_MDS_LINK_DOWN 0x4
3478#define LPFC_FC_LA_TYPE_MDS_LOOPBACK 0x5
3479#define lpfc_acqe_fc_la_port_type_SHIFT 6
3480#define lpfc_acqe_fc_la_port_type_MASK 0x00000003
3481#define lpfc_acqe_fc_la_port_type_WORD word0
3482#define LPFC_LINK_TYPE_ETHERNET 0x0
3483#define LPFC_LINK_TYPE_FC 0x1
3484#define lpfc_acqe_fc_la_port_number_SHIFT 0
3485#define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
3486#define lpfc_acqe_fc_la_port_number_WORD word0
3487 uint32_t word1;
3488#define lpfc_acqe_fc_la_llink_spd_SHIFT 16
3489#define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
3490#define lpfc_acqe_fc_la_llink_spd_WORD word1
3491#define lpfc_acqe_fc_la_fault_SHIFT 0
3492#define lpfc_acqe_fc_la_fault_MASK 0x000000FF
3493#define lpfc_acqe_fc_la_fault_WORD word1
3494#define LPFC_FC_LA_FAULT_NONE 0x0
3495#define LPFC_FC_LA_FAULT_LOCAL 0x1
3496#define LPFC_FC_LA_FAULT_REMOTE 0x2
3497 uint32_t event_tag;
3498 uint32_t trailer;
3499#define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
3500#define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
3501};
3502
3503struct lpfc_acqe_misconfigured_event {
3504 struct {
3505 uint32_t word0;
3506#define lpfc_sli_misconfigured_port0_state_SHIFT 0
3507#define lpfc_sli_misconfigured_port0_state_MASK 0x000000FF
3508#define lpfc_sli_misconfigured_port0_state_WORD word0
3509#define lpfc_sli_misconfigured_port1_state_SHIFT 8
3510#define lpfc_sli_misconfigured_port1_state_MASK 0x000000FF
3511#define lpfc_sli_misconfigured_port1_state_WORD word0
3512#define lpfc_sli_misconfigured_port2_state_SHIFT 16
3513#define lpfc_sli_misconfigured_port2_state_MASK 0x000000FF
3514#define lpfc_sli_misconfigured_port2_state_WORD word0
3515#define lpfc_sli_misconfigured_port3_state_SHIFT 24
3516#define lpfc_sli_misconfigured_port3_state_MASK 0x000000FF
3517#define lpfc_sli_misconfigured_port3_state_WORD word0
3518 uint32_t word1;
3519#define lpfc_sli_misconfigured_port0_op_SHIFT 0
3520#define lpfc_sli_misconfigured_port0_op_MASK 0x00000001
3521#define lpfc_sli_misconfigured_port0_op_WORD word1
3522#define lpfc_sli_misconfigured_port0_severity_SHIFT 1
3523#define lpfc_sli_misconfigured_port0_severity_MASK 0x00000003
3524#define lpfc_sli_misconfigured_port0_severity_WORD word1
3525#define lpfc_sli_misconfigured_port1_op_SHIFT 8
3526#define lpfc_sli_misconfigured_port1_op_MASK 0x00000001
3527#define lpfc_sli_misconfigured_port1_op_WORD word1
3528#define lpfc_sli_misconfigured_port1_severity_SHIFT 9
3529#define lpfc_sli_misconfigured_port1_severity_MASK 0x00000003
3530#define lpfc_sli_misconfigured_port1_severity_WORD word1
3531#define lpfc_sli_misconfigured_port2_op_SHIFT 16
3532#define lpfc_sli_misconfigured_port2_op_MASK 0x00000001
3533#define lpfc_sli_misconfigured_port2_op_WORD word1
3534#define lpfc_sli_misconfigured_port2_severity_SHIFT 17
3535#define lpfc_sli_misconfigured_port2_severity_MASK 0x00000003
3536#define lpfc_sli_misconfigured_port2_severity_WORD word1
3537#define lpfc_sli_misconfigured_port3_op_SHIFT 24
3538#define lpfc_sli_misconfigured_port3_op_MASK 0x00000001
3539#define lpfc_sli_misconfigured_port3_op_WORD word1
3540#define lpfc_sli_misconfigured_port3_severity_SHIFT 25
3541#define lpfc_sli_misconfigured_port3_severity_MASK 0x00000003
3542#define lpfc_sli_misconfigured_port3_severity_WORD word1
3543 } theEvent;
3544#define LPFC_SLI_EVENT_STATUS_VALID 0x00
3545#define LPFC_SLI_EVENT_STATUS_NOT_PRESENT 0x01
3546#define LPFC_SLI_EVENT_STATUS_WRONG_TYPE 0x02
3547#define LPFC_SLI_EVENT_STATUS_UNSUPPORTED 0x03
3548#define LPFC_SLI_EVENT_STATUS_UNQUALIFIED 0x04
3549#define LPFC_SLI_EVENT_STATUS_UNCERTIFIED 0x05
3550};
3551
3552struct lpfc_acqe_sli {
3553 uint32_t event_data1;
3554 uint32_t event_data2;
3555 uint32_t reserved;
3556 uint32_t trailer;
3557#define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
3558#define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
3559#define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
3560#define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
3561#define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
3562#define LPFC_SLI_EVENT_TYPE_MISCONFIGURED 0x9
3563#define LPFC_SLI_EVENT_TYPE_REMOTE_DPORT 0xA
3564};
3565
3566/*
3567 * Define the bootstrap mailbox (bmbx) region used to communicate
3568 * mailbox command between the host and port. The mailbox consists
3569 * of a payload area of 256 bytes and a completion queue of length
3570 * 16 bytes.
3571 */
3572struct lpfc_bmbx_create {
3573 struct lpfc_mqe mqe;
3574 struct lpfc_mcqe mcqe;
3575};
3576
3577#define SGL_ALIGN_SZ 64
3578#define SGL_PAGE_SIZE 4096
3579/* align SGL addr on a size boundary - adjust address up */
3580#define NO_XRI 0xffff
3581
3582struct wqe_common {
3583 uint32_t word6;
3584#define wqe_xri_tag_SHIFT 0
3585#define wqe_xri_tag_MASK 0x0000FFFF
3586#define wqe_xri_tag_WORD word6
3587#define wqe_ctxt_tag_SHIFT 16
3588#define wqe_ctxt_tag_MASK 0x0000FFFF
3589#define wqe_ctxt_tag_WORD word6
3590 uint32_t word7;
3591#define wqe_dif_SHIFT 0
3592#define wqe_dif_MASK 0x00000003
3593#define wqe_dif_WORD word7
3594#define LPFC_WQE_DIF_PASSTHRU 1
3595#define LPFC_WQE_DIF_STRIP 2
3596#define LPFC_WQE_DIF_INSERT 3
3597#define wqe_ct_SHIFT 2
3598#define wqe_ct_MASK 0x00000003
3599#define wqe_ct_WORD word7
3600#define wqe_status_SHIFT 4
3601#define wqe_status_MASK 0x0000000f
3602#define wqe_status_WORD word7
3603#define wqe_cmnd_SHIFT 8
3604#define wqe_cmnd_MASK 0x000000ff
3605#define wqe_cmnd_WORD word7
3606#define wqe_class_SHIFT 16
3607#define wqe_class_MASK 0x00000007
3608#define wqe_class_WORD word7
3609#define wqe_ar_SHIFT 19
3610#define wqe_ar_MASK 0x00000001
3611#define wqe_ar_WORD word7
3612#define wqe_ag_SHIFT wqe_ar_SHIFT
3613#define wqe_ag_MASK wqe_ar_MASK
3614#define wqe_ag_WORD wqe_ar_WORD
3615#define wqe_pu_SHIFT 20
3616#define wqe_pu_MASK 0x00000003
3617#define wqe_pu_WORD word7
3618#define wqe_erp_SHIFT 22
3619#define wqe_erp_MASK 0x00000001
3620#define wqe_erp_WORD word7
3621#define wqe_conf_SHIFT wqe_erp_SHIFT
3622#define wqe_conf_MASK wqe_erp_MASK
3623#define wqe_conf_WORD wqe_erp_WORD
3624#define wqe_lnk_SHIFT 23
3625#define wqe_lnk_MASK 0x00000001
3626#define wqe_lnk_WORD word7
3627#define wqe_tmo_SHIFT 24
3628#define wqe_tmo_MASK 0x000000ff
3629#define wqe_tmo_WORD word7
3630 uint32_t abort_tag; /* word 8 in WQE */
3631 uint32_t word9;
3632#define wqe_reqtag_SHIFT 0
3633#define wqe_reqtag_MASK 0x0000FFFF
3634#define wqe_reqtag_WORD word9
3635#define wqe_temp_rpi_SHIFT 16
3636#define wqe_temp_rpi_MASK 0x0000FFFF
3637#define wqe_temp_rpi_WORD word9
3638#define wqe_rcvoxid_SHIFT 16
3639#define wqe_rcvoxid_MASK 0x0000FFFF
3640#define wqe_rcvoxid_WORD word9
3641 uint32_t word10;
3642#define wqe_ebde_cnt_SHIFT 0
3643#define wqe_ebde_cnt_MASK 0x0000000f
3644#define wqe_ebde_cnt_WORD word10
3645#define wqe_oas_SHIFT 6
3646#define wqe_oas_MASK 0x00000001
3647#define wqe_oas_WORD word10
3648#define wqe_lenloc_SHIFT 7
3649#define wqe_lenloc_MASK 0x00000003
3650#define wqe_lenloc_WORD word10
3651#define LPFC_WQE_LENLOC_NONE 0
3652#define LPFC_WQE_LENLOC_WORD3 1
3653#define LPFC_WQE_LENLOC_WORD12 2
3654#define LPFC_WQE_LENLOC_WORD4 3
3655#define wqe_qosd_SHIFT 9
3656#define wqe_qosd_MASK 0x00000001
3657#define wqe_qosd_WORD word10
3658#define wqe_xbl_SHIFT 11
3659#define wqe_xbl_MASK 0x00000001
3660#define wqe_xbl_WORD word10
3661#define wqe_iod_SHIFT 13
3662#define wqe_iod_MASK 0x00000001
3663#define wqe_iod_WORD word10
3664#define LPFC_WQE_IOD_WRITE 0
3665#define LPFC_WQE_IOD_READ 1
3666#define wqe_dbde_SHIFT 14
3667#define wqe_dbde_MASK 0x00000001
3668#define wqe_dbde_WORD word10
3669#define wqe_wqes_SHIFT 15
3670#define wqe_wqes_MASK 0x00000001
3671#define wqe_wqes_WORD word10
3672/* Note that this field overlaps above fields */
3673#define wqe_wqid_SHIFT 1
3674#define wqe_wqid_MASK 0x00007fff
3675#define wqe_wqid_WORD word10
3676#define wqe_pri_SHIFT 16
3677#define wqe_pri_MASK 0x00000007
3678#define wqe_pri_WORD word10
3679#define wqe_pv_SHIFT 19
3680#define wqe_pv_MASK 0x00000001
3681#define wqe_pv_WORD word10
3682#define wqe_xc_SHIFT 21
3683#define wqe_xc_MASK 0x00000001
3684#define wqe_xc_WORD word10
3685#define wqe_sr_SHIFT 22
3686#define wqe_sr_MASK 0x00000001
3687#define wqe_sr_WORD word10
3688#define wqe_ccpe_SHIFT 23
3689#define wqe_ccpe_MASK 0x00000001
3690#define wqe_ccpe_WORD word10
3691#define wqe_ccp_SHIFT 24
3692#define wqe_ccp_MASK 0x000000ff
3693#define wqe_ccp_WORD word10
3694 uint32_t word11;
3695#define wqe_cmd_type_SHIFT 0
3696#define wqe_cmd_type_MASK 0x0000000f
3697#define wqe_cmd_type_WORD word11
3698#define wqe_els_id_SHIFT 4
3699#define wqe_els_id_MASK 0x00000003
3700#define wqe_els_id_WORD word11
3701#define LPFC_ELS_ID_FLOGI 3
3702#define LPFC_ELS_ID_FDISC 2
3703#define LPFC_ELS_ID_LOGO 1
3704#define LPFC_ELS_ID_DEFAULT 0
3705#define wqe_wqec_SHIFT 7
3706#define wqe_wqec_MASK 0x00000001
3707#define wqe_wqec_WORD word11
3708#define wqe_cqid_SHIFT 16
3709#define wqe_cqid_MASK 0x0000ffff
3710#define wqe_cqid_WORD word11
3711#define LPFC_WQE_CQ_ID_DEFAULT 0xffff
3712};
3713
3714struct wqe_did {
3715 uint32_t word5;
3716#define wqe_els_did_SHIFT 0
3717#define wqe_els_did_MASK 0x00FFFFFF
3718#define wqe_els_did_WORD word5
3719#define wqe_xmit_bls_pt_SHIFT 28
3720#define wqe_xmit_bls_pt_MASK 0x00000003
3721#define wqe_xmit_bls_pt_WORD word5
3722#define wqe_xmit_bls_ar_SHIFT 30
3723#define wqe_xmit_bls_ar_MASK 0x00000001
3724#define wqe_xmit_bls_ar_WORD word5
3725#define wqe_xmit_bls_xo_SHIFT 31
3726#define wqe_xmit_bls_xo_MASK 0x00000001
3727#define wqe_xmit_bls_xo_WORD word5
3728};
3729
3730struct lpfc_wqe_generic{
3731 struct ulp_bde64 bde;
3732 uint32_t word3;
3733 uint32_t word4;
3734 uint32_t word5;
3735 struct wqe_common wqe_com;
3736 uint32_t payload[4];
3737};
3738
3739struct els_request64_wqe {
3740 struct ulp_bde64 bde;
3741 uint32_t payload_len;
3742 uint32_t word4;
3743#define els_req64_sid_SHIFT 0
3744#define els_req64_sid_MASK 0x00FFFFFF
3745#define els_req64_sid_WORD word4
3746#define els_req64_sp_SHIFT 24
3747#define els_req64_sp_MASK 0x00000001
3748#define els_req64_sp_WORD word4
3749#define els_req64_vf_SHIFT 25
3750#define els_req64_vf_MASK 0x00000001
3751#define els_req64_vf_WORD word4
3752 struct wqe_did wqe_dest;
3753 struct wqe_common wqe_com; /* words 6-11 */
3754 uint32_t word12;
3755#define els_req64_vfid_SHIFT 1
3756#define els_req64_vfid_MASK 0x00000FFF
3757#define els_req64_vfid_WORD word12
3758#define els_req64_pri_SHIFT 13
3759#define els_req64_pri_MASK 0x00000007
3760#define els_req64_pri_WORD word12
3761 uint32_t word13;
3762#define els_req64_hopcnt_SHIFT 24
3763#define els_req64_hopcnt_MASK 0x000000ff
3764#define els_req64_hopcnt_WORD word13
3765 uint32_t word14;
3766 uint32_t max_response_payload_len;
3767};
3768
3769struct xmit_els_rsp64_wqe {
3770 struct ulp_bde64 bde;
3771 uint32_t response_payload_len;
3772 uint32_t word4;
3773#define els_rsp64_sid_SHIFT 0
3774#define els_rsp64_sid_MASK 0x00FFFFFF
3775#define els_rsp64_sid_WORD word4
3776#define els_rsp64_sp_SHIFT 24
3777#define els_rsp64_sp_MASK 0x00000001
3778#define els_rsp64_sp_WORD word4
3779 struct wqe_did wqe_dest;
3780 struct wqe_common wqe_com; /* words 6-11 */
3781 uint32_t word12;
3782#define wqe_rsp_temp_rpi_SHIFT 0
3783#define wqe_rsp_temp_rpi_MASK 0x0000FFFF
3784#define wqe_rsp_temp_rpi_WORD word12
3785 uint32_t rsvd_13_15[3];
3786};
3787
3788struct xmit_bls_rsp64_wqe {
3789 uint32_t payload0;
3790/* Payload0 for BA_ACC */
3791#define xmit_bls_rsp64_acc_seq_id_SHIFT 16
3792#define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
3793#define xmit_bls_rsp64_acc_seq_id_WORD payload0
3794#define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
3795#define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
3796#define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
3797/* Payload0 for BA_RJT */
3798#define xmit_bls_rsp64_rjt_vspec_SHIFT 0
3799#define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
3800#define xmit_bls_rsp64_rjt_vspec_WORD payload0
3801#define xmit_bls_rsp64_rjt_expc_SHIFT 8
3802#define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
3803#define xmit_bls_rsp64_rjt_expc_WORD payload0
3804#define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
3805#define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
3806#define xmit_bls_rsp64_rjt_rsnc_WORD payload0
3807 uint32_t word1;
3808#define xmit_bls_rsp64_rxid_SHIFT 0
3809#define xmit_bls_rsp64_rxid_MASK 0x0000ffff
3810#define xmit_bls_rsp64_rxid_WORD word1
3811#define xmit_bls_rsp64_oxid_SHIFT 16
3812#define xmit_bls_rsp64_oxid_MASK 0x0000ffff
3813#define xmit_bls_rsp64_oxid_WORD word1
3814 uint32_t word2;
3815#define xmit_bls_rsp64_seqcnthi_SHIFT 0
3816#define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
3817#define xmit_bls_rsp64_seqcnthi_WORD word2
3818#define xmit_bls_rsp64_seqcntlo_SHIFT 16
3819#define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
3820#define xmit_bls_rsp64_seqcntlo_WORD word2
3821 uint32_t rsrvd3;
3822 uint32_t rsrvd4;
3823 struct wqe_did wqe_dest;
3824 struct wqe_common wqe_com; /* words 6-11 */
3825 uint32_t word12;
3826#define xmit_bls_rsp64_temprpi_SHIFT 0
3827#define xmit_bls_rsp64_temprpi_MASK 0x0000ffff
3828#define xmit_bls_rsp64_temprpi_WORD word12
3829 uint32_t rsvd_13_15[3];
3830};
3831
3832struct wqe_rctl_dfctl {
3833 uint32_t word5;
3834#define wqe_si_SHIFT 2
3835#define wqe_si_MASK 0x000000001
3836#define wqe_si_WORD word5
3837#define wqe_la_SHIFT 3
3838#define wqe_la_MASK 0x000000001
3839#define wqe_la_WORD word5
3840#define wqe_xo_SHIFT 6
3841#define wqe_xo_MASK 0x000000001
3842#define wqe_xo_WORD word5
3843#define wqe_ls_SHIFT 7
3844#define wqe_ls_MASK 0x000000001
3845#define wqe_ls_WORD word5
3846#define wqe_dfctl_SHIFT 8
3847#define wqe_dfctl_MASK 0x0000000ff
3848#define wqe_dfctl_WORD word5
3849#define wqe_type_SHIFT 16
3850#define wqe_type_MASK 0x0000000ff
3851#define wqe_type_WORD word5
3852#define wqe_rctl_SHIFT 24
3853#define wqe_rctl_MASK 0x0000000ff
3854#define wqe_rctl_WORD word5
3855};
3856
3857struct xmit_seq64_wqe {
3858 struct ulp_bde64 bde;
3859 uint32_t rsvd3;
3860 uint32_t relative_offset;
3861 struct wqe_rctl_dfctl wge_ctl;
3862 struct wqe_common wqe_com; /* words 6-11 */
3863 uint32_t xmit_len;
3864 uint32_t rsvd_12_15[3];
3865};
3866struct xmit_bcast64_wqe {
3867 struct ulp_bde64 bde;
3868 uint32_t seq_payload_len;
3869 uint32_t rsvd4;
3870 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
3871 struct wqe_common wqe_com; /* words 6-11 */
3872 uint32_t rsvd_12_15[4];
3873};
3874
3875struct gen_req64_wqe {
3876 struct ulp_bde64 bde;
3877 uint32_t request_payload_len;
3878 uint32_t relative_offset;
3879 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
3880 struct wqe_common wqe_com; /* words 6-11 */
3881 uint32_t rsvd_12_14[3];
3882 uint32_t max_response_payload_len;
3883};
3884
3885struct create_xri_wqe {
3886 uint32_t rsrvd[5]; /* words 0-4 */
3887 struct wqe_did wqe_dest; /* word 5 */
3888 struct wqe_common wqe_com; /* words 6-11 */
3889 uint32_t rsvd_12_15[4]; /* word 12-15 */
3890};
3891
3892#define T_REQUEST_TAG 3
3893#define T_XRI_TAG 1
3894
3895struct abort_cmd_wqe {
3896 uint32_t rsrvd[3];
3897 uint32_t word3;
3898#define abort_cmd_ia_SHIFT 0
3899#define abort_cmd_ia_MASK 0x000000001
3900#define abort_cmd_ia_WORD word3
3901#define abort_cmd_criteria_SHIFT 8
3902#define abort_cmd_criteria_MASK 0x0000000ff
3903#define abort_cmd_criteria_WORD word3
3904 uint32_t rsrvd4;
3905 uint32_t rsrvd5;
3906 struct wqe_common wqe_com; /* words 6-11 */
3907 uint32_t rsvd_12_15[4]; /* word 12-15 */
3908};
3909
3910struct fcp_iwrite64_wqe {
3911 struct ulp_bde64 bde;
3912 uint32_t word3;
3913#define cmd_buff_len_SHIFT 16
3914#define cmd_buff_len_MASK 0x00000ffff
3915#define cmd_buff_len_WORD word3
3916#define payload_offset_len_SHIFT 0
3917#define payload_offset_len_MASK 0x0000ffff
3918#define payload_offset_len_WORD word3
3919 uint32_t total_xfer_len;
3920 uint32_t initial_xfer_len;
3921 struct wqe_common wqe_com; /* words 6-11 */
3922 uint32_t rsrvd12;
3923 struct ulp_bde64 ph_bde; /* words 13-15 */
3924};
3925
3926struct fcp_iread64_wqe {
3927 struct ulp_bde64 bde;
3928 uint32_t word3;
3929#define cmd_buff_len_SHIFT 16
3930#define cmd_buff_len_MASK 0x00000ffff
3931#define cmd_buff_len_WORD word3
3932#define payload_offset_len_SHIFT 0
3933#define payload_offset_len_MASK 0x0000ffff
3934#define payload_offset_len_WORD word3
3935 uint32_t total_xfer_len; /* word 4 */
3936 uint32_t rsrvd5; /* word 5 */
3937 struct wqe_common wqe_com; /* words 6-11 */
3938 uint32_t rsrvd12;
3939 struct ulp_bde64 ph_bde; /* words 13-15 */
3940};
3941
3942struct fcp_icmnd64_wqe {
3943 struct ulp_bde64 bde; /* words 0-2 */
3944 uint32_t word3;
3945#define cmd_buff_len_SHIFT 16
3946#define cmd_buff_len_MASK 0x00000ffff
3947#define cmd_buff_len_WORD word3
3948#define payload_offset_len_SHIFT 0
3949#define payload_offset_len_MASK 0x0000ffff
3950#define payload_offset_len_WORD word3
3951 uint32_t rsrvd4; /* word 4 */
3952 uint32_t rsrvd5; /* word 5 */
3953 struct wqe_common wqe_com; /* words 6-11 */
3954 uint32_t rsvd_12_15[4]; /* word 12-15 */
3955};
3956
3957
3958union lpfc_wqe {
3959 uint32_t words[16];
3960 struct lpfc_wqe_generic generic;
3961 struct fcp_icmnd64_wqe fcp_icmd;
3962 struct fcp_iread64_wqe fcp_iread;
3963 struct fcp_iwrite64_wqe fcp_iwrite;
3964 struct abort_cmd_wqe abort_cmd;
3965 struct create_xri_wqe create_xri;
3966 struct xmit_bcast64_wqe xmit_bcast64;
3967 struct xmit_seq64_wqe xmit_sequence;
3968 struct xmit_bls_rsp64_wqe xmit_bls_rsp;
3969 struct xmit_els_rsp64_wqe xmit_els_rsp;
3970 struct els_request64_wqe els_req;
3971 struct gen_req64_wqe gen_req;
3972};
3973
3974union lpfc_wqe128 {
3975 uint32_t words[32];
3976 struct lpfc_wqe_generic generic;
3977 struct fcp_icmnd64_wqe fcp_icmd;
3978 struct fcp_iread64_wqe fcp_iread;
3979 struct fcp_iwrite64_wqe fcp_iwrite;
3980 struct xmit_seq64_wqe xmit_sequence;
3981 struct gen_req64_wqe gen_req;
3982};
3983
3984#define LPFC_GROUP_OJECT_MAGIC_NUM 0xfeaa0001
3985#define LPFC_FILE_TYPE_GROUP 0xf7
3986#define LPFC_FILE_ID_GROUP 0xa2
3987struct lpfc_grp_hdr {
3988 uint32_t size;
3989 uint32_t magic_number;
3990 uint32_t word2;
3991#define lpfc_grp_hdr_file_type_SHIFT 24
3992#define lpfc_grp_hdr_file_type_MASK 0x000000FF
3993#define lpfc_grp_hdr_file_type_WORD word2
3994#define lpfc_grp_hdr_id_SHIFT 16
3995#define lpfc_grp_hdr_id_MASK 0x000000FF
3996#define lpfc_grp_hdr_id_WORD word2
3997 uint8_t rev_name[128];
3998 uint8_t date[12];
3999 uint8_t revision[32];
4000};
4001
4002#define FCP_COMMAND 0x0
4003#define FCP_COMMAND_DATA_OUT 0x1
4004#define ELS_COMMAND_NON_FIP 0xC
4005#define ELS_COMMAND_FIP 0xD
4006#define OTHER_COMMAND 0x8
4007
4008#define LPFC_FW_DUMP 1
4009#define LPFC_FW_RESET 2
4010#define LPFC_DV_RESET 3