Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v4.7-rc3 5180 lines 173 kB view raw
1/* 2 * r8a7794 processor support - PFC hardware block. 3 * 4 * Copyright (C) 2014-2015 Renesas Electronics Corporation 5 * Copyright (C) 2015 Renesas Solutions Corp. 6 * Copyright (C) 2015-2016 Cogent Embedded, Inc., <source@cogentembedded.com> 7 * 8 * This program is free software; you can redistribute it and/or modify 9 * it under the terms of the GNU General Public License version 2 10 * as published by the Free Software Foundation. 11 */ 12 13#include <linux/kernel.h> 14 15#include "core.h" 16#include "sh_pfc.h" 17 18#define CPU_ALL_PORT(fn, sfx) \ 19 PORT_GP_32(0, fn, sfx), \ 20 PORT_GP_26(1, fn, sfx), \ 21 PORT_GP_32(2, fn, sfx), \ 22 PORT_GP_32(3, fn, sfx), \ 23 PORT_GP_32(4, fn, sfx), \ 24 PORT_GP_28(5, fn, sfx), \ 25 PORT_GP_26(6, fn, sfx) 26 27enum { 28 PINMUX_RESERVED = 0, 29 30 PINMUX_DATA_BEGIN, 31 GP_ALL(DATA), 32 PINMUX_DATA_END, 33 34 PINMUX_FUNCTION_BEGIN, 35 GP_ALL(FN), 36 37 /* GPSR0 */ 38 FN_IP0_23_22, FN_IP0_24, FN_IP0_25, FN_IP0_27_26, FN_IP0_29_28, 39 FN_IP0_31_30, FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, 40 FN_IP1_10_8, FN_IP1_12_11, FN_IP1_14_13, FN_IP1_17_15, FN_IP1_19_18, 41 FN_IP1_21_20, FN_IP1_23_22, FN_IP1_24, FN_A2, FN_IP1_26, FN_IP1_27, 42 FN_IP1_29_28, FN_IP1_31_30, FN_IP2_1_0, FN_IP2_3_2, FN_IP2_5_4, 43 FN_IP2_7_6, FN_IP2_9_8, FN_IP2_11_10, FN_IP2_13_12, FN_IP2_15_14, 44 FN_IP2_17_16, 45 46 /* GPSR1 */ 47 FN_IP2_20_18, FN_IP2_23_21, FN_IP2_26_24, FN_IP2_29_27, FN_IP2_31_30, 48 FN_IP3_1_0, FN_IP3_3_2, FN_IP3_5_4, FN_IP3_7_6, FN_IP3_9_8, FN_IP3_10, 49 FN_IP3_11, FN_IP3_12, FN_IP3_14_13, FN_IP3_17_15, FN_IP3_20_18, 50 FN_IP3_23_21, FN_IP3_26_24, FN_IP3_29_27, FN_IP3_30, FN_IP3_31, 51 FN_WE0_N, FN_WE1_N, FN_IP4_1_0 , FN_IP7_31, FN_DACK0, 52 53 /* GPSR2 */ 54 FN_IP4_4_2, FN_IP4_7_5, FN_IP4_9_8, FN_IP4_11_10, FN_IP4_13_12, 55 FN_IP4_15_14, FN_IP4_17_16, FN_IP4_19_18, FN_IP4_22_20, FN_IP4_25_23, 56 FN_IP4_27_26, FN_IP4_29_28, FN_IP4_31_30, FN_IP5_1_0, FN_IP5_3_2, 57 FN_IP5_5_4, FN_IP5_8_6, FN_IP5_11_9, FN_IP5_13_12, FN_IP5_15_14, 58 FN_IP5_17_16, FN_IP5_19_18, FN_IP5_21_20, FN_IP5_23_22, FN_IP5_25_24, 59 FN_IP5_27_26, FN_IP5_29_28, FN_IP5_31_30, FN_IP6_1_0, FN_IP6_3_2, 60 FN_IP6_5_4, FN_IP6_7_6, 61 62 /* GPSR3 */ 63 FN_IP6_8, FN_IP6_9, FN_IP6_10, FN_IP6_11, FN_IP6_12, FN_IP6_13, 64 FN_IP6_14, FN_IP6_15, FN_IP6_16, FN_IP6_19_17, FN_IP6_22_20, 65 FN_IP6_25_23, FN_IP6_28_26, FN_IP6_31_29, FN_IP7_2_0, FN_IP7_5_3, 66 FN_IP7_8_6, FN_IP7_11_9, FN_IP7_14_12, FN_IP7_17_15, FN_IP7_20_18, 67 FN_IP7_23_21, FN_IP7_26_24, FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, 68 FN_IP8_8_6, FN_IP8_11_9, FN_IP8_14_12, FN_IP8_16_15, FN_IP8_19_17, 69 FN_IP8_22_20, 70 71 /* GPSR4 */ 72 FN_IP8_25_23, FN_IP8_28_26, FN_IP8_31_29, FN_IP9_2_0, FN_IP9_5_3, 73 FN_IP9_8_6, FN_IP9_11_9, FN_IP9_14_12, FN_IP9_16_15, FN_IP9_18_17, 74 FN_IP9_21_19, FN_IP9_24_22, FN_IP9_27_25, FN_IP9_30_28, FN_IP10_2_0, 75 FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15, 76 FN_IP10_20_18, FN_IP10_23_21, FN_IP10_26_24, FN_IP10_29_27, 77 FN_IP10_31_30, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_7_6, FN_IP11_10_8, 78 FN_IP11_13_11, FN_IP11_15_14, FN_IP11_17_16, 79 80 /* GPSR5 */ 81 FN_IP11_20_18, FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0, 82 FN_IP12_5_3, FN_IP12_8_6, FN_IP12_10_9, FN_IP12_12_11, FN_IP12_14_13, 83 FN_IP12_17_15, FN_IP12_20_18, FN_IP12_23_21, FN_IP12_26_24, 84 FN_IP12_29_27, FN_IP13_2_0, FN_IP13_5_3, FN_IP13_8_6, FN_IP13_11_9, 85 FN_IP13_14_12, FN_IP13_17_15, FN_IP13_20_18, FN_IP13_23_21, 86 FN_IP13_26_24, FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN, FN_USB1_OVC, 87 88 /* GPSR6 */ 89 FN_SD0_CLK, FN_SD0_CMD, FN_SD0_DATA0, FN_SD0_DATA1, FN_SD0_DATA2, 90 FN_SD0_DATA3, FN_SD0_CD, FN_SD0_WP, FN_SD1_CLK, FN_SD1_CMD, 91 FN_SD1_DATA0, FN_SD1_DATA1, FN_SD1_DATA2, FN_SD1_DATA3, FN_IP0_0, 92 FN_IP0_9_8, FN_IP0_10, FN_IP0_11, FN_IP0_12, FN_IP0_13, FN_IP0_14, 93 FN_IP0_15, FN_IP0_16, FN_IP0_17, FN_IP0_19_18, FN_IP0_21_20, 94 95 /* IPSR0 */ 96 FN_SD1_CD, FN_CAN0_RX, FN_SD1_WP, FN_IRQ7, FN_CAN0_TX, FN_MMC_CLK, 97 FN_SD2_CLK, FN_MMC_CMD, FN_SD2_CMD, FN_MMC_D0, FN_SD2_DATA0, FN_MMC_D1, 98 FN_SD2_DATA1, FN_MMC_D2, FN_SD2_DATA2, FN_MMC_D3, FN_SD2_DATA3, 99 FN_MMC_D4, FN_SD2_CD, FN_MMC_D5, FN_SD2_WP, FN_MMC_D6, FN_SCIF0_RXD, 100 FN_I2C2_SCL_B, FN_CAN1_RX, FN_MMC_D7, FN_SCIF0_TXD, FN_I2C2_SDA_B, 101 FN_CAN1_TX, FN_D0, FN_SCIFA3_SCK_B, FN_IRQ4, FN_D1, FN_SCIFA3_RXD_B, 102 FN_D2, FN_SCIFA3_TXD_B, FN_D3, FN_I2C3_SCL_B, FN_SCIF5_RXD_B, FN_D4, 103 FN_I2C3_SDA_B, FN_SCIF5_TXD_B, FN_D5, FN_SCIF4_RXD_B, FN_I2C0_SCL_D, 104 105 /* IPSR1 */ 106 FN_D6, FN_SCIF4_TXD_B, FN_I2C0_SDA_D, FN_D7, FN_IRQ3, FN_TCLK1, 107 FN_PWM6_B, FN_D8, FN_HSCIF2_HRX, FN_I2C1_SCL_B, FN_D9, FN_HSCIF2_HTX, 108 FN_I2C1_SDA_B, FN_D10, FN_HSCIF2_HSCK, FN_SCIF1_SCK_C, FN_IRQ6, 109 FN_PWM5_C, FN_D11, FN_HSCIF2_HCTS_N, FN_SCIF1_RXD_C, FN_I2C1_SCL_D, 110 FN_D12, FN_HSCIF2_HRTS_N, FN_SCIF1_TXD_C, FN_I2C1_SDA_D, FN_D13, 111 FN_SCIFA1_SCK, FN_TANS1, FN_PWM2_C, FN_TCLK2_B, FN_D14, FN_SCIFA1_RXD, 112 FN_IIC0_SCL_B, FN_D15, FN_SCIFA1_TXD, FN_IIC0_SDA_B, FN_A0, 113 FN_SCIFB1_SCK, FN_PWM3_B, FN_A1, FN_SCIFB1_TXD, FN_A3, FN_SCIFB0_SCK, 114 FN_A4, FN_SCIFB0_TXD, FN_A5, FN_SCIFB0_RXD, FN_PWM4_B, FN_TPUTO3_C, 115 FN_A6, FN_SCIFB0_CTS_N, FN_SCIFA4_RXD_B, FN_TPUTO2_C, 116 117 /* IPSR2 */ 118 FN_A7, FN_SCIFB0_RTS_N, FN_SCIFA4_TXD_B, FN_A8, FN_MSIOF1_RXD, 119 FN_SCIFA0_RXD_B, FN_A9, FN_MSIOF1_TXD, FN_SCIFA0_TXD_B, FN_A10, 120 FN_MSIOF1_SCK, FN_IIC1_SCL_B, FN_A11, FN_MSIOF1_SYNC, FN_IIC1_SDA_B, 121 FN_A12, FN_MSIOF1_SS1, FN_SCIFA5_RXD_B, FN_A13, FN_MSIOF1_SS2, 122 FN_SCIFA5_TXD_B, FN_A14, FN_MSIOF2_RXD, FN_HSCIF0_HRX_B, FN_DREQ1_N, 123 FN_A15, FN_MSIOF2_TXD, FN_HSCIF0_HTX_B, FN_DACK1, FN_A16, 124 FN_MSIOF2_SCK, FN_HSCIF0_HSCK_B, FN_SPEEDIN, FN_VSP, FN_CAN_CLK_C, 125 FN_TPUTO2_B, FN_A17, FN_MSIOF2_SYNC, FN_SCIF4_RXD_E, FN_CAN1_RX_B, 126 FN_AVB_AVTP_CAPTURE_B, FN_A18, FN_MSIOF2_SS1, FN_SCIF4_TXD_E, 127 FN_CAN1_TX_B, FN_AVB_AVTP_MATCH_B, FN_A19, FN_MSIOF2_SS2, FN_PWM4, 128 FN_TPUTO2, FN_MOUT0, FN_A20, FN_SPCLK, FN_MOUT1, 129 130 /* IPSR3 */ 131 FN_A21, FN_MOSI_IO0, FN_MOUT2, FN_A22, FN_MISO_IO1, FN_MOUT5, 132 FN_ATADIR1_N, FN_A23, FN_IO2, FN_MOUT6, FN_ATAWR1_N, FN_A24, FN_IO3, 133 FN_EX_WAIT2, FN_A25, FN_SSL, FN_ATARD1_N, FN_CS0_N, FN_VI1_DATA8, 134 FN_CS1_N_A26, FN_VI1_DATA9, FN_EX_CS0_N, FN_VI1_DATA10, FN_EX_CS1_N, 135 FN_TPUTO3_B, FN_SCIFB2_RXD, FN_VI1_DATA11, FN_EX_CS2_N, FN_PWM0, 136 FN_SCIF4_RXD_C, FN_TS_SDATA_B, FN_RIF0_SYNC, FN_TPUTO3, FN_SCIFB2_TXD, 137 FN_SDATA_B, FN_EX_CS3_N, FN_SCIFA2_SCK, FN_SCIF4_TXD_C, FN_TS_SCK_B, 138 FN_RIF0_CLK, FN_BPFCLK, FN_SCIFB2_SCK, FN_MDATA_B, FN_EX_CS4_N, 139 FN_SCIFA2_RXD, FN_I2C2_SCL_E, FN_TS_SDEN_B, FN_RIF0_D0, FN_FMCLK, 140 FN_SCIFB2_CTS_N, FN_SCKZ_B, FN_EX_CS5_N, FN_SCIFA2_TXD, FN_I2C2_SDA_E, 141 FN_TS_SPSYNC_B, FN_RIF0_D1, FN_FMIN, FN_SCIFB2_RTS_N, FN_STM_N_B, 142 FN_BS_N, FN_DRACK0, FN_PWM1_C, FN_TPUTO0_C, FN_ATACS01_N, FN_MTS_N_B, 143 FN_RD_N, FN_ATACS11_N, FN_RD_WR_N, FN_ATAG1_N, 144 145 /* IPSR4 */ 146 FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK, FN_PWMFSW0, FN_DU0_DR0, 147 FN_LCDOUT16, FN_SCIF5_RXD_C, FN_I2C2_SCL_D, FN_CC50_STATE0, 148 FN_DU0_DR1, FN_LCDOUT17, FN_SCIF5_TXD_C, FN_I2C2_SDA_D, FN_CC50_STATE1, 149 FN_DU0_DR2, FN_LCDOUT18, FN_CC50_STATE2, FN_DU0_DR3, FN_LCDOUT19, 150 FN_CC50_STATE3, FN_DU0_DR4, FN_LCDOUT20, FN_CC50_STATE4, FN_DU0_DR5, 151 FN_LCDOUT21, FN_CC50_STATE5, FN_DU0_DR6, FN_LCDOUT22, FN_CC50_STATE6, 152 FN_DU0_DR7, FN_LCDOUT23, FN_CC50_STATE7, FN_DU0_DG0, FN_LCDOUT8, 153 FN_SCIFA0_RXD_C, FN_I2C3_SCL_D, FN_CC50_STATE8, FN_DU0_DG1, FN_LCDOUT9, 154 FN_SCIFA0_TXD_C, FN_I2C3_SDA_D, FN_CC50_STATE9, FN_DU0_DG2, FN_LCDOUT10, 155 FN_CC50_STATE10, FN_DU0_DG3, FN_LCDOUT11, FN_CC50_STATE11, FN_DU0_DG4, 156 FN_LCDOUT12, FN_CC50_STATE12, 157 158 /* IPSR5 */ 159 FN_DU0_DG5, FN_LCDOUT13, FN_CC50_STATE13, FN_DU0_DG6, FN_LCDOUT14, 160 FN_CC50_STATE14, FN_DU0_DG7, FN_LCDOUT15, FN_CC50_STATE15, FN_DU0_DB0, 161 FN_LCDOUT0, FN_SCIFA4_RXD_C, FN_I2C4_SCL_D, FN_CAN0_RX_C, 162 FN_CC50_STATE16, FN_DU0_DB1, FN_LCDOUT1, FN_SCIFA4_TXD_C, FN_I2C4_SDA_D, 163 FN_CAN0_TX_C, FN_CC50_STATE17, FN_DU0_DB2, FN_LCDOUT2, FN_CC50_STATE18, 164 FN_DU0_DB3, FN_LCDOUT3, FN_CC50_STATE19, FN_DU0_DB4, FN_LCDOUT4, 165 FN_CC50_STATE20, FN_DU0_DB5, FN_LCDOUT5, FN_CC50_STATE21, FN_DU0_DB6, 166 FN_LCDOUT6, FN_CC50_STATE22, FN_DU0_DB7, FN_LCDOUT7, FN_CC50_STATE23, 167 FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_CC50_STATE24, FN_DU0_DOTCLKOUT0, 168 FN_QCLK, FN_CC50_STATE25, FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, 169 FN_CC50_STATE26, FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS, FN_CC50_STATE27, 170 171 /* IPSR6 */ 172 FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE, FN_CC50_STATE28, 173 FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CC50_STATE29, 174 FN_DU0_DISP, FN_QPOLA, FN_CC50_STATE30, FN_DU0_CDE, FN_QPOLB, 175 FN_CC50_STATE31, FN_VI0_CLK, FN_AVB_RX_CLK, FN_VI0_DATA0_VI0_B0, 176 FN_AVB_RX_DV, FN_VI0_DATA1_VI0_B1, FN_AVB_RXD0, FN_VI0_DATA2_VI0_B2, 177 FN_AVB_RXD1, FN_VI0_DATA3_VI0_B3, FN_AVB_RXD2, FN_VI0_DATA4_VI0_B4, 178 FN_AVB_RXD3, FN_VI0_DATA5_VI0_B5, FN_AVB_RXD4, FN_VI0_DATA6_VI0_B6, 179 FN_AVB_RXD5, FN_VI0_DATA7_VI0_B7, FN_AVB_RXD6, FN_VI0_CLKENB, 180 FN_I2C3_SCL, FN_SCIFA5_RXD_C, FN_IETX_C, FN_AVB_RXD7, FN_VI0_FIELD, 181 FN_I2C3_SDA, FN_SCIFA5_TXD_C, FN_IECLK_C, FN_AVB_RX_ER, FN_VI0_HSYNC_N, 182 FN_SCIF0_RXD_B, FN_I2C0_SCL_C, FN_IERX_C, FN_AVB_COL, FN_VI0_VSYNC_N, 183 FN_SCIF0_TXD_B, FN_I2C0_SDA_C, FN_AUDIO_CLKOUT_B, FN_AVB_TX_EN, 184 FN_ETH_MDIO, FN_VI0_G0, FN_MSIOF2_RXD_B, FN_IIC0_SCL_D, FN_AVB_TX_CLK, 185 FN_ADIDATA, FN_AD_DI, 186 187 /* IPSR7 */ 188 FN_ETH_CRS_DV, FN_VI0_G1, FN_MSIOF2_TXD_B, FN_IIC0_SDA_D, FN_AVB_TXD0, 189 FN_ADICS_SAMP, FN_AD_DO, FN_ETH_RX_ER, FN_VI0_G2, FN_MSIOF2_SCK_B, 190 FN_CAN0_RX_B, FN_AVB_TXD1, FN_ADICLK, FN_AD_CLK, FN_ETH_RXD0, FN_VI0_G3, 191 FN_MSIOF2_SYNC_B, FN_CAN0_TX_B, FN_AVB_TXD2, FN_ADICHS0, FN_AD_NCS_N, 192 FN_ETH_RXD1, FN_VI0_G4, FN_MSIOF2_SS1_B, FN_SCIF4_RXD_D, FN_AVB_TXD3, 193 FN_ADICHS1, FN_ETH_LINK, FN_VI0_G5, FN_MSIOF2_SS2_B, FN_SCIF4_TXD_D, 194 FN_AVB_TXD4, FN_ADICHS2, FN_ETH_REFCLK, FN_VI0_G6, FN_SCIF2_SCK_C, 195 FN_AVB_TXD5, FN_SSI_SCK5_B, FN_ETH_TXD1, FN_VI0_G7, FN_SCIF2_RXD_C, 196 FN_IIC1_SCL_D, FN_AVB_TXD6, FN_SSI_WS5_B, FN_ETH_TX_EN, FN_VI0_R0, 197 FN_SCIF2_TXD_C, FN_IIC1_SDA_D, FN_AVB_TXD7, FN_SSI_SDATA5_B, 198 FN_ETH_MAGIC, FN_VI0_R1, FN_SCIF3_SCK_B, FN_AVB_TX_ER, FN_SSI_SCK6_B, 199 FN_ETH_TXD0, FN_VI0_R2, FN_SCIF3_RXD_B, FN_I2C4_SCL_E, FN_AVB_GTX_CLK, 200 FN_SSI_WS6_B, FN_DREQ0_N, FN_SCIFB1_RXD, 201 202 /* IPSR8 */ 203 FN_ETH_MDC, FN_VI0_R3, FN_SCIF3_TXD_B, FN_I2C4_SDA_E, FN_AVB_MDC, 204 FN_SSI_SDATA6_B, FN_HSCIF0_HRX, FN_VI0_R4, FN_I2C1_SCL_C, 205 FN_AUDIO_CLKA_B, FN_AVB_MDIO, FN_SSI_SCK78_B, FN_HSCIF0_HTX, 206 FN_VI0_R5, FN_I2C1_SDA_C, FN_AUDIO_CLKB_B, FN_AVB_LINK, FN_SSI_WS78_B, 207 FN_HSCIF0_HCTS_N, FN_VI0_R6, FN_SCIF0_RXD_D, FN_I2C0_SCL_E, 208 FN_AVB_MAGIC, FN_SSI_SDATA7_B, FN_HSCIF0_HRTS_N, FN_VI0_R7, 209 FN_SCIF0_TXD_D, FN_I2C0_SDA_E, FN_AVB_PHY_INT, FN_SSI_SDATA8_B, 210 FN_HSCIF0_HSCK, FN_SCIF_CLK_B, FN_AVB_CRS, FN_AUDIO_CLKC_B, 211 FN_I2C0_SCL, FN_SCIF0_RXD_C, FN_PWM5, FN_TCLK1_B, FN_AVB_GTXREFCLK, 212 FN_CAN1_RX_D, FN_TPUTO0_B, FN_I2C0_SDA, FN_SCIF0_TXD_C, FN_TPUTO0, 213 FN_CAN_CLK, FN_DVC_MUTE, FN_CAN1_TX_D, FN_I2C1_SCL, FN_SCIF4_RXD, 214 FN_PWM5_B, FN_DU1_DR0, FN_RIF1_SYNC_B, FN_TS_SDATA_D, FN_TPUTO1_B, 215 FN_I2C1_SDA, FN_SCIF4_TXD, FN_IRQ5, FN_DU1_DR1, FN_RIF1_CLK_B, 216 FN_TS_SCK_D, FN_BPFCLK_C, FN_MSIOF0_RXD, FN_SCIF5_RXD, FN_I2C2_SCL_C, 217 FN_DU1_DR2, FN_RIF1_D0_B, FN_TS_SDEN_D, FN_FMCLK_C, FN_RDS_CLK, 218 219 /* IPSR9 */ 220 FN_MSIOF0_TXD, FN_SCIF5_TXD, FN_I2C2_SDA_C, FN_DU1_DR3, FN_RIF1_D1_B, 221 FN_TS_SPSYNC_D, FN_FMIN_C, FN_RDS_DATA, FN_MSIOF0_SCK, FN_IRQ0, 222 FN_TS_SDATA, FN_DU1_DR4, FN_RIF1_SYNC, FN_TPUTO1_C, FN_MSIOF0_SYNC, 223 FN_PWM1, FN_TS_SCK, FN_DU1_DR5, FN_RIF1_CLK, FN_BPFCLK_B, FN_MSIOF0_SS1, 224 FN_SCIFA0_RXD, FN_TS_SDEN, FN_DU1_DR6, FN_RIF1_D0, FN_FMCLK_B, 225 FN_RDS_CLK_B, FN_MSIOF0_SS2, FN_SCIFA0_TXD, FN_TS_SPSYNC, FN_DU1_DR7, 226 FN_RIF1_D1, FN_FMIN_B, FN_RDS_DATA_B, FN_HSCIF1_HRX, FN_I2C4_SCL, 227 FN_PWM6, FN_DU1_DG0, FN_HSCIF1_HTX, FN_I2C4_SDA, FN_TPUTO1, FN_DU1_DG1, 228 FN_HSCIF1_HSCK, FN_PWM2, FN_IETX, FN_DU1_DG2, FN_REMOCON_B, 229 FN_SPEEDIN_B, FN_VSP_B, FN_HSCIF1_HCTS_N, FN_SCIFA4_RXD, FN_IECLK, 230 FN_DU1_DG3, FN_SSI_SCK1_B, FN_CAN_DEBUG_HW_TRIGGER, FN_CC50_STATE32, 231 FN_HSCIF1_HRTS_N, FN_SCIFA4_TXD, FN_IERX, FN_DU1_DG4, FN_SSI_WS1_B, 232 FN_CAN_STEP0, FN_CC50_STATE33, FN_SCIF1_SCK, FN_PWM3, FN_TCLK2, 233 FN_DU1_DG5, FN_SSI_SDATA1_B, FN_CAN_TXCLK, FN_CC50_STATE34, 234 235 /* IPSR10 */ 236 FN_SCIF1_RXD, FN_IIC0_SCL, FN_DU1_DG6, FN_SSI_SCK2_B, FN_CAN_DEBUGOUT0, 237 FN_CC50_STATE35, FN_SCIF1_TXD, FN_IIC0_SDA, FN_DU1_DG7, FN_SSI_WS2_B, 238 FN_CAN_DEBUGOUT1, FN_CC50_STATE36, FN_SCIF2_RXD, FN_IIC1_SCL, 239 FN_DU1_DB0, FN_SSI_SDATA2_B, FN_USB0_EXTLP, FN_CAN_DEBUGOUT2, 240 FN_CC50_STATE37, FN_SCIF2_TXD, FN_IIC1_SDA, FN_DU1_DB1, FN_SSI_SCK9_B, 241 FN_USB0_OVC1, FN_CAN_DEBUGOUT3, FN_CC50_STATE38, FN_SCIF2_SCK, FN_IRQ1, 242 FN_DU1_DB2, FN_SSI_WS9_B, FN_USB0_IDIN, FN_CAN_DEBUGOUT4, 243 FN_CC50_STATE39, FN_SCIF3_SCK, FN_IRQ2, FN_BPFCLK_D, FN_DU1_DB3, 244 FN_SSI_SDATA9_B, FN_TANS2, FN_CAN_DEBUGOUT5, FN_CC50_OSCOUT, 245 FN_SCIF3_RXD, FN_I2C1_SCL_E, FN_FMCLK_D, FN_DU1_DB4, FN_AUDIO_CLKA_C, 246 FN_SSI_SCK4_B, FN_CAN_DEBUGOUT6, FN_RDS_CLK_C, FN_SCIF3_TXD, 247 FN_I2C1_SDA_E, FN_FMIN_D, FN_DU1_DB5, FN_AUDIO_CLKB_C, FN_SSI_WS4_B, 248 FN_CAN_DEBUGOUT7, FN_RDS_DATA_C, FN_I2C2_SCL, FN_SCIFA5_RXD, FN_DU1_DB6, 249 FN_AUDIO_CLKC_C, FN_SSI_SDATA4_B, FN_CAN_DEBUGOUT8, FN_I2C2_SDA, 250 FN_SCIFA5_TXD, FN_DU1_DB7, FN_AUDIO_CLKOUT_C, FN_CAN_DEBUGOUT9, 251 FN_SSI_SCK5, FN_SCIFA3_SCK, FN_DU1_DOTCLKIN, FN_CAN_DEBUGOUT10, 252 253 /* IPSR11 */ 254 FN_SSI_WS5, FN_SCIFA3_RXD, FN_I2C3_SCL_C, FN_DU1_DOTCLKOUT0, 255 FN_CAN_DEBUGOUT11, FN_SSI_SDATA5, FN_SCIFA3_TXD, FN_I2C3_SDA_C, 256 FN_DU1_DOTCLKOUT1, FN_CAN_DEBUGOUT12, FN_SSI_SCK6, FN_SCIFA1_SCK_B, 257 FN_DU1_EXHSYNC_DU1_HSYNC, FN_CAN_DEBUGOUT13, FN_SSI_WS6, 258 FN_SCIFA1_RXD_B, FN_I2C4_SCL_C, FN_DU1_EXVSYNC_DU1_VSYNC, 259 FN_CAN_DEBUGOUT14, FN_SSI_SDATA6, FN_SCIFA1_TXD_B, FN_I2C4_SDA_C, 260 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_CAN_DEBUGOUT15, FN_SSI_SCK78, 261 FN_SCIFA2_SCK_B, FN_IIC0_SDA_C, FN_DU1_DISP, FN_SSI_WS78, 262 FN_SCIFA2_RXD_B, FN_IIC0_SCL_C, FN_DU1_CDE, FN_SSI_SDATA7, 263 FN_SCIFA2_TXD_B, FN_IRQ8, FN_AUDIO_CLKA_D, FN_CAN_CLK_D, FN_PCMOE_N, 264 FN_SSI_SCK0129, FN_MSIOF1_RXD_B, FN_SCIF5_RXD_D, FN_ADIDATA_B, 265 FN_AD_DI_B, FN_PCMWE_N, FN_SSI_WS0129, FN_MSIOF1_TXD_B, FN_SCIF5_TXD_D, 266 FN_ADICS_SAMP_B, FN_AD_DO_B, FN_SSI_SDATA0, FN_MSIOF1_SCK_B, FN_PWM0_B, 267 FN_ADICLK_B, FN_AD_CLK_B, 268 269 /* IPSR12 */ 270 FN_SSI_SCK34, FN_MSIOF1_SYNC_B, FN_SCIFA1_SCK_C, FN_ADICHS0_B, 271 FN_AD_NCS_N_B, FN_DREQ1_N_B, FN_SSI_WS34, FN_MSIOF1_SS1_B, 272 FN_SCIFA1_RXD_C, FN_ADICHS1_B, FN_CAN1_RX_C, FN_DACK1_B, FN_SSI_SDATA3, 273 FN_MSIOF1_SS2_B, FN_SCIFA1_TXD_C, FN_ADICHS2_B, FN_CAN1_TX_C, 274 FN_DREQ2_N, FN_SSI_SCK4, FN_MLB_CLK, FN_IETX_B, FN_IRD_TX, FN_SSI_WS4, 275 FN_MLB_SIG, FN_IECLK_B, FN_IRD_RX, FN_SSI_SDATA4, FN_MLB_DAT, 276 FN_IERX_B, FN_IRD_SCK, FN_SSI_SDATA8, FN_SCIF1_SCK_B, 277 FN_PWM1_B, FN_IRQ9, FN_REMOCON, FN_DACK2, FN_ETH_MDIO_B, FN_SSI_SCK1, 278 FN_SCIF1_RXD_B, FN_IIC1_SCL_C, FN_VI1_CLK, FN_CAN0_RX_D, 279 FN_AVB_AVTP_CAPTURE, FN_ETH_CRS_DV_B, FN_SSI_WS1, FN_SCIF1_TXD_B, 280 FN_IIC1_SDA_C, FN_VI1_DATA0, FN_CAN0_TX_D, FN_AVB_AVTP_MATCH, 281 FN_ETH_RX_ER_B, FN_SSI_SDATA1, FN_HSCIF1_HRX_B, FN_SDATA, FN_VI1_DATA1, 282 FN_ATAG0_N, FN_ETH_RXD0_B, FN_SSI_SCK2, FN_HSCIF1_HTX_B, FN_VI1_DATA2, 283 FN_MDATA, FN_ATAWR0_N, FN_ETH_RXD1_B, 284 285 /* IPSR13 */ 286 FN_SSI_WS2, FN_HSCIF1_HCTS_N_B, FN_SCIFA0_RXD_D, FN_VI1_DATA3, FN_SCKZ, 287 FN_ATACS00_N, FN_ETH_LINK_B, FN_SSI_SDATA2, FN_HSCIF1_HRTS_N_B, 288 FN_SCIFA0_TXD_D, FN_VI1_DATA4, FN_STM_N, FN_ATACS10_N, FN_ETH_REFCLK_B, 289 FN_SSI_SCK9, FN_SCIF2_SCK_B, FN_PWM2_B, FN_VI1_DATA5, FN_MTS_N, 290 FN_EX_WAIT1, FN_ETH_TXD1_B, FN_SSI_WS9, FN_SCIF2_RXD_B, FN_I2C3_SCL_E, 291 FN_VI1_DATA6, FN_ATARD0_N, FN_ETH_TX_EN_B, FN_SSI_SDATA9, 292 FN_SCIF2_TXD_B, FN_I2C3_SDA_E, FN_VI1_DATA7, FN_ATADIR0_N, 293 FN_ETH_MAGIC_B, FN_AUDIO_CLKA, FN_I2C0_SCL_B, FN_SCIFA4_RXD_D, 294 FN_VI1_CLKENB, FN_TS_SDATA_C, FN_RIF0_SYNC_B, FN_ETH_TXD0_B, 295 FN_AUDIO_CLKB, FN_I2C0_SDA_B, FN_SCIFA4_TXD_D, FN_VI1_FIELD, 296 FN_TS_SCK_C, FN_RIF0_CLK_B, FN_BPFCLK_E, FN_ETH_MDC_B, FN_AUDIO_CLKC, 297 FN_I2C4_SCL_B, FN_SCIFA5_RXD_D, FN_VI1_HSYNC_N, FN_TS_SDEN_C, 298 FN_RIF0_D0_B, FN_FMCLK_E, FN_RDS_CLK_D, FN_AUDIO_CLKOUT, FN_I2C4_SDA_B, 299 FN_SCIFA5_TXD_D, FN_VI1_VSYNC_N, FN_TS_SPSYNC_C, FN_RIF0_D1_B, 300 FN_FMIN_E, FN_RDS_DATA_D, 301 302 /* MOD_SEL */ 303 FN_SEL_ADG_0, FN_SEL_ADG_1, FN_SEL_ADG_2, FN_SEL_ADG_3, 304 FN_SEL_ADI_0, FN_SEL_ADI_1, FN_SEL_CAN_0, FN_SEL_CAN_1, 305 FN_SEL_CAN_2, FN_SEL_CAN_3, FN_SEL_DARC_0, FN_SEL_DARC_1, 306 FN_SEL_DARC_2, FN_SEL_DARC_3, FN_SEL_DARC_4, FN_SEL_DR0_0, 307 FN_SEL_DR0_1, FN_SEL_DR1_0, FN_SEL_DR1_1, FN_SEL_DR2_0, FN_SEL_DR2_1, 308 FN_SEL_DR3_0, FN_SEL_DR3_1, FN_SEL_ETH_0, FN_SEL_ETH_1, FN_SEL_FSN_0, 309 FN_SEL_FSN_1, FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2, 310 FN_SEL_I2C00_3, FN_SEL_I2C00_4, FN_SEL_I2C01_0, FN_SEL_I2C01_1, 311 FN_SEL_I2C01_2, FN_SEL_I2C01_3, FN_SEL_I2C01_4, FN_SEL_I2C02_0, 312 FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3, FN_SEL_I2C02_4, 313 FN_SEL_I2C03_0, FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3, 314 FN_SEL_I2C03_4, FN_SEL_I2C04_0, FN_SEL_I2C04_1, FN_SEL_I2C04_2, 315 FN_SEL_I2C04_3, FN_SEL_I2C04_4, FN_SEL_IIC00_0, FN_SEL_IIC00_1, 316 FN_SEL_IIC00_2, FN_SEL_IIC00_3, FN_SEL_AVB_0, FN_SEL_AVB_1, 317 318 /* MOD_SEL2 */ 319 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, FN_SEL_IIC01_0, 320 FN_SEL_IIC01_1, FN_SEL_IIC01_2, FN_SEL_IIC01_3, FN_SEL_LBS_0, 321 FN_SEL_LBS_1, FN_SEL_MSI1_0, FN_SEL_MSI1_1, FN_SEL_MSI2_0, 322 FN_SEL_MSI2_1, FN_SEL_RAD_0, FN_SEL_RAD_1, FN_SEL_RCN_0, 323 FN_SEL_RCN_1, FN_SEL_RSP_0, FN_SEL_RSP_1, FN_SEL_SCIFA0_0, 324 FN_SEL_SCIFA0_1, FN_SEL_SCIFA0_2, FN_SEL_SCIFA0_3, FN_SEL_SCIFA1_0, 325 FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, 326 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, 327 FN_SEL_SCIFA4_2, FN_SEL_SCIFA4_3, FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, 328 FN_SEL_SCIFA5_2, FN_SEL_SCIFA5_3, FN_SEL_SPDM_0, FN_SEL_SPDM_1, 329 FN_SEL_TMU_0, FN_SEL_TMU_1, FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, 330 FN_SEL_TSIF0_2, FN_SEL_TSIF0_3, FN_SEL_CAN0_0, FN_SEL_CAN0_1, 331 FN_SEL_CAN0_2, FN_SEL_CAN0_3, FN_SEL_CAN1_0, FN_SEL_CAN1_1, 332 FN_SEL_CAN1_2, FN_SEL_CAN1_3, FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, 333 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_RDS_0, FN_SEL_RDS_1, 334 FN_SEL_RDS_2, FN_SEL_RDS_3, 335 336 /* MOD_SEL3 */ 337 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3, 338 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF2_0, 339 FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, 340 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3, 341 FN_SEL_SCIF4_4, FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, 342 FN_SEL_SCIF5_3, FN_SEL_SSI1_0, FN_SEL_SSI1_1, FN_SEL_SSI2_0, 343 FN_SEL_SSI2_1, FN_SEL_SSI4_0, FN_SEL_SSI4_1, FN_SEL_SSI5_0, 344 FN_SEL_SSI5_1, FN_SEL_SSI6_0, FN_SEL_SSI6_1, FN_SEL_SSI7_0, 345 FN_SEL_SSI7_1, FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI9_0, 346 FN_SEL_SSI9_1, 347 PINMUX_FUNCTION_END, 348 349 PINMUX_MARK_BEGIN, 350 A2_MARK, WE0_N_MARK, WE1_N_MARK, DACK0_MARK, 351 352 USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK, 353 354 SD0_CLK_MARK, SD0_CMD_MARK, SD0_DATA0_MARK, SD0_DATA1_MARK, 355 SD0_DATA2_MARK, SD0_DATA3_MARK, SD0_CD_MARK, SD0_WP_MARK, 356 357 SD1_CLK_MARK, SD1_CMD_MARK, SD1_DATA0_MARK, SD1_DATA1_MARK, 358 SD1_DATA2_MARK, SD1_DATA3_MARK, 359 360 /* IPSR0 */ 361 SD1_CD_MARK, CAN0_RX_MARK, SD1_WP_MARK, IRQ7_MARK, CAN0_TX_MARK, 362 MMC_CLK_MARK, SD2_CLK_MARK, MMC_CMD_MARK, SD2_CMD_MARK, MMC_D0_MARK, 363 SD2_DATA0_MARK, MMC_D1_MARK, SD2_DATA1_MARK, MMC_D2_MARK, 364 SD2_DATA2_MARK, MMC_D3_MARK, SD2_DATA3_MARK, MMC_D4_MARK, SD2_CD_MARK, 365 MMC_D5_MARK, SD2_WP_MARK, MMC_D6_MARK, SCIF0_RXD_MARK, I2C2_SCL_B_MARK, 366 CAN1_RX_MARK, MMC_D7_MARK, SCIF0_TXD_MARK, I2C2_SDA_B_MARK, 367 CAN1_TX_MARK, D0_MARK, SCIFA3_SCK_B_MARK, IRQ4_MARK, D1_MARK, 368 SCIFA3_RXD_B_MARK, D2_MARK, SCIFA3_TXD_B_MARK, D3_MARK, I2C3_SCL_B_MARK, 369 SCIF5_RXD_B_MARK, D4_MARK, I2C3_SDA_B_MARK, SCIF5_TXD_B_MARK, D5_MARK, 370 SCIF4_RXD_B_MARK, I2C0_SCL_D_MARK, 371 372 /* IPSR1 */ 373 D6_MARK, SCIF4_TXD_B_MARK, I2C0_SDA_D_MARK, D7_MARK, IRQ3_MARK, 374 TCLK1_MARK, PWM6_B_MARK, D8_MARK, HSCIF2_HRX_MARK, I2C1_SCL_B_MARK, 375 D9_MARK, HSCIF2_HTX_MARK, I2C1_SDA_B_MARK, D10_MARK, 376 HSCIF2_HSCK_MARK, SCIF1_SCK_C_MARK, IRQ6_MARK, PWM5_C_MARK, 377 D11_MARK, HSCIF2_HCTS_N_MARK, SCIF1_RXD_C_MARK, I2C1_SCL_D_MARK, 378 D12_MARK, HSCIF2_HRTS_N_MARK, SCIF1_TXD_C_MARK, I2C1_SDA_D_MARK, 379 D13_MARK, SCIFA1_SCK_MARK, TANS1_MARK, PWM2_C_MARK, TCLK2_B_MARK, 380 D14_MARK, SCIFA1_RXD_MARK, IIC0_SCL_B_MARK, D15_MARK, SCIFA1_TXD_MARK, 381 IIC0_SDA_B_MARK, A0_MARK, SCIFB1_SCK_MARK, PWM3_B_MARK, A1_MARK, 382 SCIFB1_TXD_MARK, A3_MARK, SCIFB0_SCK_MARK, A4_MARK, SCIFB0_TXD_MARK, 383 A5_MARK, SCIFB0_RXD_MARK, PWM4_B_MARK, TPUTO3_C_MARK, A6_MARK, 384 SCIFB0_CTS_N_MARK, SCIFA4_RXD_B_MARK, TPUTO2_C_MARK, 385 386 /* IPSR2 */ 387 A7_MARK, SCIFB0_RTS_N_MARK, SCIFA4_TXD_B_MARK, A8_MARK, MSIOF1_RXD_MARK, 388 SCIFA0_RXD_B_MARK, A9_MARK, MSIOF1_TXD_MARK, SCIFA0_TXD_B_MARK, 389 A10_MARK, MSIOF1_SCK_MARK, IIC1_SCL_B_MARK, A11_MARK, MSIOF1_SYNC_MARK, 390 IIC1_SDA_B_MARK, A12_MARK, MSIOF1_SS1_MARK, SCIFA5_RXD_B_MARK, 391 A13_MARK, MSIOF1_SS2_MARK, SCIFA5_TXD_B_MARK, A14_MARK, MSIOF2_RXD_MARK, 392 HSCIF0_HRX_B_MARK, DREQ1_N_MARK, A15_MARK, MSIOF2_TXD_MARK, 393 HSCIF0_HTX_B_MARK, DACK1_MARK, A16_MARK, MSIOF2_SCK_MARK, 394 HSCIF0_HSCK_B_MARK, SPEEDIN_MARK, VSP_MARK, CAN_CLK_C_MARK, 395 TPUTO2_B_MARK, A17_MARK, MSIOF2_SYNC_MARK, SCIF4_RXD_E_MARK, 396 CAN1_RX_B_MARK, AVB_AVTP_CAPTURE_B_MARK, A18_MARK, MSIOF2_SS1_MARK, 397 SCIF4_TXD_E_MARK, CAN1_TX_B_MARK, AVB_AVTP_MATCH_B_MARK, A19_MARK, 398 MSIOF2_SS2_MARK, PWM4_MARK, TPUTO2_MARK, MOUT0_MARK, A20_MARK, 399 SPCLK_MARK, MOUT1_MARK, 400 401 /* IPSR3 */ 402 A21_MARK, MOSI_IO0_MARK, MOUT2_MARK, A22_MARK, MISO_IO1_MARK, 403 MOUT5_MARK, ATADIR1_N_MARK, A23_MARK, IO2_MARK, MOUT6_MARK, 404 ATAWR1_N_MARK, A24_MARK, IO3_MARK, EX_WAIT2_MARK, A25_MARK, SSL_MARK, 405 ATARD1_N_MARK, CS0_N_MARK, VI1_DATA8_MARK, CS1_N_A26_MARK, 406 VI1_DATA9_MARK, EX_CS0_N_MARK, VI1_DATA10_MARK, EX_CS1_N_MARK, 407 TPUTO3_B_MARK, SCIFB2_RXD_MARK, VI1_DATA11_MARK, EX_CS2_N_MARK, 408 PWM0_MARK, SCIF4_RXD_C_MARK, TS_SDATA_B_MARK, RIF0_SYNC_MARK, 409 TPUTO3_MARK, SCIFB2_TXD_MARK, SDATA_B_MARK, EX_CS3_N_MARK, 410 SCIFA2_SCK_MARK, SCIF4_TXD_C_MARK, TS_SCK_B_MARK, RIF0_CLK_MARK, 411 BPFCLK_MARK, SCIFB2_SCK_MARK, MDATA_B_MARK, EX_CS4_N_MARK, 412 SCIFA2_RXD_MARK, I2C2_SCL_E_MARK, TS_SDEN_B_MARK, RIF0_D0_MARK, 413 FMCLK_MARK, SCIFB2_CTS_N_MARK, SCKZ_B_MARK, EX_CS5_N_MARK, 414 SCIFA2_TXD_MARK, I2C2_SDA_E_MARK, TS_SPSYNC_B_MARK, RIF0_D1_MARK, 415 FMIN_MARK, SCIFB2_RTS_N_MARK, STM_N_B_MARK, BS_N_MARK, DRACK0_MARK, 416 PWM1_C_MARK, TPUTO0_C_MARK, ATACS01_N_MARK, MTS_N_B_MARK, RD_N_MARK, 417 ATACS11_N_MARK, RD_WR_N_MARK, ATAG1_N_MARK, 418 419 /* IPSR4 */ 420 EX_WAIT0_MARK, CAN_CLK_B_MARK, SCIF_CLK_MARK, PWMFSW0_MARK, 421 DU0_DR0_MARK, LCDOUT16_MARK, SCIF5_RXD_C_MARK, I2C2_SCL_D_MARK, 422 CC50_STATE0_MARK, DU0_DR1_MARK, LCDOUT17_MARK, SCIF5_TXD_C_MARK, 423 I2C2_SDA_D_MARK, CC50_STATE1_MARK, DU0_DR2_MARK, LCDOUT18_MARK, 424 CC50_STATE2_MARK, DU0_DR3_MARK, LCDOUT19_MARK, CC50_STATE3_MARK, 425 DU0_DR4_MARK, LCDOUT20_MARK, CC50_STATE4_MARK, DU0_DR5_MARK, 426 LCDOUT21_MARK, CC50_STATE5_MARK, DU0_DR6_MARK, LCDOUT22_MARK, 427 CC50_STATE6_MARK, DU0_DR7_MARK, LCDOUT23_MARK, CC50_STATE7_MARK, 428 DU0_DG0_MARK, LCDOUT8_MARK, SCIFA0_RXD_C_MARK, I2C3_SCL_D_MARK, 429 CC50_STATE8_MARK, DU0_DG1_MARK, LCDOUT9_MARK, SCIFA0_TXD_C_MARK, 430 I2C3_SDA_D_MARK, CC50_STATE9_MARK, DU0_DG2_MARK, LCDOUT10_MARK, 431 CC50_STATE10_MARK, DU0_DG3_MARK, LCDOUT11_MARK, CC50_STATE11_MARK, 432 DU0_DG4_MARK, LCDOUT12_MARK, CC50_STATE12_MARK, 433 434 /* IPSR5 */ 435 DU0_DG5_MARK, LCDOUT13_MARK, CC50_STATE13_MARK, DU0_DG6_MARK, 436 LCDOUT14_MARK, CC50_STATE14_MARK, DU0_DG7_MARK, LCDOUT15_MARK, 437 CC50_STATE15_MARK, DU0_DB0_MARK, LCDOUT0_MARK, SCIFA4_RXD_C_MARK, 438 I2C4_SCL_D_MARK, CAN0_RX_C_MARK, CC50_STATE16_MARK, DU0_DB1_MARK, 439 LCDOUT1_MARK, SCIFA4_TXD_C_MARK, I2C4_SDA_D_MARK, CAN0_TX_C_MARK, 440 CC50_STATE17_MARK, DU0_DB2_MARK, LCDOUT2_MARK, CC50_STATE18_MARK, 441 DU0_DB3_MARK, LCDOUT3_MARK, CC50_STATE19_MARK, DU0_DB4_MARK, 442 LCDOUT4_MARK, CC50_STATE20_MARK, DU0_DB5_MARK, LCDOUT5_MARK, 443 CC50_STATE21_MARK, DU0_DB6_MARK, LCDOUT6_MARK, CC50_STATE22_MARK, 444 DU0_DB7_MARK, LCDOUT7_MARK, CC50_STATE23_MARK, DU0_DOTCLKIN_MARK, 445 QSTVA_QVS_MARK, CC50_STATE24_MARK, DU0_DOTCLKOUT0_MARK, 446 QCLK_MARK, CC50_STATE25_MARK, DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, 447 CC50_STATE26_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK, QSTH_QHS_MARK, 448 CC50_STATE27_MARK, 449 450 /* IPSR6 */ 451 DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK, CC50_STATE28_MARK, 452 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK, CC50_STATE29_MARK, 453 DU0_DISP_MARK, QPOLA_MARK, CC50_STATE30_MARK, DU0_CDE_MARK, QPOLB_MARK, 454 CC50_STATE31_MARK, VI0_CLK_MARK, AVB_RX_CLK_MARK, VI0_DATA0_VI0_B0_MARK, 455 AVB_RX_DV_MARK, VI0_DATA1_VI0_B1_MARK, AVB_RXD0_MARK, 456 VI0_DATA2_VI0_B2_MARK, AVB_RXD1_MARK, VI0_DATA3_VI0_B3_MARK, 457 AVB_RXD2_MARK, VI0_DATA4_VI0_B4_MARK, AVB_RXD3_MARK, 458 VI0_DATA5_VI0_B5_MARK, AVB_RXD4_MARK, VI0_DATA6_VI0_B6_MARK, 459 AVB_RXD5_MARK, VI0_DATA7_VI0_B7_MARK, AVB_RXD6_MARK, VI0_CLKENB_MARK, 460 I2C3_SCL_MARK, SCIFA5_RXD_C_MARK, IETX_C_MARK, AVB_RXD7_MARK, 461 VI0_FIELD_MARK, I2C3_SDA_MARK, SCIFA5_TXD_C_MARK, IECLK_C_MARK, 462 AVB_RX_ER_MARK, VI0_HSYNC_N_MARK, SCIF0_RXD_B_MARK, I2C0_SCL_C_MARK, 463 IERX_C_MARK, AVB_COL_MARK, VI0_VSYNC_N_MARK, SCIF0_TXD_B_MARK, 464 I2C0_SDA_C_MARK, AUDIO_CLKOUT_B_MARK, AVB_TX_EN_MARK, ETH_MDIO_MARK, 465 VI0_G0_MARK, MSIOF2_RXD_B_MARK, IIC0_SCL_D_MARK, AVB_TX_CLK_MARK, 466 ADIDATA_MARK, AD_DI_MARK, 467 468 /* IPSR7 */ 469 ETH_CRS_DV_MARK, VI0_G1_MARK, MSIOF2_TXD_B_MARK, IIC0_SDA_D_MARK, 470 AVB_TXD0_MARK, ADICS_SAMP_MARK, AD_DO_MARK, ETH_RX_ER_MARK, VI0_G2_MARK, 471 MSIOF2_SCK_B_MARK, CAN0_RX_B_MARK, AVB_TXD1_MARK, ADICLK_MARK, 472 AD_CLK_MARK, ETH_RXD0_MARK, VI0_G3_MARK, MSIOF2_SYNC_B_MARK, 473 CAN0_TX_B_MARK, AVB_TXD2_MARK, ADICHS0_MARK, AD_NCS_N_MARK, 474 ETH_RXD1_MARK, VI0_G4_MARK, MSIOF2_SS1_B_MARK, SCIF4_RXD_D_MARK, 475 AVB_TXD3_MARK, ADICHS1_MARK, ETH_LINK_MARK, VI0_G5_MARK, 476 MSIOF2_SS2_B_MARK, SCIF4_TXD_D_MARK, AVB_TXD4_MARK, ADICHS2_MARK, 477 ETH_REFCLK_MARK, VI0_G6_MARK, SCIF2_SCK_C_MARK, AVB_TXD5_MARK, 478 SSI_SCK5_B_MARK, ETH_TXD1_MARK, VI0_G7_MARK, SCIF2_RXD_C_MARK, 479 IIC1_SCL_D_MARK, AVB_TXD6_MARK, SSI_WS5_B_MARK, ETH_TX_EN_MARK, 480 VI0_R0_MARK, SCIF2_TXD_C_MARK, IIC1_SDA_D_MARK, AVB_TXD7_MARK, 481 SSI_SDATA5_B_MARK, ETH_MAGIC_MARK, VI0_R1_MARK, SCIF3_SCK_B_MARK, 482 AVB_TX_ER_MARK, SSI_SCK6_B_MARK, ETH_TXD0_MARK, VI0_R2_MARK, 483 SCIF3_RXD_B_MARK, I2C4_SCL_E_MARK, AVB_GTX_CLK_MARK, SSI_WS6_B_MARK, 484 DREQ0_N_MARK, SCIFB1_RXD_MARK, 485 486 /* IPSR8 */ 487 ETH_MDC_MARK, VI0_R3_MARK, SCIF3_TXD_B_MARK, I2C4_SDA_E_MARK, 488 AVB_MDC_MARK, SSI_SDATA6_B_MARK, HSCIF0_HRX_MARK, VI0_R4_MARK, 489 I2C1_SCL_C_MARK, AUDIO_CLKA_B_MARK, AVB_MDIO_MARK, SSI_SCK78_B_MARK, 490 HSCIF0_HTX_MARK, VI0_R5_MARK, I2C1_SDA_C_MARK, AUDIO_CLKB_B_MARK, 491 AVB_LINK_MARK, SSI_WS78_B_MARK, HSCIF0_HCTS_N_MARK, VI0_R6_MARK, 492 SCIF0_RXD_D_MARK, I2C0_SCL_E_MARK, AVB_MAGIC_MARK, SSI_SDATA7_B_MARK, 493 HSCIF0_HRTS_N_MARK, VI0_R7_MARK, SCIF0_TXD_D_MARK, I2C0_SDA_E_MARK, 494 AVB_PHY_INT_MARK, SSI_SDATA8_B_MARK, 495 HSCIF0_HSCK_MARK, SCIF_CLK_B_MARK, AVB_CRS_MARK, AUDIO_CLKC_B_MARK, 496 I2C0_SCL_MARK, SCIF0_RXD_C_MARK, PWM5_MARK, TCLK1_B_MARK, 497 AVB_GTXREFCLK_MARK, CAN1_RX_D_MARK, TPUTO0_B_MARK, I2C0_SDA_MARK, 498 SCIF0_TXD_C_MARK, TPUTO0_MARK, CAN_CLK_MARK, DVC_MUTE_MARK, 499 CAN1_TX_D_MARK, I2C1_SCL_MARK, SCIF4_RXD_MARK, PWM5_B_MARK, 500 DU1_DR0_MARK, RIF1_SYNC_B_MARK, TS_SDATA_D_MARK, TPUTO1_B_MARK, 501 I2C1_SDA_MARK, SCIF4_TXD_MARK, IRQ5_MARK, DU1_DR1_MARK, RIF1_CLK_B_MARK, 502 TS_SCK_D_MARK, BPFCLK_C_MARK, MSIOF0_RXD_MARK, SCIF5_RXD_MARK, 503 I2C2_SCL_C_MARK, DU1_DR2_MARK, RIF1_D0_B_MARK, TS_SDEN_D_MARK, 504 FMCLK_C_MARK, RDS_CLK_MARK, 505 506 /* IPSR9 */ 507 MSIOF0_TXD_MARK, SCIF5_TXD_MARK, I2C2_SDA_C_MARK, DU1_DR3_MARK, 508 RIF1_D1_B_MARK, TS_SPSYNC_D_MARK, FMIN_C_MARK, RDS_DATA_MARK, 509 MSIOF0_SCK_MARK, IRQ0_MARK, TS_SDATA_MARK, DU1_DR4_MARK, RIF1_SYNC_MARK, 510 TPUTO1_C_MARK, MSIOF0_SYNC_MARK, PWM1_MARK, TS_SCK_MARK, DU1_DR5_MARK, 511 RIF1_CLK_MARK, BPFCLK_B_MARK, MSIOF0_SS1_MARK, SCIFA0_RXD_MARK, 512 TS_SDEN_MARK, DU1_DR6_MARK, RIF1_D0_MARK, FMCLK_B_MARK, RDS_CLK_B_MARK, 513 MSIOF0_SS2_MARK, SCIFA0_TXD_MARK, TS_SPSYNC_MARK, DU1_DR7_MARK, 514 RIF1_D1_MARK, FMIN_B_MARK, RDS_DATA_B_MARK, HSCIF1_HRX_MARK, 515 I2C4_SCL_MARK, PWM6_MARK, DU1_DG0_MARK, HSCIF1_HTX_MARK, 516 I2C4_SDA_MARK, TPUTO1_MARK, DU1_DG1_MARK, HSCIF1_HSCK_MARK, 517 PWM2_MARK, IETX_MARK, DU1_DG2_MARK, REMOCON_B_MARK, SPEEDIN_B_MARK, 518 VSP_B_MARK, HSCIF1_HCTS_N_MARK, SCIFA4_RXD_MARK, IECLK_MARK, 519 DU1_DG3_MARK, SSI_SCK1_B_MARK, CAN_DEBUG_HW_TRIGGER_MARK, 520 CC50_STATE32_MARK, HSCIF1_HRTS_N_MARK, SCIFA4_TXD_MARK, IERX_MARK, 521 DU1_DG4_MARK, SSI_WS1_B_MARK, CAN_STEP0_MARK, CC50_STATE33_MARK, 522 SCIF1_SCK_MARK, PWM3_MARK, TCLK2_MARK, DU1_DG5_MARK, SSI_SDATA1_B_MARK, 523 CAN_TXCLK_MARK, CC50_STATE34_MARK, 524 525 /* IPSR10 */ 526 SCIF1_RXD_MARK, IIC0_SCL_MARK, DU1_DG6_MARK, SSI_SCK2_B_MARK, 527 CAN_DEBUGOUT0_MARK, CC50_STATE35_MARK, SCIF1_TXD_MARK, IIC0_SDA_MARK, 528 DU1_DG7_MARK, SSI_WS2_B_MARK, CAN_DEBUGOUT1_MARK, CC50_STATE36_MARK, 529 SCIF2_RXD_MARK, IIC1_SCL_MARK, DU1_DB0_MARK, SSI_SDATA2_B_MARK, 530 USB0_EXTLP_MARK, CAN_DEBUGOUT2_MARK, CC50_STATE37_MARK, SCIF2_TXD_MARK, 531 IIC1_SDA_MARK, DU1_DB1_MARK, SSI_SCK9_B_MARK, USB0_OVC1_MARK, 532 CAN_DEBUGOUT3_MARK, CC50_STATE38_MARK, SCIF2_SCK_MARK, IRQ1_MARK, 533 DU1_DB2_MARK, SSI_WS9_B_MARK, USB0_IDIN_MARK, CAN_DEBUGOUT4_MARK, 534 CC50_STATE39_MARK, SCIF3_SCK_MARK, IRQ2_MARK, BPFCLK_D_MARK, 535 DU1_DB3_MARK, SSI_SDATA9_B_MARK, TANS2_MARK, CAN_DEBUGOUT5_MARK, 536 CC50_OSCOUT_MARK, SCIF3_RXD_MARK, I2C1_SCL_E_MARK, FMCLK_D_MARK, 537 DU1_DB4_MARK, AUDIO_CLKA_C_MARK, SSI_SCK4_B_MARK, CAN_DEBUGOUT6_MARK, 538 RDS_CLK_C_MARK, SCIF3_TXD_MARK, I2C1_SDA_E_MARK, FMIN_D_MARK, 539 DU1_DB5_MARK, AUDIO_CLKB_C_MARK, SSI_WS4_B_MARK, CAN_DEBUGOUT7_MARK, 540 RDS_DATA_C_MARK, I2C2_SCL_MARK, SCIFA5_RXD_MARK, DU1_DB6_MARK, 541 AUDIO_CLKC_C_MARK, SSI_SDATA4_B_MARK, CAN_DEBUGOUT8_MARK, I2C2_SDA_MARK, 542 SCIFA5_TXD_MARK, DU1_DB7_MARK, AUDIO_CLKOUT_C_MARK, CAN_DEBUGOUT9_MARK, 543 SSI_SCK5_MARK, SCIFA3_SCK_MARK, DU1_DOTCLKIN_MARK, CAN_DEBUGOUT10_MARK, 544 545 /* IPSR11 */ 546 SSI_WS5_MARK, SCIFA3_RXD_MARK, I2C3_SCL_C_MARK, DU1_DOTCLKOUT0_MARK, 547 CAN_DEBUGOUT11_MARK, SSI_SDATA5_MARK, SCIFA3_TXD_MARK, I2C3_SDA_C_MARK, 548 DU1_DOTCLKOUT1_MARK, CAN_DEBUGOUT12_MARK, SSI_SCK6_MARK, 549 SCIFA1_SCK_B_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK, CAN_DEBUGOUT13_MARK, 550 SSI_WS6_MARK, SCIFA1_RXD_B_MARK, I2C4_SCL_C_MARK, 551 DU1_EXVSYNC_DU1_VSYNC_MARK, CAN_DEBUGOUT14_MARK, SSI_SDATA6_MARK, 552 SCIFA1_TXD_B_MARK, I2C4_SDA_C_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, 553 CAN_DEBUGOUT15_MARK, SSI_SCK78_MARK, SCIFA2_SCK_B_MARK, IIC0_SDA_C_MARK, 554 DU1_DISP_MARK, SSI_WS78_MARK, SCIFA2_RXD_B_MARK, IIC0_SCL_C_MARK, 555 DU1_CDE_MARK, SSI_SDATA7_MARK, SCIFA2_TXD_B_MARK, IRQ8_MARK, 556 AUDIO_CLKA_D_MARK, CAN_CLK_D_MARK, PCMOE_N_MARK, SSI_SCK0129_MARK, 557 MSIOF1_RXD_B_MARK, SCIF5_RXD_D_MARK, ADIDATA_B_MARK, AD_DI_B_MARK, 558 PCMWE_N_MARK, SSI_WS0129_MARK, MSIOF1_TXD_B_MARK, SCIF5_TXD_D_MARK, 559 ADICS_SAMP_B_MARK, AD_DO_B_MARK, SSI_SDATA0_MARK, MSIOF1_SCK_B_MARK, 560 PWM0_B_MARK, ADICLK_B_MARK, AD_CLK_B_MARK, 561 562 /* IPSR12 */ 563 SSI_SCK34_MARK, MSIOF1_SYNC_B_MARK, SCIFA1_SCK_C_MARK, ADICHS0_B_MARK, 564 AD_NCS_N_B_MARK, DREQ1_N_B_MARK, SSI_WS34_MARK, MSIOF1_SS1_B_MARK, 565 SCIFA1_RXD_C_MARK, ADICHS1_B_MARK, CAN1_RX_C_MARK, DACK1_B_MARK, 566 SSI_SDATA3_MARK, MSIOF1_SS2_B_MARK, SCIFA1_TXD_C_MARK, ADICHS2_B_MARK, 567 CAN1_TX_C_MARK, DREQ2_N_MARK, SSI_SCK4_MARK, MLB_CLK_MARK, IETX_B_MARK, 568 IRD_TX_MARK, SSI_WS4_MARK, MLB_SIG_MARK, IECLK_B_MARK, IRD_RX_MARK, 569 SSI_SDATA4_MARK, MLB_DAT_MARK, IERX_B_MARK, IRD_SCK_MARK, 570 SSI_SDATA8_MARK, SCIF1_SCK_B_MARK, PWM1_B_MARK, IRQ9_MARK, REMOCON_MARK, 571 DACK2_MARK, ETH_MDIO_B_MARK, SSI_SCK1_MARK, SCIF1_RXD_B_MARK, 572 IIC1_SCL_C_MARK, VI1_CLK_MARK, CAN0_RX_D_MARK, AVB_AVTP_CAPTURE_MARK, 573 ETH_CRS_DV_B_MARK, SSI_WS1_MARK, SCIF1_TXD_B_MARK, IIC1_SDA_C_MARK, 574 VI1_DATA0_MARK, CAN0_TX_D_MARK, AVB_AVTP_MATCH_MARK, ETH_RX_ER_B_MARK, 575 SSI_SDATA1_MARK, HSCIF1_HRX_B_MARK, VI1_DATA1_MARK, SDATA_MARK, 576 ATAG0_N_MARK, ETH_RXD0_B_MARK, SSI_SCK2_MARK, HSCIF1_HTX_B_MARK, 577 VI1_DATA2_MARK, MDATA_MARK, ATAWR0_N_MARK, ETH_RXD1_B_MARK, 578 579 /* IPSR13 */ 580 SSI_WS2_MARK, HSCIF1_HCTS_N_B_MARK, SCIFA0_RXD_D_MARK, VI1_DATA3_MARK, 581 SCKZ_MARK, ATACS00_N_MARK, ETH_LINK_B_MARK, SSI_SDATA2_MARK, 582 HSCIF1_HRTS_N_B_MARK, SCIFA0_TXD_D_MARK, VI1_DATA4_MARK, STM_N_MARK, 583 ATACS10_N_MARK, ETH_REFCLK_B_MARK, SSI_SCK9_MARK, SCIF2_SCK_B_MARK, 584 PWM2_B_MARK, VI1_DATA5_MARK, MTS_N_MARK, EX_WAIT1_MARK, 585 ETH_TXD1_B_MARK, SSI_WS9_MARK, SCIF2_RXD_B_MARK, I2C3_SCL_E_MARK, 586 VI1_DATA6_MARK, ATARD0_N_MARK, ETH_TX_EN_B_MARK, SSI_SDATA9_MARK, 587 SCIF2_TXD_B_MARK, I2C3_SDA_E_MARK, VI1_DATA7_MARK, ATADIR0_N_MARK, 588 ETH_MAGIC_B_MARK, AUDIO_CLKA_MARK, I2C0_SCL_B_MARK, SCIFA4_RXD_D_MARK, 589 VI1_CLKENB_MARK, TS_SDATA_C_MARK, RIF0_SYNC_B_MARK, ETH_TXD0_B_MARK, 590 AUDIO_CLKB_MARK, I2C0_SDA_B_MARK, SCIFA4_TXD_D_MARK, VI1_FIELD_MARK, 591 TS_SCK_C_MARK, RIF0_CLK_B_MARK, BPFCLK_E_MARK, ETH_MDC_B_MARK, 592 AUDIO_CLKC_MARK, I2C4_SCL_B_MARK, SCIFA5_RXD_D_MARK, VI1_HSYNC_N_MARK, 593 TS_SDEN_C_MARK, RIF0_D0_B_MARK, FMCLK_E_MARK, RDS_CLK_D_MARK, 594 AUDIO_CLKOUT_MARK, I2C4_SDA_B_MARK, SCIFA5_TXD_D_MARK, VI1_VSYNC_N_MARK, 595 TS_SPSYNC_C_MARK, RIF0_D1_B_MARK, FMIN_E_MARK, RDS_DATA_D_MARK, 596 PINMUX_MARK_END, 597}; 598 599static const u16 pinmux_data[] = { 600 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */ 601 602 PINMUX_SINGLE(A2), 603 PINMUX_SINGLE(WE0_N), 604 PINMUX_SINGLE(WE1_N), 605 PINMUX_SINGLE(DACK0), 606 PINMUX_SINGLE(USB0_PWEN), 607 PINMUX_SINGLE(USB0_OVC), 608 PINMUX_SINGLE(USB1_PWEN), 609 PINMUX_SINGLE(USB1_OVC), 610 PINMUX_SINGLE(SD0_CLK), 611 PINMUX_SINGLE(SD0_CMD), 612 PINMUX_SINGLE(SD0_DATA0), 613 PINMUX_SINGLE(SD0_DATA1), 614 PINMUX_SINGLE(SD0_DATA2), 615 PINMUX_SINGLE(SD0_DATA3), 616 PINMUX_SINGLE(SD0_CD), 617 PINMUX_SINGLE(SD0_WP), 618 PINMUX_SINGLE(SD1_CLK), 619 PINMUX_SINGLE(SD1_CMD), 620 PINMUX_SINGLE(SD1_DATA0), 621 PINMUX_SINGLE(SD1_DATA1), 622 PINMUX_SINGLE(SD1_DATA2), 623 PINMUX_SINGLE(SD1_DATA3), 624 625 /* IPSR0 */ 626 PINMUX_IPSR_GPSR(IP0_0, SD1_CD), 627 PINMUX_IPSR_MSEL(IP0_0, CAN0_RX, SEL_CAN0_0), 628 PINMUX_IPSR_GPSR(IP0_9_8, SD1_WP), 629 PINMUX_IPSR_GPSR(IP0_9_8, IRQ7), 630 PINMUX_IPSR_MSEL(IP0_9_8, CAN0_TX, SEL_CAN0_0), 631 PINMUX_IPSR_GPSR(IP0_10, MMC_CLK), 632 PINMUX_IPSR_GPSR(IP0_10, SD2_CLK), 633 PINMUX_IPSR_GPSR(IP0_11, MMC_CMD), 634 PINMUX_IPSR_GPSR(IP0_11, SD2_CMD), 635 PINMUX_IPSR_GPSR(IP0_12, MMC_D0), 636 PINMUX_IPSR_GPSR(IP0_12, SD2_DATA0), 637 PINMUX_IPSR_GPSR(IP0_13, MMC_D1), 638 PINMUX_IPSR_GPSR(IP0_13, SD2_DATA1), 639 PINMUX_IPSR_GPSR(IP0_14, MMC_D2), 640 PINMUX_IPSR_GPSR(IP0_14, SD2_DATA2), 641 PINMUX_IPSR_GPSR(IP0_15, MMC_D3), 642 PINMUX_IPSR_GPSR(IP0_15, SD2_DATA3), 643 PINMUX_IPSR_GPSR(IP0_16, MMC_D4), 644 PINMUX_IPSR_GPSR(IP0_16, SD2_CD), 645 PINMUX_IPSR_GPSR(IP0_17, MMC_D5), 646 PINMUX_IPSR_GPSR(IP0_17, SD2_WP), 647 PINMUX_IPSR_GPSR(IP0_19_18, MMC_D6), 648 PINMUX_IPSR_MSEL(IP0_19_18, SCIF0_RXD, SEL_SCIF0_0), 649 PINMUX_IPSR_MSEL(IP0_19_18, I2C2_SCL_B, SEL_I2C02_1), 650 PINMUX_IPSR_MSEL(IP0_19_18, CAN1_RX, SEL_CAN1_0), 651 PINMUX_IPSR_GPSR(IP0_21_20, MMC_D7), 652 PINMUX_IPSR_MSEL(IP0_21_20, SCIF0_TXD, SEL_SCIF0_0), 653 PINMUX_IPSR_MSEL(IP0_21_20, I2C2_SDA_B, SEL_I2C02_1), 654 PINMUX_IPSR_MSEL(IP0_21_20, CAN1_TX, SEL_CAN1_0), 655 PINMUX_IPSR_GPSR(IP0_23_22, D0), 656 PINMUX_IPSR_MSEL(IP0_23_22, SCIFA3_SCK_B, SEL_SCIFA3_1), 657 PINMUX_IPSR_GPSR(IP0_23_22, IRQ4), 658 PINMUX_IPSR_GPSR(IP0_24, D1), 659 PINMUX_IPSR_MSEL(IP0_24, SCIFA3_RXD_B, SEL_SCIFA3_1), 660 PINMUX_IPSR_GPSR(IP0_25, D2), 661 PINMUX_IPSR_MSEL(IP0_25, SCIFA3_TXD_B, SEL_SCIFA3_1), 662 PINMUX_IPSR_GPSR(IP0_27_26, D3), 663 PINMUX_IPSR_MSEL(IP0_27_26, I2C3_SCL_B, SEL_I2C03_1), 664 PINMUX_IPSR_MSEL(IP0_27_26, SCIF5_RXD_B, SEL_SCIF5_1), 665 PINMUX_IPSR_GPSR(IP0_29_28, D4), 666 PINMUX_IPSR_MSEL(IP0_29_28, I2C3_SDA_B, SEL_I2C03_1), 667 PINMUX_IPSR_MSEL(IP0_29_28, SCIF5_TXD_B, SEL_SCIF5_1), 668 PINMUX_IPSR_GPSR(IP0_31_30, D5), 669 PINMUX_IPSR_MSEL(IP0_31_30, SCIF4_RXD_B, SEL_SCIF4_1), 670 PINMUX_IPSR_MSEL(IP0_31_30, I2C0_SCL_D, SEL_I2C00_3), 671 672 /* IPSR1 */ 673 PINMUX_IPSR_GPSR(IP1_1_0, D6), 674 PINMUX_IPSR_MSEL(IP1_1_0, SCIF4_TXD_B, SEL_SCIF4_1), 675 PINMUX_IPSR_MSEL(IP1_1_0, I2C0_SDA_D, SEL_I2C00_3), 676 PINMUX_IPSR_GPSR(IP1_3_2, D7), 677 PINMUX_IPSR_GPSR(IP1_3_2, IRQ3), 678 PINMUX_IPSR_MSEL(IP1_3_2, TCLK1, SEL_TMU_0), 679 PINMUX_IPSR_GPSR(IP1_3_2, PWM6_B), 680 PINMUX_IPSR_GPSR(IP1_5_4, D8), 681 PINMUX_IPSR_GPSR(IP1_5_4, HSCIF2_HRX), 682 PINMUX_IPSR_MSEL(IP1_5_4, I2C1_SCL_B, SEL_I2C01_1), 683 PINMUX_IPSR_GPSR(IP1_7_6, D9), 684 PINMUX_IPSR_GPSR(IP1_7_6, HSCIF2_HTX), 685 PINMUX_IPSR_MSEL(IP1_7_6, I2C1_SDA_B, SEL_I2C01_1), 686 PINMUX_IPSR_GPSR(IP1_10_8, D10), 687 PINMUX_IPSR_GPSR(IP1_10_8, HSCIF2_HSCK), 688 PINMUX_IPSR_MSEL(IP1_10_8, SCIF1_SCK_C, SEL_SCIF1_2), 689 PINMUX_IPSR_GPSR(IP1_10_8, IRQ6), 690 PINMUX_IPSR_GPSR(IP1_10_8, PWM5_C), 691 PINMUX_IPSR_GPSR(IP1_12_11, D11), 692 PINMUX_IPSR_GPSR(IP1_12_11, HSCIF2_HCTS_N), 693 PINMUX_IPSR_MSEL(IP1_12_11, SCIF1_RXD_C, SEL_SCIF1_2), 694 PINMUX_IPSR_MSEL(IP1_12_11, I2C1_SCL_D, SEL_I2C01_3), 695 PINMUX_IPSR_GPSR(IP1_14_13, D12), 696 PINMUX_IPSR_GPSR(IP1_14_13, HSCIF2_HRTS_N), 697 PINMUX_IPSR_MSEL(IP1_14_13, SCIF1_TXD_C, SEL_SCIF1_2), 698 PINMUX_IPSR_MSEL(IP1_14_13, I2C1_SDA_D, SEL_I2C01_3), 699 PINMUX_IPSR_GPSR(IP1_17_15, D13), 700 PINMUX_IPSR_MSEL(IP1_17_15, SCIFA1_SCK, SEL_SCIFA1_0), 701 PINMUX_IPSR_GPSR(IP1_17_15, TANS1), 702 PINMUX_IPSR_GPSR(IP1_17_15, PWM2_C), 703 PINMUX_IPSR_MSEL(IP1_17_15, TCLK2_B, SEL_TMU_1), 704 PINMUX_IPSR_GPSR(IP1_19_18, D14), 705 PINMUX_IPSR_MSEL(IP1_19_18, SCIFA1_RXD, SEL_SCIFA1_0), 706 PINMUX_IPSR_MSEL(IP1_19_18, IIC0_SCL_B, SEL_IIC00_1), 707 PINMUX_IPSR_GPSR(IP1_21_20, D15), 708 PINMUX_IPSR_MSEL(IP1_21_20, SCIFA1_TXD, SEL_SCIFA1_0), 709 PINMUX_IPSR_MSEL(IP1_21_20, IIC0_SDA_B, SEL_IIC00_1), 710 PINMUX_IPSR_GPSR(IP1_23_22, A0), 711 PINMUX_IPSR_GPSR(IP1_23_22, SCIFB1_SCK), 712 PINMUX_IPSR_GPSR(IP1_23_22, PWM3_B), 713 PINMUX_IPSR_GPSR(IP1_24, A1), 714 PINMUX_IPSR_GPSR(IP1_24, SCIFB1_TXD), 715 PINMUX_IPSR_GPSR(IP1_26, A3), 716 PINMUX_IPSR_GPSR(IP1_26, SCIFB0_SCK), 717 PINMUX_IPSR_GPSR(IP1_27, A4), 718 PINMUX_IPSR_GPSR(IP1_27, SCIFB0_TXD), 719 PINMUX_IPSR_GPSR(IP1_29_28, A5), 720 PINMUX_IPSR_GPSR(IP1_29_28, SCIFB0_RXD), 721 PINMUX_IPSR_GPSR(IP1_29_28, PWM4_B), 722 PINMUX_IPSR_GPSR(IP1_29_28, TPUTO3_C), 723 PINMUX_IPSR_GPSR(IP1_31_30, A6), 724 PINMUX_IPSR_GPSR(IP1_31_30, SCIFB0_CTS_N), 725 PINMUX_IPSR_MSEL(IP1_31_30, SCIFA4_RXD_B, SEL_SCIFA4_1), 726 PINMUX_IPSR_GPSR(IP1_31_30, TPUTO2_C), 727 728 /* IPSR2 */ 729 PINMUX_IPSR_GPSR(IP2_1_0, A7), 730 PINMUX_IPSR_GPSR(IP2_1_0, SCIFB0_RTS_N), 731 PINMUX_IPSR_MSEL(IP2_1_0, SCIFA4_TXD_B, SEL_SCIFA4_1), 732 PINMUX_IPSR_GPSR(IP2_3_2, A8), 733 PINMUX_IPSR_MSEL(IP2_3_2, MSIOF1_RXD, SEL_MSI1_0), 734 PINMUX_IPSR_MSEL(IP2_3_2, SCIFA0_RXD_B, SEL_SCIFA0_1), 735 PINMUX_IPSR_GPSR(IP2_5_4, A9), 736 PINMUX_IPSR_MSEL(IP2_5_4, MSIOF1_TXD, SEL_MSI1_0), 737 PINMUX_IPSR_MSEL(IP2_5_4, SCIFA0_TXD_B, SEL_SCIFA0_1), 738 PINMUX_IPSR_GPSR(IP2_7_6, A10), 739 PINMUX_IPSR_MSEL(IP2_7_6, MSIOF1_SCK, SEL_MSI1_0), 740 PINMUX_IPSR_MSEL(IP2_7_6, IIC1_SCL_B, SEL_IIC01_1), 741 PINMUX_IPSR_GPSR(IP2_9_8, A11), 742 PINMUX_IPSR_MSEL(IP2_9_8, MSIOF1_SYNC, SEL_MSI1_0), 743 PINMUX_IPSR_MSEL(IP2_9_8, IIC1_SDA_B, SEL_IIC01_1), 744 PINMUX_IPSR_GPSR(IP2_11_10, A12), 745 PINMUX_IPSR_MSEL(IP2_11_10, MSIOF1_SS1, SEL_MSI1_0), 746 PINMUX_IPSR_MSEL(IP2_11_10, SCIFA5_RXD_B, SEL_SCIFA5_1), 747 PINMUX_IPSR_GPSR(IP2_13_12, A13), 748 PINMUX_IPSR_MSEL(IP2_13_12, MSIOF1_SS2, SEL_MSI1_0), 749 PINMUX_IPSR_MSEL(IP2_13_12, SCIFA5_TXD_B, SEL_SCIFA5_1), 750 PINMUX_IPSR_GPSR(IP2_15_14, A14), 751 PINMUX_IPSR_MSEL(IP2_15_14, MSIOF2_RXD, SEL_MSI2_0), 752 PINMUX_IPSR_MSEL(IP2_15_14, HSCIF0_HRX_B, SEL_HSCIF0_1), 753 PINMUX_IPSR_MSEL(IP2_15_14, DREQ1_N, SEL_LBS_0), 754 PINMUX_IPSR_GPSR(IP2_17_16, A15), 755 PINMUX_IPSR_MSEL(IP2_17_16, MSIOF2_TXD, SEL_MSI2_0), 756 PINMUX_IPSR_MSEL(IP2_17_16, HSCIF0_HTX_B, SEL_HSCIF0_1), 757 PINMUX_IPSR_MSEL(IP2_17_16, DACK1, SEL_LBS_0), 758 PINMUX_IPSR_GPSR(IP2_20_18, A16), 759 PINMUX_IPSR_MSEL(IP2_20_18, MSIOF2_SCK, SEL_MSI2_0), 760 PINMUX_IPSR_MSEL(IP2_20_18, HSCIF0_HSCK_B, SEL_HSCIF0_1), 761 PINMUX_IPSR_MSEL(IP2_20_18, SPEEDIN, SEL_RSP_0), 762 PINMUX_IPSR_MSEL(IP2_20_18, VSP, SEL_SPDM_0), 763 PINMUX_IPSR_MSEL(IP2_20_18, CAN_CLK_C, SEL_CAN_2), 764 PINMUX_IPSR_GPSR(IP2_20_18, TPUTO2_B), 765 PINMUX_IPSR_GPSR(IP2_23_21, A17), 766 PINMUX_IPSR_MSEL(IP2_23_21, MSIOF2_SYNC, SEL_MSI2_0), 767 PINMUX_IPSR_MSEL(IP2_23_21, SCIF4_RXD_E, SEL_SCIF4_4), 768 PINMUX_IPSR_MSEL(IP2_23_21, CAN1_RX_B, SEL_CAN1_1), 769 PINMUX_IPSR_MSEL(IP2_23_21, AVB_AVTP_CAPTURE_B, SEL_AVB_1), 770 PINMUX_IPSR_GPSR(IP2_26_24, A18), 771 PINMUX_IPSR_MSEL(IP2_26_24, MSIOF2_SS1, SEL_MSI2_0), 772 PINMUX_IPSR_MSEL(IP2_26_24, SCIF4_TXD_E, SEL_SCIF4_4), 773 PINMUX_IPSR_MSEL(IP2_26_24, CAN1_TX_B, SEL_CAN1_1), 774 PINMUX_IPSR_MSEL(IP2_26_24, AVB_AVTP_MATCH_B, SEL_AVB_1), 775 PINMUX_IPSR_GPSR(IP2_29_27, A19), 776 PINMUX_IPSR_MSEL(IP2_29_27, MSIOF2_SS2, SEL_MSI2_0), 777 PINMUX_IPSR_GPSR(IP2_29_27, PWM4), 778 PINMUX_IPSR_GPSR(IP2_29_27, TPUTO2), 779 PINMUX_IPSR_GPSR(IP2_29_27, MOUT0), 780 PINMUX_IPSR_GPSR(IP2_31_30, A20), 781 PINMUX_IPSR_GPSR(IP2_31_30, SPCLK), 782 PINMUX_IPSR_GPSR(IP2_29_27, MOUT1), 783 784 /* IPSR3 */ 785 PINMUX_IPSR_GPSR(IP3_1_0, A21), 786 PINMUX_IPSR_GPSR(IP3_1_0, MOSI_IO0), 787 PINMUX_IPSR_GPSR(IP3_1_0, MOUT2), 788 PINMUX_IPSR_GPSR(IP3_3_2, A22), 789 PINMUX_IPSR_GPSR(IP3_3_2, MISO_IO1), 790 PINMUX_IPSR_GPSR(IP3_3_2, MOUT5), 791 PINMUX_IPSR_GPSR(IP3_3_2, ATADIR1_N), 792 PINMUX_IPSR_GPSR(IP3_5_4, A23), 793 PINMUX_IPSR_GPSR(IP3_5_4, IO2), 794 PINMUX_IPSR_GPSR(IP3_5_4, MOUT6), 795 PINMUX_IPSR_GPSR(IP3_5_4, ATAWR1_N), 796 PINMUX_IPSR_GPSR(IP3_7_6, A24), 797 PINMUX_IPSR_GPSR(IP3_7_6, IO3), 798 PINMUX_IPSR_GPSR(IP3_7_6, EX_WAIT2), 799 PINMUX_IPSR_GPSR(IP3_9_8, A25), 800 PINMUX_IPSR_GPSR(IP3_9_8, SSL), 801 PINMUX_IPSR_GPSR(IP3_9_8, ATARD1_N), 802 PINMUX_IPSR_GPSR(IP3_10, CS0_N), 803 PINMUX_IPSR_GPSR(IP3_10, VI1_DATA8), 804 PINMUX_IPSR_GPSR(IP3_11, CS1_N_A26), 805 PINMUX_IPSR_GPSR(IP3_11, VI1_DATA9), 806 PINMUX_IPSR_GPSR(IP3_12, EX_CS0_N), 807 PINMUX_IPSR_GPSR(IP3_12, VI1_DATA10), 808 PINMUX_IPSR_GPSR(IP3_14_13, EX_CS1_N), 809 PINMUX_IPSR_GPSR(IP3_14_13, TPUTO3_B), 810 PINMUX_IPSR_GPSR(IP3_14_13, SCIFB2_RXD), 811 PINMUX_IPSR_GPSR(IP3_14_13, VI1_DATA11), 812 PINMUX_IPSR_GPSR(IP3_17_15, EX_CS2_N), 813 PINMUX_IPSR_GPSR(IP3_17_15, PWM0), 814 PINMUX_IPSR_MSEL(IP3_17_15, SCIF4_RXD_C, SEL_SCIF4_2), 815 PINMUX_IPSR_MSEL(IP3_17_15, TS_SDATA_B, SEL_TSIF0_1), 816 PINMUX_IPSR_MSEL(IP3_17_15, RIF0_SYNC, SEL_DR0_0), 817 PINMUX_IPSR_GPSR(IP3_17_15, TPUTO3), 818 PINMUX_IPSR_GPSR(IP3_17_15, SCIFB2_TXD), 819 PINMUX_IPSR_MSEL(IP3_17_15, SDATA_B, SEL_FSN_1), 820 PINMUX_IPSR_GPSR(IP3_20_18, EX_CS3_N), 821 PINMUX_IPSR_MSEL(IP3_20_18, SCIFA2_SCK, SEL_SCIFA2_0), 822 PINMUX_IPSR_MSEL(IP3_20_18, SCIF4_TXD_C, SEL_SCIF4_2), 823 PINMUX_IPSR_MSEL(IP3_20_18, TS_SCK_B, SEL_TSIF0_1), 824 PINMUX_IPSR_MSEL(IP3_20_18, RIF0_CLK, SEL_DR0_0), 825 PINMUX_IPSR_MSEL(IP3_20_18, BPFCLK, SEL_DARC_0), 826 PINMUX_IPSR_GPSR(IP3_20_18, SCIFB2_SCK), 827 PINMUX_IPSR_MSEL(IP3_20_18, MDATA_B, SEL_FSN_1), 828 PINMUX_IPSR_GPSR(IP3_23_21, EX_CS4_N), 829 PINMUX_IPSR_MSEL(IP3_23_21, SCIFA2_RXD, SEL_SCIFA2_0), 830 PINMUX_IPSR_MSEL(IP3_23_21, I2C2_SCL_E, SEL_I2C02_4), 831 PINMUX_IPSR_MSEL(IP3_23_21, TS_SDEN_B, SEL_TSIF0_1), 832 PINMUX_IPSR_MSEL(IP3_23_21, RIF0_D0, SEL_DR0_0), 833 PINMUX_IPSR_MSEL(IP3_23_21, FMCLK, SEL_DARC_0), 834 PINMUX_IPSR_GPSR(IP3_23_21, SCIFB2_CTS_N), 835 PINMUX_IPSR_MSEL(IP3_23_21, SCKZ_B, SEL_FSN_1), 836 PINMUX_IPSR_GPSR(IP3_26_24, EX_CS5_N), 837 PINMUX_IPSR_MSEL(IP3_26_24, SCIFA2_TXD, SEL_SCIFA2_0), 838 PINMUX_IPSR_MSEL(IP3_26_24, I2C2_SDA_E, SEL_I2C02_4), 839 PINMUX_IPSR_MSEL(IP3_26_24, TS_SPSYNC_B, SEL_TSIF0_1), 840 PINMUX_IPSR_MSEL(IP3_26_24, RIF0_D1, SEL_DR1_0), 841 PINMUX_IPSR_MSEL(IP3_26_24, FMIN, SEL_DARC_0), 842 PINMUX_IPSR_GPSR(IP3_26_24, SCIFB2_RTS_N), 843 PINMUX_IPSR_MSEL(IP3_26_24, STM_N_B, SEL_FSN_1), 844 PINMUX_IPSR_GPSR(IP3_29_27, BS_N), 845 PINMUX_IPSR_GPSR(IP3_29_27, DRACK0), 846 PINMUX_IPSR_GPSR(IP3_29_27, PWM1_C), 847 PINMUX_IPSR_GPSR(IP3_29_27, TPUTO0_C), 848 PINMUX_IPSR_GPSR(IP3_29_27, ATACS01_N), 849 PINMUX_IPSR_MSEL(IP3_29_27, MTS_N_B, SEL_FSN_1), 850 PINMUX_IPSR_GPSR(IP3_30, RD_N), 851 PINMUX_IPSR_GPSR(IP3_30, ATACS11_N), 852 PINMUX_IPSR_GPSR(IP3_31, RD_WR_N), 853 PINMUX_IPSR_GPSR(IP3_31, ATAG1_N), 854 855 /* IPSR4 */ 856 PINMUX_IPSR_GPSR(IP4_1_0, EX_WAIT0), 857 PINMUX_IPSR_MSEL(IP4_1_0, CAN_CLK_B, SEL_CAN_1), 858 PINMUX_IPSR_MSEL(IP4_1_0, SCIF_CLK, SEL_SCIF0_0), 859 PINMUX_IPSR_GPSR(IP4_1_0, PWMFSW0), 860 PINMUX_IPSR_GPSR(IP4_4_2, DU0_DR0), 861 PINMUX_IPSR_GPSR(IP4_4_2, LCDOUT16), 862 PINMUX_IPSR_MSEL(IP4_4_2, SCIF5_RXD_C, SEL_SCIF5_2), 863 PINMUX_IPSR_MSEL(IP4_4_2, I2C2_SCL_D, SEL_I2C02_3), 864 PINMUX_IPSR_GPSR(IP4_4_2, CC50_STATE0), 865 PINMUX_IPSR_GPSR(IP4_7_5, DU0_DR1), 866 PINMUX_IPSR_GPSR(IP4_7_5, LCDOUT17), 867 PINMUX_IPSR_MSEL(IP4_7_5, SCIF5_TXD_C, SEL_SCIF5_2), 868 PINMUX_IPSR_MSEL(IP4_7_5, I2C2_SDA_D, SEL_I2C02_3), 869 PINMUX_IPSR_GPSR(IP4_9_8, CC50_STATE1), 870 PINMUX_IPSR_GPSR(IP4_9_8, DU0_DR2), 871 PINMUX_IPSR_GPSR(IP4_9_8, LCDOUT18), 872 PINMUX_IPSR_GPSR(IP4_9_8, CC50_STATE2), 873 PINMUX_IPSR_GPSR(IP4_11_10, DU0_DR3), 874 PINMUX_IPSR_GPSR(IP4_11_10, LCDOUT19), 875 PINMUX_IPSR_GPSR(IP4_11_10, CC50_STATE3), 876 PINMUX_IPSR_GPSR(IP4_13_12, DU0_DR4), 877 PINMUX_IPSR_GPSR(IP4_13_12, LCDOUT20), 878 PINMUX_IPSR_GPSR(IP4_13_12, CC50_STATE4), 879 PINMUX_IPSR_GPSR(IP4_15_14, DU0_DR5), 880 PINMUX_IPSR_GPSR(IP4_15_14, LCDOUT21), 881 PINMUX_IPSR_GPSR(IP4_15_14, CC50_STATE5), 882 PINMUX_IPSR_GPSR(IP4_17_16, DU0_DR6), 883 PINMUX_IPSR_GPSR(IP4_17_16, LCDOUT22), 884 PINMUX_IPSR_GPSR(IP4_17_16, CC50_STATE6), 885 PINMUX_IPSR_GPSR(IP4_19_18, DU0_DR7), 886 PINMUX_IPSR_GPSR(IP4_19_18, LCDOUT23), 887 PINMUX_IPSR_GPSR(IP4_19_18, CC50_STATE7), 888 PINMUX_IPSR_GPSR(IP4_22_20, DU0_DG0), 889 PINMUX_IPSR_GPSR(IP4_22_20, LCDOUT8), 890 PINMUX_IPSR_MSEL(IP4_22_20, SCIFA0_RXD_C, SEL_SCIFA0_2), 891 PINMUX_IPSR_MSEL(IP4_22_20, I2C3_SCL_D, SEL_I2C03_3), 892 PINMUX_IPSR_GPSR(IP4_22_20, CC50_STATE8), 893 PINMUX_IPSR_GPSR(IP4_25_23, DU0_DG1), 894 PINMUX_IPSR_GPSR(IP4_25_23, LCDOUT9), 895 PINMUX_IPSR_MSEL(IP4_25_23, SCIFA0_TXD_C, SEL_SCIFA0_2), 896 PINMUX_IPSR_MSEL(IP4_25_23, I2C3_SDA_D, SEL_I2C03_3), 897 PINMUX_IPSR_GPSR(IP4_25_23, CC50_STATE9), 898 PINMUX_IPSR_GPSR(IP4_27_26, DU0_DG2), 899 PINMUX_IPSR_GPSR(IP4_27_26, LCDOUT10), 900 PINMUX_IPSR_GPSR(IP4_27_26, CC50_STATE10), 901 PINMUX_IPSR_GPSR(IP4_29_28, DU0_DG3), 902 PINMUX_IPSR_GPSR(IP4_29_28, LCDOUT11), 903 PINMUX_IPSR_GPSR(IP4_29_28, CC50_STATE11), 904 PINMUX_IPSR_GPSR(IP4_31_30, DU0_DG4), 905 PINMUX_IPSR_GPSR(IP4_31_30, LCDOUT12), 906 PINMUX_IPSR_GPSR(IP4_31_30, CC50_STATE12), 907 908 /* IPSR5 */ 909 PINMUX_IPSR_GPSR(IP5_1_0, DU0_DG5), 910 PINMUX_IPSR_GPSR(IP5_1_0, LCDOUT13), 911 PINMUX_IPSR_GPSR(IP5_1_0, CC50_STATE13), 912 PINMUX_IPSR_GPSR(IP5_3_2, DU0_DG6), 913 PINMUX_IPSR_GPSR(IP5_3_2, LCDOUT14), 914 PINMUX_IPSR_GPSR(IP5_3_2, CC50_STATE14), 915 PINMUX_IPSR_GPSR(IP5_5_4, DU0_DG7), 916 PINMUX_IPSR_GPSR(IP5_5_4, LCDOUT15), 917 PINMUX_IPSR_GPSR(IP5_5_4, CC50_STATE15), 918 PINMUX_IPSR_GPSR(IP5_8_6, DU0_DB0), 919 PINMUX_IPSR_GPSR(IP5_8_6, LCDOUT0), 920 PINMUX_IPSR_MSEL(IP5_8_6, SCIFA4_RXD_C, SEL_SCIFA4_2), 921 PINMUX_IPSR_MSEL(IP5_8_6, I2C4_SCL_D, SEL_I2C04_3), 922 PINMUX_IPSR_MSEL(IP7_8_6, CAN0_RX_C, SEL_CAN0_2), 923 PINMUX_IPSR_GPSR(IP5_8_6, CC50_STATE16), 924 PINMUX_IPSR_GPSR(IP5_11_9, DU0_DB1), 925 PINMUX_IPSR_GPSR(IP5_11_9, LCDOUT1), 926 PINMUX_IPSR_MSEL(IP5_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2), 927 PINMUX_IPSR_MSEL(IP5_11_9, I2C4_SDA_D, SEL_I2C04_3), 928 PINMUX_IPSR_MSEL(IP5_11_9, CAN0_TX_C, SEL_CAN0_2), 929 PINMUX_IPSR_GPSR(IP5_11_9, CC50_STATE17), 930 PINMUX_IPSR_GPSR(IP5_13_12, DU0_DB2), 931 PINMUX_IPSR_GPSR(IP5_13_12, LCDOUT2), 932 PINMUX_IPSR_GPSR(IP5_13_12, CC50_STATE18), 933 PINMUX_IPSR_GPSR(IP5_15_14, DU0_DB3), 934 PINMUX_IPSR_GPSR(IP5_15_14, LCDOUT3), 935 PINMUX_IPSR_GPSR(IP5_15_14, CC50_STATE19), 936 PINMUX_IPSR_GPSR(IP5_17_16, DU0_DB4), 937 PINMUX_IPSR_GPSR(IP5_17_16, LCDOUT4), 938 PINMUX_IPSR_GPSR(IP5_17_16, CC50_STATE20), 939 PINMUX_IPSR_GPSR(IP5_19_18, DU0_DB5), 940 PINMUX_IPSR_GPSR(IP5_19_18, LCDOUT5), 941 PINMUX_IPSR_GPSR(IP5_19_18, CC50_STATE21), 942 PINMUX_IPSR_GPSR(IP5_21_20, DU0_DB6), 943 PINMUX_IPSR_GPSR(IP5_21_20, LCDOUT6), 944 PINMUX_IPSR_GPSR(IP5_21_20, CC50_STATE22), 945 PINMUX_IPSR_GPSR(IP5_23_22, DU0_DB7), 946 PINMUX_IPSR_GPSR(IP5_23_22, LCDOUT7), 947 PINMUX_IPSR_GPSR(IP5_23_22, CC50_STATE23), 948 PINMUX_IPSR_GPSR(IP5_25_24, DU0_DOTCLKIN), 949 PINMUX_IPSR_GPSR(IP5_25_24, QSTVA_QVS), 950 PINMUX_IPSR_GPSR(IP5_25_24, CC50_STATE24), 951 PINMUX_IPSR_GPSR(IP5_27_26, DU0_DOTCLKOUT0), 952 PINMUX_IPSR_GPSR(IP5_27_26, QCLK), 953 PINMUX_IPSR_GPSR(IP5_27_26, CC50_STATE25), 954 PINMUX_IPSR_GPSR(IP5_29_28, DU0_DOTCLKOUT1), 955 PINMUX_IPSR_GPSR(IP5_29_28, QSTVB_QVE), 956 PINMUX_IPSR_GPSR(IP5_29_28, CC50_STATE26), 957 PINMUX_IPSR_GPSR(IP5_31_30, DU0_EXHSYNC_DU0_HSYNC), 958 PINMUX_IPSR_GPSR(IP5_31_30, QSTH_QHS), 959 PINMUX_IPSR_GPSR(IP5_31_30, CC50_STATE27), 960 961 /* IPSR6 */ 962 PINMUX_IPSR_GPSR(IP6_1_0, DU0_EXVSYNC_DU0_VSYNC), 963 PINMUX_IPSR_GPSR(IP6_1_0, QSTB_QHE), 964 PINMUX_IPSR_GPSR(IP6_1_0, CC50_STATE28), 965 PINMUX_IPSR_GPSR(IP6_3_2, DU0_EXODDF_DU0_ODDF_DISP_CDE), 966 PINMUX_IPSR_GPSR(IP6_3_2, QCPV_QDE), 967 PINMUX_IPSR_GPSR(IP6_3_2, CC50_STATE29), 968 PINMUX_IPSR_GPSR(IP6_5_4, DU0_DISP), 969 PINMUX_IPSR_GPSR(IP6_5_4, QPOLA), 970 PINMUX_IPSR_GPSR(IP6_5_4, CC50_STATE30), 971 PINMUX_IPSR_GPSR(IP6_7_6, DU0_CDE), 972 PINMUX_IPSR_GPSR(IP6_7_6, QPOLB), 973 PINMUX_IPSR_GPSR(IP6_7_6, CC50_STATE31), 974 PINMUX_IPSR_GPSR(IP6_8, VI0_CLK), 975 PINMUX_IPSR_GPSR(IP6_8, AVB_RX_CLK), 976 PINMUX_IPSR_GPSR(IP6_9, VI0_DATA0_VI0_B0), 977 PINMUX_IPSR_GPSR(IP6_9, AVB_RX_DV), 978 PINMUX_IPSR_GPSR(IP6_10, VI0_DATA1_VI0_B1), 979 PINMUX_IPSR_GPSR(IP6_10, AVB_RXD0), 980 PINMUX_IPSR_GPSR(IP6_11, VI0_DATA2_VI0_B2), 981 PINMUX_IPSR_GPSR(IP6_11, AVB_RXD1), 982 PINMUX_IPSR_GPSR(IP6_12, VI0_DATA3_VI0_B3), 983 PINMUX_IPSR_GPSR(IP6_12, AVB_RXD2), 984 PINMUX_IPSR_GPSR(IP6_13, VI0_DATA4_VI0_B4), 985 PINMUX_IPSR_GPSR(IP6_13, AVB_RXD3), 986 PINMUX_IPSR_GPSR(IP6_14, VI0_DATA5_VI0_B5), 987 PINMUX_IPSR_GPSR(IP6_14, AVB_RXD4), 988 PINMUX_IPSR_GPSR(IP6_15, VI0_DATA6_VI0_B6), 989 PINMUX_IPSR_GPSR(IP6_15, AVB_RXD5), 990 PINMUX_IPSR_GPSR(IP6_16, VI0_DATA7_VI0_B7), 991 PINMUX_IPSR_GPSR(IP6_16, AVB_RXD6), 992 PINMUX_IPSR_GPSR(IP6_19_17, VI0_CLKENB), 993 PINMUX_IPSR_MSEL(IP6_19_17, I2C3_SCL, SEL_I2C03_0), 994 PINMUX_IPSR_MSEL(IP6_19_17, SCIFA5_RXD_C, SEL_SCIFA5_2), 995 PINMUX_IPSR_MSEL(IP6_19_17, IETX_C, SEL_IEB_2), 996 PINMUX_IPSR_GPSR(IP6_19_17, AVB_RXD7), 997 PINMUX_IPSR_GPSR(IP6_22_20, VI0_FIELD), 998 PINMUX_IPSR_MSEL(IP6_22_20, I2C3_SDA, SEL_I2C03_0), 999 PINMUX_IPSR_MSEL(IP6_22_20, SCIFA5_TXD_C, SEL_SCIFA5_2), 1000 PINMUX_IPSR_MSEL(IP6_22_20, IECLK_C, SEL_IEB_2), 1001 PINMUX_IPSR_GPSR(IP6_22_20, AVB_RX_ER), 1002 PINMUX_IPSR_GPSR(IP6_25_23, VI0_HSYNC_N), 1003 PINMUX_IPSR_MSEL(IP6_25_23, SCIF0_RXD_B, SEL_SCIF0_1), 1004 PINMUX_IPSR_MSEL(IP6_25_23, I2C0_SCL_C, SEL_I2C00_2), 1005 PINMUX_IPSR_MSEL(IP6_25_23, IERX_C, SEL_IEB_2), 1006 PINMUX_IPSR_GPSR(IP6_25_23, AVB_COL), 1007 PINMUX_IPSR_GPSR(IP6_28_26, VI0_VSYNC_N), 1008 PINMUX_IPSR_MSEL(IP6_28_26, SCIF0_TXD_B, SEL_SCIF0_1), 1009 PINMUX_IPSR_MSEL(IP6_28_26, I2C0_SDA_C, SEL_I2C00_2), 1010 PINMUX_IPSR_MSEL(IP6_28_26, AUDIO_CLKOUT_B, SEL_ADG_1), 1011 PINMUX_IPSR_GPSR(IP6_28_26, AVB_TX_EN), 1012 PINMUX_IPSR_MSEL(IP6_31_29, ETH_MDIO, SEL_ETH_0), 1013 PINMUX_IPSR_GPSR(IP6_31_29, VI0_G0), 1014 PINMUX_IPSR_MSEL(IP6_31_29, MSIOF2_RXD_B, SEL_MSI2_1), 1015 PINMUX_IPSR_MSEL(IP6_31_29, IIC0_SCL_D, SEL_IIC00_3), 1016 PINMUX_IPSR_GPSR(IP6_31_29, AVB_TX_CLK), 1017 PINMUX_IPSR_MSEL(IP6_31_29, ADIDATA, SEL_RAD_0), 1018 PINMUX_IPSR_MSEL(IP6_31_29, AD_DI, SEL_ADI_0), 1019 1020 /* IPSR7 */ 1021 PINMUX_IPSR_MSEL(IP7_2_0, ETH_CRS_DV, SEL_ETH_0), 1022 PINMUX_IPSR_GPSR(IP7_2_0, VI0_G1), 1023 PINMUX_IPSR_MSEL(IP7_2_0, MSIOF2_TXD_B, SEL_MSI2_1), 1024 PINMUX_IPSR_MSEL(IP7_2_0, IIC0_SDA_D, SEL_IIC00_3), 1025 PINMUX_IPSR_GPSR(IP7_2_0, AVB_TXD0), 1026 PINMUX_IPSR_MSEL(IP7_2_0, ADICS_SAMP, SEL_RAD_0), 1027 PINMUX_IPSR_MSEL(IP7_2_0, AD_DO, SEL_ADI_0), 1028 PINMUX_IPSR_MSEL(IP7_5_3, ETH_RX_ER, SEL_ETH_0), 1029 PINMUX_IPSR_GPSR(IP7_5_3, VI0_G2), 1030 PINMUX_IPSR_MSEL(IP7_5_3, MSIOF2_SCK_B, SEL_MSI2_1), 1031 PINMUX_IPSR_MSEL(IP7_5_3, CAN0_RX_B, SEL_CAN0_1), 1032 PINMUX_IPSR_GPSR(IP7_5_3, AVB_TXD1), 1033 PINMUX_IPSR_MSEL(IP7_5_3, ADICLK, SEL_RAD_0), 1034 PINMUX_IPSR_MSEL(IP7_5_3, AD_CLK, SEL_ADI_0), 1035 PINMUX_IPSR_MSEL(IP7_8_6, ETH_RXD0, SEL_ETH_0), 1036 PINMUX_IPSR_GPSR(IP7_8_6, VI0_G3), 1037 PINMUX_IPSR_MSEL(IP7_8_6, MSIOF2_SYNC_B, SEL_MSI2_1), 1038 PINMUX_IPSR_MSEL(IP7_8_6, CAN0_TX_B, SEL_CAN0_1), 1039 PINMUX_IPSR_GPSR(IP7_8_6, AVB_TXD2), 1040 PINMUX_IPSR_MSEL(IP7_8_6, ADICHS0, SEL_RAD_0), 1041 PINMUX_IPSR_MSEL(IP7_8_6, AD_NCS_N, SEL_ADI_0), 1042 PINMUX_IPSR_MSEL(IP7_11_9, ETH_RXD1, SEL_ETH_0), 1043 PINMUX_IPSR_GPSR(IP7_11_9, VI0_G4), 1044 PINMUX_IPSR_MSEL(IP7_11_9, MSIOF2_SS1_B, SEL_MSI2_1), 1045 PINMUX_IPSR_MSEL(IP7_11_9, SCIF4_RXD_D, SEL_SCIF4_3), 1046 PINMUX_IPSR_GPSR(IP7_11_9, AVB_TXD3), 1047 PINMUX_IPSR_MSEL(IP7_11_9, ADICHS1, SEL_RAD_0), 1048 PINMUX_IPSR_MSEL(IP7_14_12, ETH_LINK, SEL_ETH_0), 1049 PINMUX_IPSR_GPSR(IP7_14_12, VI0_G5), 1050 PINMUX_IPSR_MSEL(IP7_14_12, MSIOF2_SS2_B, SEL_MSI2_1), 1051 PINMUX_IPSR_MSEL(IP7_14_12, SCIF4_TXD_D, SEL_SCIF4_3), 1052 PINMUX_IPSR_GPSR(IP7_14_12, AVB_TXD4), 1053 PINMUX_IPSR_MSEL(IP7_14_12, ADICHS2, SEL_RAD_0), 1054 PINMUX_IPSR_MSEL(IP7_17_15, ETH_REFCLK, SEL_ETH_0), 1055 PINMUX_IPSR_GPSR(IP7_17_15, VI0_G6), 1056 PINMUX_IPSR_MSEL(IP7_17_15, SCIF2_SCK_C, SEL_SCIF2_2), 1057 PINMUX_IPSR_GPSR(IP7_17_15, AVB_TXD5), 1058 PINMUX_IPSR_MSEL(IP7_17_15, SSI_SCK5_B, SEL_SSI5_1), 1059 PINMUX_IPSR_MSEL(IP7_20_18, ETH_TXD1, SEL_ETH_0), 1060 PINMUX_IPSR_GPSR(IP7_20_18, VI0_G7), 1061 PINMUX_IPSR_MSEL(IP7_20_18, SCIF2_RXD_C, SEL_SCIF2_2), 1062 PINMUX_IPSR_MSEL(IP7_20_18, IIC1_SCL_D, SEL_IIC01_3), 1063 PINMUX_IPSR_GPSR(IP7_20_18, AVB_TXD6), 1064 PINMUX_IPSR_MSEL(IP7_20_18, SSI_WS5_B, SEL_SSI5_1), 1065 PINMUX_IPSR_MSEL(IP7_23_21, ETH_TX_EN, SEL_ETH_0), 1066 PINMUX_IPSR_GPSR(IP7_23_21, VI0_R0), 1067 PINMUX_IPSR_MSEL(IP7_23_21, SCIF2_TXD_C, SEL_SCIF2_2), 1068 PINMUX_IPSR_MSEL(IP7_23_21, IIC1_SDA_D, SEL_IIC01_3), 1069 PINMUX_IPSR_GPSR(IP7_23_21, AVB_TXD7), 1070 PINMUX_IPSR_MSEL(IP7_23_21, SSI_SDATA5_B, SEL_SSI5_1), 1071 PINMUX_IPSR_MSEL(IP7_26_24, ETH_MAGIC, SEL_ETH_0), 1072 PINMUX_IPSR_GPSR(IP7_26_24, VI0_R1), 1073 PINMUX_IPSR_MSEL(IP7_26_24, SCIF3_SCK_B, SEL_SCIF3_1), 1074 PINMUX_IPSR_GPSR(IP7_26_24, AVB_TX_ER), 1075 PINMUX_IPSR_MSEL(IP7_26_24, SSI_SCK6_B, SEL_SSI6_1), 1076 PINMUX_IPSR_MSEL(IP7_29_27, ETH_TXD0, SEL_ETH_0), 1077 PINMUX_IPSR_GPSR(IP7_29_27, VI0_R2), 1078 PINMUX_IPSR_MSEL(IP7_29_27, SCIF3_RXD_B, SEL_SCIF3_1), 1079 PINMUX_IPSR_MSEL(IP7_29_27, I2C4_SCL_E, SEL_I2C04_4), 1080 PINMUX_IPSR_GPSR(IP7_29_27, AVB_GTX_CLK), 1081 PINMUX_IPSR_MSEL(IP7_29_27, SSI_WS6_B, SEL_SSI6_1), 1082 PINMUX_IPSR_GPSR(IP7_31, DREQ0_N), 1083 PINMUX_IPSR_GPSR(IP7_31, SCIFB1_RXD), 1084 1085 /* IPSR8 */ 1086 PINMUX_IPSR_MSEL(IP8_2_0, ETH_MDC, SEL_ETH_0), 1087 PINMUX_IPSR_GPSR(IP8_2_0, VI0_R3), 1088 PINMUX_IPSR_MSEL(IP8_2_0, SCIF3_TXD_B, SEL_SCIF3_1), 1089 PINMUX_IPSR_MSEL(IP8_2_0, I2C4_SDA_E, SEL_I2C04_4), 1090 PINMUX_IPSR_GPSR(IP8_2_0, AVB_MDC), 1091 PINMUX_IPSR_MSEL(IP8_2_0, SSI_SDATA6_B, SEL_SSI6_1), 1092 PINMUX_IPSR_MSEL(IP8_5_3, HSCIF0_HRX, SEL_HSCIF0_0), 1093 PINMUX_IPSR_GPSR(IP8_5_3, VI0_R4), 1094 PINMUX_IPSR_MSEL(IP8_5_3, I2C1_SCL_C, SEL_I2C01_2), 1095 PINMUX_IPSR_MSEL(IP8_5_3, AUDIO_CLKA_B, SEL_ADG_1), 1096 PINMUX_IPSR_GPSR(IP8_5_3, AVB_MDIO), 1097 PINMUX_IPSR_MSEL(IP8_5_3, SSI_SCK78_B, SEL_SSI7_1), 1098 PINMUX_IPSR_MSEL(IP8_8_6, HSCIF0_HTX, SEL_HSCIF0_0), 1099 PINMUX_IPSR_GPSR(IP8_8_6, VI0_R5), 1100 PINMUX_IPSR_MSEL(IP8_8_6, I2C1_SDA_C, SEL_I2C01_2), 1101 PINMUX_IPSR_MSEL(IP8_8_6, AUDIO_CLKB_B, SEL_ADG_1), 1102 PINMUX_IPSR_GPSR(IP8_5_3, AVB_LINK), 1103 PINMUX_IPSR_MSEL(IP8_8_6, SSI_WS78_B, SEL_SSI7_1), 1104 PINMUX_IPSR_GPSR(IP8_11_9, HSCIF0_HCTS_N), 1105 PINMUX_IPSR_GPSR(IP8_11_9, VI0_R6), 1106 PINMUX_IPSR_MSEL(IP8_11_9, SCIF0_RXD_D, SEL_SCIF0_3), 1107 PINMUX_IPSR_MSEL(IP8_11_9, I2C0_SCL_E, SEL_I2C00_4), 1108 PINMUX_IPSR_GPSR(IP8_11_9, AVB_MAGIC), 1109 PINMUX_IPSR_MSEL(IP8_11_9, SSI_SDATA7_B, SEL_SSI7_1), 1110 PINMUX_IPSR_GPSR(IP8_14_12, HSCIF0_HRTS_N), 1111 PINMUX_IPSR_GPSR(IP8_14_12, VI0_R7), 1112 PINMUX_IPSR_MSEL(IP8_14_12, SCIF0_TXD_D, SEL_SCIF0_3), 1113 PINMUX_IPSR_MSEL(IP8_14_12, I2C0_SDA_E, SEL_I2C00_4), 1114 PINMUX_IPSR_GPSR(IP8_14_12, AVB_PHY_INT), 1115 PINMUX_IPSR_MSEL(IP8_14_12, SSI_SDATA8_B, SEL_SSI8_1), 1116 PINMUX_IPSR_MSEL(IP8_16_15, HSCIF0_HSCK, SEL_HSCIF0_0), 1117 PINMUX_IPSR_MSEL(IP8_16_15, SCIF_CLK_B, SEL_SCIF0_1), 1118 PINMUX_IPSR_GPSR(IP8_16_15, AVB_CRS), 1119 PINMUX_IPSR_MSEL(IP8_16_15, AUDIO_CLKC_B, SEL_ADG_1), 1120 PINMUX_IPSR_MSEL(IP8_19_17, I2C0_SCL, SEL_I2C00_0), 1121 PINMUX_IPSR_MSEL(IP8_19_17, SCIF0_RXD_C, SEL_SCIF0_2), 1122 PINMUX_IPSR_GPSR(IP8_19_17, PWM5), 1123 PINMUX_IPSR_MSEL(IP8_19_17, TCLK1_B, SEL_TMU_1), 1124 PINMUX_IPSR_GPSR(IP8_19_17, AVB_GTXREFCLK), 1125 PINMUX_IPSR_MSEL(IP8_19_17, CAN1_RX_D, SEL_CAN1_3), 1126 PINMUX_IPSR_GPSR(IP8_19_17, TPUTO0_B), 1127 PINMUX_IPSR_MSEL(IP8_22_20, I2C0_SDA, SEL_I2C00_0), 1128 PINMUX_IPSR_MSEL(IP8_22_20, SCIF0_TXD_C, SEL_SCIF0_2), 1129 PINMUX_IPSR_GPSR(IP8_22_20, TPUTO0), 1130 PINMUX_IPSR_MSEL(IP8_22_20, CAN_CLK, SEL_CAN_0), 1131 PINMUX_IPSR_GPSR(IP8_22_20, DVC_MUTE), 1132 PINMUX_IPSR_MSEL(IP8_22_20, CAN1_TX_D, SEL_CAN1_3), 1133 PINMUX_IPSR_MSEL(IP8_25_23, I2C1_SCL, SEL_I2C01_0), 1134 PINMUX_IPSR_MSEL(IP8_25_23, SCIF4_RXD, SEL_SCIF4_0), 1135 PINMUX_IPSR_GPSR(IP8_25_23, PWM5_B), 1136 PINMUX_IPSR_GPSR(IP8_25_23, DU1_DR0), 1137 PINMUX_IPSR_MSEL(IP8_25_23, RIF1_SYNC_B, SEL_DR2_1), 1138 PINMUX_IPSR_MSEL(IP8_25_23, TS_SDATA_D, SEL_TSIF0_3), 1139 PINMUX_IPSR_GPSR(IP8_25_23, TPUTO1_B), 1140 PINMUX_IPSR_MSEL(IP8_28_26, I2C1_SDA, SEL_I2C01_0), 1141 PINMUX_IPSR_MSEL(IP8_28_26, SCIF4_TXD, SEL_SCIF4_0), 1142 PINMUX_IPSR_GPSR(IP8_28_26, IRQ5), 1143 PINMUX_IPSR_GPSR(IP8_28_26, DU1_DR1), 1144 PINMUX_IPSR_MSEL(IP8_28_26, RIF1_CLK_B, SEL_DR2_1), 1145 PINMUX_IPSR_MSEL(IP8_28_26, TS_SCK_D, SEL_TSIF0_3), 1146 PINMUX_IPSR_MSEL(IP8_28_26, BPFCLK_C, SEL_DARC_2), 1147 PINMUX_IPSR_GPSR(IP8_31_29, MSIOF0_RXD), 1148 PINMUX_IPSR_MSEL(IP8_31_29, SCIF5_RXD, SEL_SCIF5_0), 1149 PINMUX_IPSR_MSEL(IP8_31_29, I2C2_SCL_C, SEL_I2C02_2), 1150 PINMUX_IPSR_GPSR(IP8_31_29, DU1_DR2), 1151 PINMUX_IPSR_MSEL(IP8_31_29, RIF1_D0_B, SEL_DR2_1), 1152 PINMUX_IPSR_MSEL(IP8_31_29, TS_SDEN_D, SEL_TSIF0_3), 1153 PINMUX_IPSR_MSEL(IP8_31_29, FMCLK_C, SEL_DARC_2), 1154 PINMUX_IPSR_MSEL(IP8_31_29, RDS_CLK, SEL_RDS_0), 1155 1156 /* IPSR9 */ 1157 PINMUX_IPSR_GPSR(IP9_2_0, MSIOF0_TXD), 1158 PINMUX_IPSR_MSEL(IP9_2_0, SCIF5_TXD, SEL_SCIF5_0), 1159 PINMUX_IPSR_MSEL(IP9_2_0, I2C2_SDA_C, SEL_I2C02_2), 1160 PINMUX_IPSR_GPSR(IP9_2_0, DU1_DR3), 1161 PINMUX_IPSR_MSEL(IP9_2_0, RIF1_D1_B, SEL_DR3_1), 1162 PINMUX_IPSR_MSEL(IP9_2_0, TS_SPSYNC_D, SEL_TSIF0_3), 1163 PINMUX_IPSR_MSEL(IP9_2_0, FMIN_C, SEL_DARC_2), 1164 PINMUX_IPSR_MSEL(IP9_2_0, RDS_DATA, SEL_RDS_0), 1165 PINMUX_IPSR_GPSR(IP9_5_3, MSIOF0_SCK), 1166 PINMUX_IPSR_GPSR(IP9_5_3, IRQ0), 1167 PINMUX_IPSR_MSEL(IP9_5_3, TS_SDATA, SEL_TSIF0_0), 1168 PINMUX_IPSR_GPSR(IP9_5_3, DU1_DR4), 1169 PINMUX_IPSR_MSEL(IP9_5_3, RIF1_SYNC, SEL_DR2_0), 1170 PINMUX_IPSR_GPSR(IP9_5_3, TPUTO1_C), 1171 PINMUX_IPSR_GPSR(IP9_8_6, MSIOF0_SYNC), 1172 PINMUX_IPSR_GPSR(IP9_8_6, PWM1), 1173 PINMUX_IPSR_MSEL(IP9_8_6, TS_SCK, SEL_TSIF0_0), 1174 PINMUX_IPSR_GPSR(IP9_8_6, DU1_DR5), 1175 PINMUX_IPSR_MSEL(IP9_8_6, RIF1_CLK, SEL_DR2_0), 1176 PINMUX_IPSR_MSEL(IP9_8_6, BPFCLK_B, SEL_DARC_1), 1177 PINMUX_IPSR_GPSR(IP9_11_9, MSIOF0_SS1), 1178 PINMUX_IPSR_MSEL(IP9_11_9, SCIFA0_RXD, SEL_SCIFA0_0), 1179 PINMUX_IPSR_MSEL(IP9_11_9, TS_SDEN, SEL_TSIF0_0), 1180 PINMUX_IPSR_GPSR(IP9_11_9, DU1_DR6), 1181 PINMUX_IPSR_MSEL(IP9_11_9, RIF1_D0, SEL_DR2_0), 1182 PINMUX_IPSR_MSEL(IP9_11_9, FMCLK_B, SEL_DARC_1), 1183 PINMUX_IPSR_MSEL(IP9_11_9, RDS_CLK_B, SEL_RDS_1), 1184 PINMUX_IPSR_GPSR(IP9_14_12, MSIOF0_SS2), 1185 PINMUX_IPSR_MSEL(IP9_14_12, SCIFA0_TXD, SEL_SCIFA0_0), 1186 PINMUX_IPSR_MSEL(IP9_14_12, TS_SPSYNC, SEL_TSIF0_0), 1187 PINMUX_IPSR_GPSR(IP9_14_12, DU1_DR7), 1188 PINMUX_IPSR_MSEL(IP9_14_12, RIF1_D1, SEL_DR3_0), 1189 PINMUX_IPSR_MSEL(IP9_14_12, FMIN_B, SEL_DARC_1), 1190 PINMUX_IPSR_MSEL(IP9_14_12, RDS_DATA_B, SEL_RDS_1), 1191 PINMUX_IPSR_MSEL(IP9_16_15, HSCIF1_HRX, SEL_HSCIF1_0), 1192 PINMUX_IPSR_MSEL(IP9_16_15, I2C4_SCL, SEL_I2C04_0), 1193 PINMUX_IPSR_GPSR(IP9_16_15, PWM6), 1194 PINMUX_IPSR_GPSR(IP9_16_15, DU1_DG0), 1195 PINMUX_IPSR_MSEL(IP9_18_17, HSCIF1_HTX, SEL_HSCIF1_0), 1196 PINMUX_IPSR_MSEL(IP9_18_17, I2C4_SDA, SEL_I2C04_0), 1197 PINMUX_IPSR_GPSR(IP9_18_17, TPUTO1), 1198 PINMUX_IPSR_GPSR(IP9_18_17, DU1_DG1), 1199 PINMUX_IPSR_GPSR(IP9_21_19, HSCIF1_HSCK), 1200 PINMUX_IPSR_GPSR(IP9_21_19, PWM2), 1201 PINMUX_IPSR_MSEL(IP9_21_19, IETX, SEL_IEB_0), 1202 PINMUX_IPSR_GPSR(IP9_21_19, DU1_DG2), 1203 PINMUX_IPSR_MSEL(IP9_21_19, REMOCON_B, SEL_RCN_1), 1204 PINMUX_IPSR_MSEL(IP9_21_19, SPEEDIN_B, SEL_RSP_1), 1205 PINMUX_IPSR_MSEL(IP9_21_19, VSP_B, SEL_SPDM_1), 1206 PINMUX_IPSR_MSEL(IP9_24_22, HSCIF1_HCTS_N, SEL_HSCIF1_0), 1207 PINMUX_IPSR_MSEL(IP9_24_22, SCIFA4_RXD, SEL_SCIFA4_0), 1208 PINMUX_IPSR_MSEL(IP9_24_22, IECLK, SEL_IEB_0), 1209 PINMUX_IPSR_GPSR(IP9_24_22, DU1_DG3), 1210 PINMUX_IPSR_MSEL(IP9_24_22, SSI_SCK1_B, SEL_SSI1_1), 1211 PINMUX_IPSR_GPSR(IP9_24_22, CAN_DEBUG_HW_TRIGGER), 1212 PINMUX_IPSR_GPSR(IP9_24_22, CC50_STATE32), 1213 PINMUX_IPSR_MSEL(IP9_27_25, HSCIF1_HRTS_N, SEL_HSCIF1_0), 1214 PINMUX_IPSR_MSEL(IP9_27_25, SCIFA4_TXD, SEL_SCIFA4_0), 1215 PINMUX_IPSR_MSEL(IP9_27_25, IERX, SEL_IEB_0), 1216 PINMUX_IPSR_GPSR(IP9_27_25, DU1_DG4), 1217 PINMUX_IPSR_MSEL(IP9_27_25, SSI_WS1_B, SEL_SSI1_1), 1218 PINMUX_IPSR_GPSR(IP9_27_25, CAN_STEP0), 1219 PINMUX_IPSR_GPSR(IP9_27_25, CC50_STATE33), 1220 PINMUX_IPSR_MSEL(IP9_30_28, SCIF1_SCK, SEL_SCIF1_0), 1221 PINMUX_IPSR_GPSR(IP9_30_28, PWM3), 1222 PINMUX_IPSR_MSEL(IP9_30_28, TCLK2, SEL_TMU_0), 1223 PINMUX_IPSR_GPSR(IP9_30_28, DU1_DG5), 1224 PINMUX_IPSR_MSEL(IP9_30_28, SSI_SDATA1_B, SEL_SSI1_1), 1225 PINMUX_IPSR_GPSR(IP9_30_28, CAN_TXCLK), 1226 PINMUX_IPSR_GPSR(IP9_30_28, CC50_STATE34), 1227 1228 /* IPSR10 */ 1229 PINMUX_IPSR_MSEL(IP10_2_0, SCIF1_RXD, SEL_SCIF1_0), 1230 PINMUX_IPSR_MSEL(IP10_2_0, IIC0_SCL, SEL_IIC00_0), 1231 PINMUX_IPSR_GPSR(IP10_2_0, DU1_DG6), 1232 PINMUX_IPSR_MSEL(IP10_2_0, SSI_SCK2_B, SEL_SSI2_1), 1233 PINMUX_IPSR_GPSR(IP10_2_0, CAN_DEBUGOUT0), 1234 PINMUX_IPSR_GPSR(IP10_2_0, CC50_STATE35), 1235 PINMUX_IPSR_MSEL(IP10_5_3, SCIF1_TXD, SEL_SCIF1_0), 1236 PINMUX_IPSR_MSEL(IP10_5_3, IIC0_SDA, SEL_IIC00_0), 1237 PINMUX_IPSR_GPSR(IP10_5_3, DU1_DG7), 1238 PINMUX_IPSR_MSEL(IP10_5_3, SSI_WS2_B, SEL_SSI2_1), 1239 PINMUX_IPSR_GPSR(IP10_5_3, CAN_DEBUGOUT1), 1240 PINMUX_IPSR_GPSR(IP10_5_3, CC50_STATE36), 1241 PINMUX_IPSR_MSEL(IP10_8_6, SCIF2_RXD, SEL_SCIF2_0), 1242 PINMUX_IPSR_MSEL(IP10_8_6, IIC1_SCL, SEL_IIC01_0), 1243 PINMUX_IPSR_GPSR(IP10_8_6, DU1_DB0), 1244 PINMUX_IPSR_MSEL(IP10_8_6, SSI_SDATA2_B, SEL_SSI2_1), 1245 PINMUX_IPSR_GPSR(IP10_8_6, USB0_EXTLP), 1246 PINMUX_IPSR_GPSR(IP10_8_6, CAN_DEBUGOUT2), 1247 PINMUX_IPSR_GPSR(IP10_8_6, CC50_STATE37), 1248 PINMUX_IPSR_MSEL(IP10_11_9, SCIF2_TXD, SEL_SCIF2_0), 1249 PINMUX_IPSR_MSEL(IP10_11_9, IIC1_SDA, SEL_IIC01_0), 1250 PINMUX_IPSR_GPSR(IP10_11_9, DU1_DB1), 1251 PINMUX_IPSR_MSEL(IP10_11_9, SSI_SCK9_B, SEL_SSI9_1), 1252 PINMUX_IPSR_GPSR(IP10_11_9, USB0_OVC1), 1253 PINMUX_IPSR_GPSR(IP10_11_9, CAN_DEBUGOUT3), 1254 PINMUX_IPSR_GPSR(IP10_11_9, CC50_STATE38), 1255 PINMUX_IPSR_MSEL(IP10_14_12, SCIF2_SCK, SEL_SCIF2_0), 1256 PINMUX_IPSR_GPSR(IP10_14_12, IRQ1), 1257 PINMUX_IPSR_GPSR(IP10_14_12, DU1_DB2), 1258 PINMUX_IPSR_MSEL(IP10_14_12, SSI_WS9_B, SEL_SSI9_1), 1259 PINMUX_IPSR_GPSR(IP10_14_12, USB0_IDIN), 1260 PINMUX_IPSR_GPSR(IP10_14_12, CAN_DEBUGOUT4), 1261 PINMUX_IPSR_GPSR(IP10_14_12, CC50_STATE39), 1262 PINMUX_IPSR_MSEL(IP10_17_15, SCIF3_SCK, SEL_SCIF3_0), 1263 PINMUX_IPSR_GPSR(IP10_17_15, IRQ2), 1264 PINMUX_IPSR_MSEL(IP10_17_15, BPFCLK_D, SEL_DARC_3), 1265 PINMUX_IPSR_GPSR(IP10_17_15, DU1_DB3), 1266 PINMUX_IPSR_MSEL(IP10_17_15, SSI_SDATA9_B, SEL_SSI9_1), 1267 PINMUX_IPSR_GPSR(IP10_17_15, TANS2), 1268 PINMUX_IPSR_GPSR(IP10_17_15, CAN_DEBUGOUT5), 1269 PINMUX_IPSR_GPSR(IP10_17_15, CC50_OSCOUT), 1270 PINMUX_IPSR_MSEL(IP10_20_18, SCIF3_RXD, SEL_SCIF3_0), 1271 PINMUX_IPSR_MSEL(IP10_20_18, I2C1_SCL_E, SEL_I2C01_4), 1272 PINMUX_IPSR_MSEL(IP10_20_18, FMCLK_D, SEL_DARC_3), 1273 PINMUX_IPSR_GPSR(IP10_20_18, DU1_DB4), 1274 PINMUX_IPSR_MSEL(IP10_20_18, AUDIO_CLKA_C, SEL_ADG_2), 1275 PINMUX_IPSR_MSEL(IP10_20_18, SSI_SCK4_B, SEL_SSI4_1), 1276 PINMUX_IPSR_GPSR(IP10_20_18, CAN_DEBUGOUT6), 1277 PINMUX_IPSR_MSEL(IP10_20_18, RDS_CLK_C, SEL_RDS_2), 1278 PINMUX_IPSR_MSEL(IP10_23_21, SCIF3_TXD, SEL_SCIF3_0), 1279 PINMUX_IPSR_MSEL(IP10_23_21, I2C1_SDA_E, SEL_I2C01_4), 1280 PINMUX_IPSR_MSEL(IP10_23_21, FMIN_D, SEL_DARC_3), 1281 PINMUX_IPSR_GPSR(IP10_23_21, DU1_DB5), 1282 PINMUX_IPSR_MSEL(IP10_23_21, AUDIO_CLKB_C, SEL_ADG_2), 1283 PINMUX_IPSR_MSEL(IP10_23_21, SSI_WS4_B, SEL_SSI4_1), 1284 PINMUX_IPSR_GPSR(IP10_23_21, CAN_DEBUGOUT7), 1285 PINMUX_IPSR_MSEL(IP10_23_21, RDS_DATA_C, SEL_RDS_2), 1286 PINMUX_IPSR_MSEL(IP10_26_24, I2C2_SCL, SEL_I2C02_0), 1287 PINMUX_IPSR_MSEL(IP10_26_24, SCIFA5_RXD, SEL_SCIFA5_0), 1288 PINMUX_IPSR_GPSR(IP10_26_24, DU1_DB6), 1289 PINMUX_IPSR_MSEL(IP10_26_24, AUDIO_CLKC_C, SEL_ADG_2), 1290 PINMUX_IPSR_MSEL(IP10_26_24, SSI_SDATA4_B, SEL_SSI4_1), 1291 PINMUX_IPSR_GPSR(IP10_26_24, CAN_DEBUGOUT8), 1292 PINMUX_IPSR_MSEL(IP10_29_27, I2C2_SDA, SEL_I2C02_0), 1293 PINMUX_IPSR_MSEL(IP10_29_27, SCIFA5_TXD, SEL_SCIFA5_0), 1294 PINMUX_IPSR_GPSR(IP10_29_27, DU1_DB7), 1295 PINMUX_IPSR_MSEL(IP10_29_27, AUDIO_CLKOUT_C, SEL_ADG_2), 1296 PINMUX_IPSR_GPSR(IP10_29_27, CAN_DEBUGOUT9), 1297 PINMUX_IPSR_MSEL(IP10_31_30, SSI_SCK5, SEL_SSI5_0), 1298 PINMUX_IPSR_MSEL(IP10_31_30, SCIFA3_SCK, SEL_SCIFA3_0), 1299 PINMUX_IPSR_GPSR(IP10_31_30, DU1_DOTCLKIN), 1300 PINMUX_IPSR_GPSR(IP10_31_30, CAN_DEBUGOUT10), 1301 1302 /* IPSR11 */ 1303 PINMUX_IPSR_MSEL(IP11_2_0, SSI_WS5, SEL_SSI5_0), 1304 PINMUX_IPSR_MSEL(IP11_2_0, SCIFA3_RXD, SEL_SCIFA3_0), 1305 PINMUX_IPSR_MSEL(IP11_2_0, I2C3_SCL_C, SEL_I2C03_2), 1306 PINMUX_IPSR_GPSR(IP11_2_0, DU1_DOTCLKOUT0), 1307 PINMUX_IPSR_GPSR(IP11_2_0, CAN_DEBUGOUT11), 1308 PINMUX_IPSR_MSEL(IP11_5_3, SSI_SDATA5, SEL_SSI5_0), 1309 PINMUX_IPSR_MSEL(IP11_5_3, SCIFA3_TXD, SEL_SCIFA3_0), 1310 PINMUX_IPSR_MSEL(IP11_5_3, I2C3_SDA_C, SEL_I2C03_2), 1311 PINMUX_IPSR_GPSR(IP11_5_3, DU1_DOTCLKOUT1), 1312 PINMUX_IPSR_GPSR(IP11_5_3, CAN_DEBUGOUT12), 1313 PINMUX_IPSR_MSEL(IP11_7_6, SSI_SCK6, SEL_SSI6_0), 1314 PINMUX_IPSR_MSEL(IP11_7_6, SCIFA1_SCK_B, SEL_SCIFA1_1), 1315 PINMUX_IPSR_GPSR(IP11_7_6, DU1_EXHSYNC_DU1_HSYNC), 1316 PINMUX_IPSR_GPSR(IP11_7_6, CAN_DEBUGOUT13), 1317 PINMUX_IPSR_MSEL(IP11_10_8, SSI_WS6, SEL_SSI6_0), 1318 PINMUX_IPSR_MSEL(IP11_10_8, SCIFA1_RXD_B, SEL_SCIFA1_1), 1319 PINMUX_IPSR_MSEL(IP11_10_8, I2C4_SCL_C, SEL_I2C04_2), 1320 PINMUX_IPSR_GPSR(IP11_10_8, DU1_EXVSYNC_DU1_VSYNC), 1321 PINMUX_IPSR_GPSR(IP11_10_8, CAN_DEBUGOUT14), 1322 PINMUX_IPSR_MSEL(IP11_13_11, SSI_SDATA6, SEL_SSI6_0), 1323 PINMUX_IPSR_MSEL(IP11_13_11, SCIFA1_TXD_B, SEL_SCIFA1_1), 1324 PINMUX_IPSR_MSEL(IP11_13_11, I2C4_SDA_C, SEL_I2C04_2), 1325 PINMUX_IPSR_GPSR(IP11_13_11, DU1_EXODDF_DU1_ODDF_DISP_CDE), 1326 PINMUX_IPSR_GPSR(IP11_13_11, CAN_DEBUGOUT15), 1327 PINMUX_IPSR_MSEL(IP11_15_14, SSI_SCK78, SEL_SSI7_0), 1328 PINMUX_IPSR_MSEL(IP11_15_14, SCIFA2_SCK_B, SEL_SCIFA2_1), 1329 PINMUX_IPSR_MSEL(IP11_15_14, IIC0_SDA_C, SEL_IIC00_2), 1330 PINMUX_IPSR_GPSR(IP11_15_14, DU1_DISP), 1331 PINMUX_IPSR_MSEL(IP11_17_16, SSI_WS78, SEL_SSI7_0), 1332 PINMUX_IPSR_MSEL(IP11_17_16, SCIFA2_RXD_B, SEL_SCIFA2_1), 1333 PINMUX_IPSR_MSEL(IP11_17_16, IIC0_SCL_C, SEL_IIC00_2), 1334 PINMUX_IPSR_GPSR(IP11_17_16, DU1_CDE), 1335 PINMUX_IPSR_MSEL(IP11_20_18, SSI_SDATA7, SEL_SSI7_0), 1336 PINMUX_IPSR_MSEL(IP11_20_18, SCIFA2_TXD_B, SEL_SCIFA2_1), 1337 PINMUX_IPSR_GPSR(IP11_20_18, IRQ8), 1338 PINMUX_IPSR_MSEL(IP11_20_18, AUDIO_CLKA_D, SEL_ADG_3), 1339 PINMUX_IPSR_MSEL(IP11_20_18, CAN_CLK_D, SEL_CAN_3), 1340 PINMUX_IPSR_GPSR(IP11_20_18, PCMOE_N), 1341 PINMUX_IPSR_GPSR(IP11_23_21, SSI_SCK0129), 1342 PINMUX_IPSR_MSEL(IP11_23_21, MSIOF1_RXD_B, SEL_MSI1_1), 1343 PINMUX_IPSR_MSEL(IP11_23_21, SCIF5_RXD_D, SEL_SCIF5_3), 1344 PINMUX_IPSR_MSEL(IP11_23_21, ADIDATA_B, SEL_RAD_1), 1345 PINMUX_IPSR_MSEL(IP11_23_21, AD_DI_B, SEL_ADI_1), 1346 PINMUX_IPSR_GPSR(IP11_23_21, PCMWE_N), 1347 PINMUX_IPSR_GPSR(IP11_26_24, SSI_WS0129), 1348 PINMUX_IPSR_MSEL(IP11_26_24, MSIOF1_TXD_B, SEL_MSI1_1), 1349 PINMUX_IPSR_MSEL(IP11_26_24, SCIF5_TXD_D, SEL_SCIF5_3), 1350 PINMUX_IPSR_MSEL(IP11_26_24, ADICS_SAMP_B, SEL_RAD_1), 1351 PINMUX_IPSR_MSEL(IP11_26_24, AD_DO_B, SEL_ADI_1), 1352 PINMUX_IPSR_GPSR(IP11_29_27, SSI_SDATA0), 1353 PINMUX_IPSR_MSEL(IP11_29_27, MSIOF1_SCK_B, SEL_MSI1_1), 1354 PINMUX_IPSR_GPSR(IP11_29_27, PWM0_B), 1355 PINMUX_IPSR_MSEL(IP11_29_27, ADICLK_B, SEL_RAD_1), 1356 PINMUX_IPSR_MSEL(IP11_29_27, AD_CLK_B, SEL_ADI_1), 1357 1358 /* IPSR12 */ 1359 PINMUX_IPSR_GPSR(IP12_2_0, SSI_SCK34), 1360 PINMUX_IPSR_MSEL(IP12_2_0, MSIOF1_SYNC_B, SEL_MSI1_1), 1361 PINMUX_IPSR_MSEL(IP12_2_0, SCIFA1_SCK_C, SEL_SCIFA1_2), 1362 PINMUX_IPSR_MSEL(IP12_2_0, ADICHS0_B, SEL_RAD_1), 1363 PINMUX_IPSR_MSEL(IP12_2_0, AD_NCS_N_B, SEL_ADI_1), 1364 PINMUX_IPSR_MSEL(IP12_2_0, DREQ1_N_B, SEL_LBS_1), 1365 PINMUX_IPSR_GPSR(IP12_5_3, SSI_WS34), 1366 PINMUX_IPSR_MSEL(IP12_5_3, MSIOF1_SS1_B, SEL_MSI1_1), 1367 PINMUX_IPSR_MSEL(IP12_5_3, SCIFA1_RXD_C, SEL_SCIFA1_2), 1368 PINMUX_IPSR_MSEL(IP12_5_3, ADICHS1_B, SEL_RAD_1), 1369 PINMUX_IPSR_MSEL(IP12_5_3, CAN1_RX_C, SEL_CAN1_2), 1370 PINMUX_IPSR_MSEL(IP12_5_3, DACK1_B, SEL_LBS_1), 1371 PINMUX_IPSR_GPSR(IP12_8_6, SSI_SDATA3), 1372 PINMUX_IPSR_MSEL(IP12_8_6, MSIOF1_SS2_B, SEL_MSI1_1), 1373 PINMUX_IPSR_MSEL(IP12_8_6, SCIFA1_TXD_C, SEL_SCIFA1_2), 1374 PINMUX_IPSR_MSEL(IP12_8_6, ADICHS2_B, SEL_RAD_1), 1375 PINMUX_IPSR_MSEL(IP12_8_6, CAN1_TX_C, SEL_CAN1_2), 1376 PINMUX_IPSR_GPSR(IP12_8_6, DREQ2_N), 1377 PINMUX_IPSR_MSEL(IP12_10_9, SSI_SCK4, SEL_SSI4_0), 1378 PINMUX_IPSR_GPSR(IP12_10_9, MLB_CLK), 1379 PINMUX_IPSR_MSEL(IP12_10_9, IETX_B, SEL_IEB_1), 1380 PINMUX_IPSR_GPSR(IP12_10_9, IRD_TX), 1381 PINMUX_IPSR_MSEL(IP12_12_11, SSI_WS4, SEL_SSI4_0), 1382 PINMUX_IPSR_GPSR(IP12_12_11, MLB_SIG), 1383 PINMUX_IPSR_MSEL(IP12_12_11, IECLK_B, SEL_IEB_1), 1384 PINMUX_IPSR_GPSR(IP12_12_11, IRD_RX), 1385 PINMUX_IPSR_MSEL(IP12_14_13, SSI_SDATA4, SEL_SSI4_0), 1386 PINMUX_IPSR_GPSR(IP12_14_13, MLB_DAT), 1387 PINMUX_IPSR_MSEL(IP12_14_13, IERX_B, SEL_IEB_1), 1388 PINMUX_IPSR_GPSR(IP12_14_13, IRD_SCK), 1389 PINMUX_IPSR_MSEL(IP12_17_15, SSI_SDATA8, SEL_SSI8_0), 1390 PINMUX_IPSR_MSEL(IP12_17_15, SCIF1_SCK_B, SEL_SCIF1_1), 1391 PINMUX_IPSR_GPSR(IP12_17_15, PWM1_B), 1392 PINMUX_IPSR_GPSR(IP12_17_15, IRQ9), 1393 PINMUX_IPSR_MSEL(IP12_17_15, REMOCON, SEL_RCN_0), 1394 PINMUX_IPSR_GPSR(IP12_17_15, DACK2), 1395 PINMUX_IPSR_MSEL(IP12_17_15, ETH_MDIO_B, SEL_ETH_1), 1396 PINMUX_IPSR_MSEL(IP12_20_18, SSI_SCK1, SEL_SSI1_0), 1397 PINMUX_IPSR_MSEL(IP12_20_18, SCIF1_RXD_B, SEL_SCIF1_1), 1398 PINMUX_IPSR_MSEL(IP12_20_18, IIC1_SCL_C, SEL_IIC01_2), 1399 PINMUX_IPSR_GPSR(IP12_20_18, VI1_CLK), 1400 PINMUX_IPSR_MSEL(IP12_20_18, CAN0_RX_D, SEL_CAN0_3), 1401 PINMUX_IPSR_MSEL(IP12_20_18, AVB_AVTP_CAPTURE, SEL_AVB_0), 1402 PINMUX_IPSR_MSEL(IP12_20_18, ETH_CRS_DV_B, SEL_ETH_1), 1403 PINMUX_IPSR_MSEL(IP12_23_21, SSI_WS1, SEL_SSI1_0), 1404 PINMUX_IPSR_MSEL(IP12_23_21, SCIF1_TXD_B, SEL_SCIF1_1), 1405 PINMUX_IPSR_MSEL(IP12_23_21, IIC1_SDA_C, SEL_IIC01_2), 1406 PINMUX_IPSR_GPSR(IP12_23_21, VI1_DATA0), 1407 PINMUX_IPSR_MSEL(IP12_23_21, CAN0_TX_D, SEL_CAN0_3), 1408 PINMUX_IPSR_MSEL(IP12_23_21, AVB_AVTP_MATCH, SEL_AVB_0), 1409 PINMUX_IPSR_MSEL(IP12_23_21, ETH_RX_ER_B, SEL_ETH_1), 1410 PINMUX_IPSR_MSEL(IP12_26_24, SSI_SDATA1, SEL_SSI1_0), 1411 PINMUX_IPSR_MSEL(IP12_26_24, HSCIF1_HRX_B, SEL_HSCIF1_1), 1412 PINMUX_IPSR_GPSR(IP12_26_24, VI1_DATA1), 1413 PINMUX_IPSR_MSEL(IP12_26_24, SDATA, SEL_FSN_0), 1414 PINMUX_IPSR_GPSR(IP12_26_24, ATAG0_N), 1415 PINMUX_IPSR_MSEL(IP12_26_24, ETH_RXD0_B, SEL_ETH_1), 1416 PINMUX_IPSR_MSEL(IP12_29_27, SSI_SCK2, SEL_SSI2_0), 1417 PINMUX_IPSR_MSEL(IP12_29_27, HSCIF1_HTX_B, SEL_HSCIF1_1), 1418 PINMUX_IPSR_GPSR(IP12_29_27, VI1_DATA2), 1419 PINMUX_IPSR_MSEL(IP12_29_27, MDATA, SEL_FSN_0), 1420 PINMUX_IPSR_GPSR(IP12_29_27, ATAWR0_N), 1421 PINMUX_IPSR_MSEL(IP12_29_27, ETH_RXD1_B, SEL_ETH_1), 1422 1423 /* IPSR13 */ 1424 PINMUX_IPSR_MSEL(IP13_2_0, SSI_WS2, SEL_SSI2_0), 1425 PINMUX_IPSR_MSEL(IP13_2_0, HSCIF1_HCTS_N_B, SEL_HSCIF1_1), 1426 PINMUX_IPSR_MSEL(IP13_2_0, SCIFA0_RXD_D, SEL_SCIFA0_3), 1427 PINMUX_IPSR_GPSR(IP13_2_0, VI1_DATA3), 1428 PINMUX_IPSR_MSEL(IP13_2_0, SCKZ, SEL_FSN_0), 1429 PINMUX_IPSR_GPSR(IP13_2_0, ATACS00_N), 1430 PINMUX_IPSR_MSEL(IP13_2_0, ETH_LINK_B, SEL_ETH_1), 1431 PINMUX_IPSR_MSEL(IP13_5_3, SSI_SDATA2, SEL_SSI2_0), 1432 PINMUX_IPSR_MSEL(IP13_5_3, HSCIF1_HRTS_N_B, SEL_HSCIF1_1), 1433 PINMUX_IPSR_MSEL(IP13_5_3, SCIFA0_TXD_D, SEL_SCIFA0_3), 1434 PINMUX_IPSR_GPSR(IP13_5_3, VI1_DATA4), 1435 PINMUX_IPSR_MSEL(IP13_5_3, STM_N, SEL_FSN_0), 1436 PINMUX_IPSR_GPSR(IP13_5_3, ATACS10_N), 1437 PINMUX_IPSR_MSEL(IP13_5_3, ETH_REFCLK_B, SEL_ETH_1), 1438 PINMUX_IPSR_MSEL(IP13_8_6, SSI_SCK9, SEL_SSI9_0), 1439 PINMUX_IPSR_MSEL(IP13_8_6, SCIF2_SCK_B, SEL_SCIF2_1), 1440 PINMUX_IPSR_GPSR(IP13_8_6, PWM2_B), 1441 PINMUX_IPSR_GPSR(IP13_8_6, VI1_DATA5), 1442 PINMUX_IPSR_MSEL(IP13_8_6, MTS_N, SEL_FSN_0), 1443 PINMUX_IPSR_GPSR(IP13_8_6, EX_WAIT1), 1444 PINMUX_IPSR_MSEL(IP13_8_6, ETH_TXD1_B, SEL_ETH_1), 1445 PINMUX_IPSR_MSEL(IP13_11_9, SSI_WS9, SEL_SSI9_0), 1446 PINMUX_IPSR_MSEL(IP13_11_9, SCIF2_RXD_B, SEL_SCIF2_1), 1447 PINMUX_IPSR_MSEL(IP13_11_9, I2C3_SCL_E, SEL_I2C03_4), 1448 PINMUX_IPSR_GPSR(IP13_11_9, VI1_DATA6), 1449 PINMUX_IPSR_GPSR(IP13_11_9, ATARD0_N), 1450 PINMUX_IPSR_MSEL(IP13_11_9, ETH_TX_EN_B, SEL_ETH_1), 1451 PINMUX_IPSR_MSEL(IP13_14_12, SSI_SDATA9, SEL_SSI9_0), 1452 PINMUX_IPSR_MSEL(IP13_14_12, SCIF2_TXD_B, SEL_SCIF2_1), 1453 PINMUX_IPSR_MSEL(IP13_14_12, I2C3_SDA_E, SEL_I2C03_4), 1454 PINMUX_IPSR_GPSR(IP13_14_12, VI1_DATA7), 1455 PINMUX_IPSR_GPSR(IP13_14_12, ATADIR0_N), 1456 PINMUX_IPSR_MSEL(IP13_14_12, ETH_MAGIC_B, SEL_ETH_1), 1457 PINMUX_IPSR_MSEL(IP13_17_15, AUDIO_CLKA, SEL_ADG_0), 1458 PINMUX_IPSR_MSEL(IP13_17_15, I2C0_SCL_B, SEL_I2C00_1), 1459 PINMUX_IPSR_MSEL(IP13_17_15, SCIFA4_RXD_D, SEL_SCIFA4_3), 1460 PINMUX_IPSR_GPSR(IP13_17_15, VI1_CLKENB), 1461 PINMUX_IPSR_MSEL(IP13_17_15, TS_SDATA_C, SEL_TSIF0_2), 1462 PINMUX_IPSR_MSEL(IP13_17_15, RIF0_SYNC_B, SEL_DR0_1), 1463 PINMUX_IPSR_MSEL(IP13_17_15, ETH_TXD0_B, SEL_ETH_1), 1464 PINMUX_IPSR_MSEL(IP13_20_18, AUDIO_CLKB, SEL_ADG_0), 1465 PINMUX_IPSR_MSEL(IP13_20_18, I2C0_SDA_B, SEL_I2C00_1), 1466 PINMUX_IPSR_MSEL(IP13_20_18, SCIFA4_TXD_D, SEL_SCIFA4_3), 1467 PINMUX_IPSR_GPSR(IP13_20_18, VI1_FIELD), 1468 PINMUX_IPSR_MSEL(IP13_20_18, TS_SCK_C, SEL_TSIF0_2), 1469 PINMUX_IPSR_MSEL(IP13_20_18, RIF0_CLK_B, SEL_DR0_1), 1470 PINMUX_IPSR_MSEL(IP13_20_18, BPFCLK_E, SEL_DARC_4), 1471 PINMUX_IPSR_MSEL(IP13_20_18, ETH_MDC_B, SEL_ETH_1), 1472 PINMUX_IPSR_MSEL(IP13_23_21, AUDIO_CLKC, SEL_ADG_0), 1473 PINMUX_IPSR_MSEL(IP13_23_21, I2C4_SCL_B, SEL_I2C04_1), 1474 PINMUX_IPSR_MSEL(IP13_23_21, SCIFA5_RXD_D, SEL_SCIFA5_3), 1475 PINMUX_IPSR_GPSR(IP13_23_21, VI1_HSYNC_N), 1476 PINMUX_IPSR_MSEL(IP13_23_21, TS_SDEN_C, SEL_TSIF0_2), 1477 PINMUX_IPSR_MSEL(IP13_23_21, RIF0_D0_B, SEL_DR0_1), 1478 PINMUX_IPSR_MSEL(IP13_23_21, FMCLK_E, SEL_DARC_4), 1479 PINMUX_IPSR_MSEL(IP13_23_21, RDS_CLK_D, SEL_RDS_3), 1480 PINMUX_IPSR_MSEL(IP13_26_24, AUDIO_CLKOUT, SEL_ADG_0), 1481 PINMUX_IPSR_MSEL(IP13_26_24, I2C4_SDA_B, SEL_I2C04_1), 1482 PINMUX_IPSR_MSEL(IP13_26_24, SCIFA5_TXD_D, SEL_SCIFA5_3), 1483 PINMUX_IPSR_GPSR(IP13_26_24, VI1_VSYNC_N), 1484 PINMUX_IPSR_MSEL(IP13_26_24, TS_SPSYNC_C, SEL_TSIF0_2), 1485 PINMUX_IPSR_MSEL(IP13_26_24, RIF0_D1_B, SEL_DR1_1), 1486 PINMUX_IPSR_MSEL(IP13_26_24, FMIN_E, SEL_DARC_4), 1487 PINMUX_IPSR_MSEL(IP13_26_24, RDS_DATA_D, SEL_RDS_3), 1488}; 1489 1490static const struct sh_pfc_pin pinmux_pins[] = { 1491 PINMUX_GPIO_GP_ALL(), 1492}; 1493 1494/* - Audio Clock ------------------------------------------------------------ */ 1495static const unsigned int audio_clka_pins[] = { 1496 /* CLKA */ 1497 RCAR_GP_PIN(5, 20), 1498}; 1499static const unsigned int audio_clka_mux[] = { 1500 AUDIO_CLKA_MARK, 1501}; 1502static const unsigned int audio_clka_b_pins[] = { 1503 /* CLKA */ 1504 RCAR_GP_PIN(3, 25), 1505}; 1506static const unsigned int audio_clka_b_mux[] = { 1507 AUDIO_CLKA_B_MARK, 1508}; 1509static const unsigned int audio_clka_c_pins[] = { 1510 /* CLKA */ 1511 RCAR_GP_PIN(4, 20), 1512}; 1513static const unsigned int audio_clka_c_mux[] = { 1514 AUDIO_CLKA_C_MARK, 1515}; 1516static const unsigned int audio_clka_d_pins[] = { 1517 /* CLKA */ 1518 RCAR_GP_PIN(5, 0), 1519}; 1520static const unsigned int audio_clka_d_mux[] = { 1521 AUDIO_CLKA_D_MARK, 1522}; 1523static const unsigned int audio_clkb_pins[] = { 1524 /* CLKB */ 1525 RCAR_GP_PIN(5, 21), 1526}; 1527static const unsigned int audio_clkb_mux[] = { 1528 AUDIO_CLKB_MARK, 1529}; 1530static const unsigned int audio_clkb_b_pins[] = { 1531 /* CLKB */ 1532 RCAR_GP_PIN(3, 26), 1533}; 1534static const unsigned int audio_clkb_b_mux[] = { 1535 AUDIO_CLKB_B_MARK, 1536}; 1537static const unsigned int audio_clkb_c_pins[] = { 1538 /* CLKB */ 1539 RCAR_GP_PIN(4, 21), 1540}; 1541static const unsigned int audio_clkb_c_mux[] = { 1542 AUDIO_CLKB_C_MARK, 1543}; 1544static const unsigned int audio_clkc_pins[] = { 1545 /* CLKC */ 1546 RCAR_GP_PIN(5, 22), 1547}; 1548static const unsigned int audio_clkc_mux[] = { 1549 AUDIO_CLKC_MARK, 1550}; 1551static const unsigned int audio_clkc_b_pins[] = { 1552 /* CLKC */ 1553 RCAR_GP_PIN(3, 29), 1554}; 1555static const unsigned int audio_clkc_b_mux[] = { 1556 AUDIO_CLKC_B_MARK, 1557}; 1558static const unsigned int audio_clkc_c_pins[] = { 1559 /* CLKC */ 1560 RCAR_GP_PIN(4, 22), 1561}; 1562static const unsigned int audio_clkc_c_mux[] = { 1563 AUDIO_CLKC_C_MARK, 1564}; 1565static const unsigned int audio_clkout_pins[] = { 1566 /* CLKOUT */ 1567 RCAR_GP_PIN(5, 23), 1568}; 1569static const unsigned int audio_clkout_mux[] = { 1570 AUDIO_CLKOUT_MARK, 1571}; 1572static const unsigned int audio_clkout_b_pins[] = { 1573 /* CLKOUT */ 1574 RCAR_GP_PIN(3, 12), 1575}; 1576static const unsigned int audio_clkout_b_mux[] = { 1577 AUDIO_CLKOUT_B_MARK, 1578}; 1579static const unsigned int audio_clkout_c_pins[] = { 1580 /* CLKOUT */ 1581 RCAR_GP_PIN(4, 23), 1582}; 1583static const unsigned int audio_clkout_c_mux[] = { 1584 AUDIO_CLKOUT_C_MARK, 1585}; 1586/* - AVB -------------------------------------------------------------------- */ 1587static const unsigned int avb_link_pins[] = { 1588 RCAR_GP_PIN(3, 26), 1589}; 1590static const unsigned int avb_link_mux[] = { 1591 AVB_LINK_MARK, 1592}; 1593static const unsigned int avb_magic_pins[] = { 1594 RCAR_GP_PIN(3, 27), 1595}; 1596static const unsigned int avb_magic_mux[] = { 1597 AVB_MAGIC_MARK, 1598}; 1599static const unsigned int avb_phy_int_pins[] = { 1600 RCAR_GP_PIN(3, 28), 1601}; 1602static const unsigned int avb_phy_int_mux[] = { 1603 AVB_PHY_INT_MARK, 1604}; 1605static const unsigned int avb_mdio_pins[] = { 1606 RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25), 1607}; 1608static const unsigned int avb_mdio_mux[] = { 1609 AVB_MDC_MARK, AVB_MDIO_MARK, 1610}; 1611static const unsigned int avb_mii_pins[] = { 1612 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16), 1613 RCAR_GP_PIN(3, 17), 1614 1615 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4), 1616 RCAR_GP_PIN(3, 5), 1617 1618 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1), 1619 RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 22), 1620 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 11), 1621}; 1622static const unsigned int avb_mii_mux[] = { 1623 AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK, 1624 AVB_TXD3_MARK, 1625 1626 AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK, 1627 AVB_RXD3_MARK, 1628 1629 AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK, 1630 AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK, 1631 AVB_TX_CLK_MARK, AVB_COL_MARK, 1632}; 1633static const unsigned int avb_gmii_pins[] = { 1634 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16), 1635 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19), 1636 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21), 1637 1638 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4), 1639 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7), 1640 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9), 1641 1642 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1), 1643 RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 30), 1644 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 13), 1645 RCAR_GP_PIN(3, 11), 1646}; 1647static const unsigned int avb_gmii_mux[] = { 1648 AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK, 1649 AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK, 1650 AVB_TXD6_MARK, AVB_TXD7_MARK, 1651 1652 AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK, 1653 AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK, 1654 AVB_RXD6_MARK, AVB_RXD7_MARK, 1655 1656 AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK, 1657 AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK, 1658 AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK, 1659 AVB_COL_MARK, 1660}; 1661static const unsigned int avb_avtp_capture_pins[] = { 1662 RCAR_GP_PIN(5, 11), 1663}; 1664static const unsigned int avb_avtp_capture_mux[] = { 1665 AVB_AVTP_CAPTURE_MARK, 1666}; 1667static const unsigned int avb_avtp_match_pins[] = { 1668 RCAR_GP_PIN(5, 12), 1669}; 1670static const unsigned int avb_avtp_match_mux[] = { 1671 AVB_AVTP_MATCH_MARK, 1672}; 1673static const unsigned int avb_avtp_capture_b_pins[] = { 1674 RCAR_GP_PIN(1, 1), 1675}; 1676static const unsigned int avb_avtp_capture_b_mux[] = { 1677 AVB_AVTP_CAPTURE_B_MARK, 1678}; 1679static const unsigned int avb_avtp_match_b_pins[] = { 1680 RCAR_GP_PIN(1, 2), 1681}; 1682static const unsigned int avb_avtp_match_b_mux[] = { 1683 AVB_AVTP_MATCH_B_MARK, 1684}; 1685/* - DU --------------------------------------------------------------------- */ 1686static const unsigned int du0_rgb666_pins[] = { 1687 /* R[7:2], G[7:2], B[7:2] */ 1688 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 5), 1689 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2), 1690 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13), 1691 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10), 1692 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22), RCAR_GP_PIN(2, 21), 1693 RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 18), 1694}; 1695static const unsigned int du0_rgb666_mux[] = { 1696 DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK, 1697 DU0_DR3_MARK, DU0_DR2_MARK, 1698 DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK, 1699 DU0_DG3_MARK, DU0_DG2_MARK, 1700 DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK, 1701 DU0_DB3_MARK, DU0_DB2_MARK, 1702}; 1703static const unsigned int du0_rgb888_pins[] = { 1704 /* R[7:0], G[7:0], B[7:0] */ 1705 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 5), 1706 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2), 1707 RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 0), 1708 RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13), 1709 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10), 1710 RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 8), 1711 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22), RCAR_GP_PIN(2, 21), 1712 RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 18), 1713 RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 16), 1714}; 1715static const unsigned int du0_rgb888_mux[] = { 1716 DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK, 1717 DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK, 1718 DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK, 1719 DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK, 1720 DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK, 1721 DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK, 1722}; 1723static const unsigned int du0_clk0_out_pins[] = { 1724 /* DOTCLKOUT0 */ 1725 RCAR_GP_PIN(2, 25), 1726}; 1727static const unsigned int du0_clk0_out_mux[] = { 1728 DU0_DOTCLKOUT0_MARK 1729}; 1730static const unsigned int du0_clk1_out_pins[] = { 1731 /* DOTCLKOUT1 */ 1732 RCAR_GP_PIN(2, 26), 1733}; 1734static const unsigned int du0_clk1_out_mux[] = { 1735 DU0_DOTCLKOUT1_MARK 1736}; 1737static const unsigned int du0_clk_in_pins[] = { 1738 /* CLKIN */ 1739 RCAR_GP_PIN(2, 24), 1740}; 1741static const unsigned int du0_clk_in_mux[] = { 1742 DU0_DOTCLKIN_MARK 1743}; 1744static const unsigned int du0_sync_pins[] = { 1745 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */ 1746 RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 27), 1747}; 1748static const unsigned int du0_sync_mux[] = { 1749 DU0_EXVSYNC_DU0_VSYNC_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK 1750}; 1751static const unsigned int du0_oddf_pins[] = { 1752 /* EXODDF/ODDF/DISP/CDE */ 1753 RCAR_GP_PIN(2, 29), 1754}; 1755static const unsigned int du0_oddf_mux[] = { 1756 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, 1757}; 1758static const unsigned int du0_cde_pins[] = { 1759 /* CDE */ 1760 RCAR_GP_PIN(2, 31), 1761}; 1762static const unsigned int du0_cde_mux[] = { 1763 DU0_CDE_MARK, 1764}; 1765static const unsigned int du0_disp_pins[] = { 1766 /* DISP */ 1767 RCAR_GP_PIN(2, 30), 1768}; 1769static const unsigned int du0_disp_mux[] = { 1770 DU0_DISP_MARK 1771}; 1772static const unsigned int du1_rgb666_pins[] = { 1773 /* R[7:2], G[7:2], B[7:2] */ 1774 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 5), 1775 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2), 1776 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13), 1777 RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 10), 1778 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21), 1779 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18), 1780}; 1781static const unsigned int du1_rgb666_mux[] = { 1782 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK, 1783 DU1_DR3_MARK, DU1_DR2_MARK, 1784 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK, 1785 DU1_DG3_MARK, DU1_DG2_MARK, 1786 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK, 1787 DU1_DB3_MARK, DU1_DB2_MARK, 1788}; 1789static const unsigned int du1_rgb888_pins[] = { 1790 /* R[7:0], G[7:0], B[7:0] */ 1791 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 5), 1792 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2), 1793 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 0), 1794 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13), 1795 RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 10), 1796 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 8), 1797 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21), 1798 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18), 1799 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16), 1800}; 1801static const unsigned int du1_rgb888_mux[] = { 1802 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK, 1803 DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK, 1804 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK, 1805 DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK, 1806 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK, 1807 DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK, 1808}; 1809static const unsigned int du1_clk0_out_pins[] = { 1810 /* DOTCLKOUT0 */ 1811 RCAR_GP_PIN(4, 25), 1812}; 1813static const unsigned int du1_clk0_out_mux[] = { 1814 DU1_DOTCLKOUT0_MARK 1815}; 1816static const unsigned int du1_clk1_out_pins[] = { 1817 /* DOTCLKOUT1 */ 1818 RCAR_GP_PIN(4, 26), 1819}; 1820static const unsigned int du1_clk1_out_mux[] = { 1821 DU1_DOTCLKOUT1_MARK 1822}; 1823static const unsigned int du1_clk_in_pins[] = { 1824 /* DOTCLKIN */ 1825 RCAR_GP_PIN(4, 24), 1826}; 1827static const unsigned int du1_clk_in_mux[] = { 1828 DU1_DOTCLKIN_MARK 1829}; 1830static const unsigned int du1_sync_pins[] = { 1831 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */ 1832 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27), 1833}; 1834static const unsigned int du1_sync_mux[] = { 1835 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK 1836}; 1837static const unsigned int du1_oddf_pins[] = { 1838 /* EXODDF/ODDF/DISP/CDE */ 1839 RCAR_GP_PIN(4, 29), 1840}; 1841static const unsigned int du1_oddf_mux[] = { 1842 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, 1843}; 1844static const unsigned int du1_cde_pins[] = { 1845 /* CDE */ 1846 RCAR_GP_PIN(4, 31), 1847}; 1848static const unsigned int du1_cde_mux[] = { 1849 DU1_CDE_MARK 1850}; 1851static const unsigned int du1_disp_pins[] = { 1852 /* DISP */ 1853 RCAR_GP_PIN(4, 30), 1854}; 1855static const unsigned int du1_disp_mux[] = { 1856 DU1_DISP_MARK 1857}; 1858/* - ETH -------------------------------------------------------------------- */ 1859static const unsigned int eth_link_pins[] = { 1860 /* LINK */ 1861 RCAR_GP_PIN(3, 18), 1862}; 1863static const unsigned int eth_link_mux[] = { 1864 ETH_LINK_MARK, 1865}; 1866static const unsigned int eth_magic_pins[] = { 1867 /* MAGIC */ 1868 RCAR_GP_PIN(3, 22), 1869}; 1870static const unsigned int eth_magic_mux[] = { 1871 ETH_MAGIC_MARK, 1872}; 1873static const unsigned int eth_mdio_pins[] = { 1874 /* MDC, MDIO */ 1875 RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 13), 1876}; 1877static const unsigned int eth_mdio_mux[] = { 1878 ETH_MDC_MARK, ETH_MDIO_MARK, 1879}; 1880static const unsigned int eth_rmii_pins[] = { 1881 /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */ 1882 RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 15), 1883 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 20), 1884 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 19), 1885}; 1886static const unsigned int eth_rmii_mux[] = { 1887 ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK, 1888 ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK, 1889}; 1890static const unsigned int eth_link_b_pins[] = { 1891 /* LINK */ 1892 RCAR_GP_PIN(5, 15), 1893}; 1894static const unsigned int eth_link_b_mux[] = { 1895 ETH_LINK_B_MARK, 1896}; 1897static const unsigned int eth_magic_b_pins[] = { 1898 /* MAGIC */ 1899 RCAR_GP_PIN(5, 19), 1900}; 1901static const unsigned int eth_magic_b_mux[] = { 1902 ETH_MAGIC_B_MARK, 1903}; 1904static const unsigned int eth_mdio_b_pins[] = { 1905 /* MDC, MDIO */ 1906 RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 10), 1907}; 1908static const unsigned int eth_mdio_b_mux[] = { 1909 ETH_MDC_B_MARK, ETH_MDIO_B_MARK, 1910}; 1911static const unsigned int eth_rmii_b_pins[] = { 1912 /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */ 1913 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 12), 1914 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 17), 1915 RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 16), 1916}; 1917static const unsigned int eth_rmii_b_mux[] = { 1918 ETH_RXD0_B_MARK, ETH_RXD1_B_MARK, ETH_RX_ER_B_MARK, ETH_CRS_DV_B_MARK, 1919 ETH_TXD0_B_MARK, ETH_TXD1_B_MARK, ETH_TX_EN_B_MARK, ETH_REFCLK_B_MARK, 1920}; 1921/* - HSCIF0 ----------------------------------------------------------------- */ 1922static const unsigned int hscif0_data_pins[] = { 1923 /* RX, TX */ 1924 RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26), 1925}; 1926static const unsigned int hscif0_data_mux[] = { 1927 HSCIF0_HRX_MARK, HSCIF0_HTX_MARK, 1928}; 1929static const unsigned int hscif0_clk_pins[] = { 1930 /* SCK */ 1931 RCAR_GP_PIN(3, 29), 1932}; 1933static const unsigned int hscif0_clk_mux[] = { 1934 HSCIF0_HSCK_MARK, 1935}; 1936static const unsigned int hscif0_ctrl_pins[] = { 1937 /* RTS, CTS */ 1938 RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27), 1939}; 1940static const unsigned int hscif0_ctrl_mux[] = { 1941 HSCIF0_HRTS_N_MARK, HSCIF0_HCTS_N_MARK, 1942}; 1943static const unsigned int hscif0_data_b_pins[] = { 1944 /* RX, TX */ 1945 RCAR_GP_PIN(0, 30), RCAR_GP_PIN(0, 31), 1946}; 1947static const unsigned int hscif0_data_b_mux[] = { 1948 HSCIF0_HRX_B_MARK, HSCIF0_HTX_B_MARK, 1949}; 1950static const unsigned int hscif0_clk_b_pins[] = { 1951 /* SCK */ 1952 RCAR_GP_PIN(1, 0), 1953}; 1954static const unsigned int hscif0_clk_b_mux[] = { 1955 HSCIF0_HSCK_B_MARK, 1956}; 1957/* - HSCIF1 ----------------------------------------------------------------- */ 1958static const unsigned int hscif1_data_pins[] = { 1959 /* RX, TX */ 1960 RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9), 1961}; 1962static const unsigned int hscif1_data_mux[] = { 1963 HSCIF1_HRX_MARK, HSCIF1_HTX_MARK, 1964}; 1965static const unsigned int hscif1_clk_pins[] = { 1966 /* SCK */ 1967 RCAR_GP_PIN(4, 10), 1968}; 1969static const unsigned int hscif1_clk_mux[] = { 1970 HSCIF1_HSCK_MARK, 1971}; 1972static const unsigned int hscif1_ctrl_pins[] = { 1973 /* RTS, CTS */ 1974 RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11), 1975}; 1976static const unsigned int hscif1_ctrl_mux[] = { 1977 HSCIF1_HRTS_N_MARK, HSCIF1_HCTS_N_MARK, 1978}; 1979static const unsigned int hscif1_data_b_pins[] = { 1980 /* RX, TX */ 1981 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14), 1982}; 1983static const unsigned int hscif1_data_b_mux[] = { 1984 HSCIF1_HRX_B_MARK, HSCIF1_HTX_B_MARK, 1985}; 1986static const unsigned int hscif1_ctrl_b_pins[] = { 1987 /* RTS, CTS */ 1988 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15), 1989}; 1990static const unsigned int hscif1_ctrl_b_mux[] = { 1991 HSCIF1_HRTS_N_B_MARK, HSCIF1_HCTS_N_B_MARK, 1992}; 1993/* - HSCIF2 ----------------------------------------------------------------- */ 1994static const unsigned int hscif2_data_pins[] = { 1995 /* RX, TX */ 1996 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9), 1997}; 1998static const unsigned int hscif2_data_mux[] = { 1999 HSCIF2_HRX_MARK, HSCIF2_HTX_MARK, 2000}; 2001static const unsigned int hscif2_clk_pins[] = { 2002 /* SCK */ 2003 RCAR_GP_PIN(0, 10), 2004}; 2005static const unsigned int hscif2_clk_mux[] = { 2006 HSCIF2_HSCK_MARK, 2007}; 2008static const unsigned int hscif2_ctrl_pins[] = { 2009 /* RTS, CTS */ 2010 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), 2011}; 2012static const unsigned int hscif2_ctrl_mux[] = { 2013 HSCIF2_HRTS_N_MARK, HSCIF2_HCTS_N_MARK, 2014}; 2015/* - I2C0 ------------------------------------------------------------------- */ 2016static const unsigned int i2c0_pins[] = { 2017 /* SCL, SDA */ 2018 RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31), 2019}; 2020static const unsigned int i2c0_mux[] = { 2021 I2C0_SCL_MARK, I2C0_SDA_MARK, 2022}; 2023static const unsigned int i2c0_b_pins[] = { 2024 /* SCL, SDA */ 2025 RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21), 2026}; 2027static const unsigned int i2c0_b_mux[] = { 2028 I2C0_SCL_B_MARK, I2C0_SDA_B_MARK, 2029}; 2030static const unsigned int i2c0_c_pins[] = { 2031 /* SCL, SDA */ 2032 RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12), 2033}; 2034static const unsigned int i2c0_c_mux[] = { 2035 I2C0_SCL_C_MARK, I2C0_SDA_C_MARK, 2036}; 2037static const unsigned int i2c0_d_pins[] = { 2038 /* SCL, SDA */ 2039 RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6), 2040}; 2041static const unsigned int i2c0_d_mux[] = { 2042 I2C0_SCL_D_MARK, I2C0_SDA_D_MARK, 2043}; 2044static const unsigned int i2c0_e_pins[] = { 2045 /* SCL, SDA */ 2046 RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), 2047}; 2048static const unsigned int i2c0_e_mux[] = { 2049 I2C0_SCL_E_MARK, I2C0_SDA_E_MARK, 2050}; 2051/* - I2C1 ------------------------------------------------------------------- */ 2052static const unsigned int i2c1_pins[] = { 2053 /* SCL, SDA */ 2054 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1), 2055}; 2056static const unsigned int i2c1_mux[] = { 2057 I2C1_SCL_MARK, I2C1_SDA_MARK, 2058}; 2059static const unsigned int i2c1_b_pins[] = { 2060 /* SCL, SDA */ 2061 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9), 2062}; 2063static const unsigned int i2c1_b_mux[] = { 2064 I2C1_SCL_B_MARK, I2C1_SDA_B_MARK, 2065}; 2066static const unsigned int i2c1_c_pins[] = { 2067 /* SCL, SDA */ 2068 RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26), 2069}; 2070static const unsigned int i2c1_c_mux[] = { 2071 I2C1_SCL_C_MARK, I2C1_SDA_C_MARK, 2072}; 2073static const unsigned int i2c1_d_pins[] = { 2074 /* SCL, SDA */ 2075 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 12), 2076}; 2077static const unsigned int i2c1_d_mux[] = { 2078 I2C1_SCL_D_MARK, I2C1_SDA_D_MARK, 2079}; 2080static const unsigned int i2c1_e_pins[] = { 2081 /* SCL, SDA */ 2082 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21), 2083}; 2084static const unsigned int i2c1_e_mux[] = { 2085 I2C1_SCL_E_MARK, I2C1_SDA_E_MARK, 2086}; 2087/* - I2C2 ------------------------------------------------------------------- */ 2088static const unsigned int i2c2_pins[] = { 2089 /* SCL, SDA */ 2090 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23), 2091}; 2092static const unsigned int i2c2_mux[] = { 2093 I2C2_SCL_MARK, I2C2_SDA_MARK, 2094}; 2095static const unsigned int i2c2_b_pins[] = { 2096 /* SCL, SDA */ 2097 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25), 2098}; 2099static const unsigned int i2c2_b_mux[] = { 2100 I2C2_SCL_B_MARK, I2C2_SDA_B_MARK, 2101}; 2102static const unsigned int i2c2_c_pins[] = { 2103 /* SCL, SDA */ 2104 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3), 2105}; 2106static const unsigned int i2c2_c_mux[] = { 2107 I2C2_SCL_C_MARK, I2C2_SDA_C_MARK, 2108}; 2109static const unsigned int i2c2_d_pins[] = { 2110 /* SCL, SDA */ 2111 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1), 2112}; 2113static const unsigned int i2c2_d_mux[] = { 2114 I2C2_SCL_D_MARK, I2C2_SDA_D_MARK, 2115}; 2116static const unsigned int i2c2_e_pins[] = { 2117 /* SCL, SDA */ 2118 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17), 2119}; 2120static const unsigned int i2c2_e_mux[] = { 2121 I2C2_SCL_E_MARK, I2C2_SDA_E_MARK, 2122}; 2123/* - I2C3 ------------------------------------------------------------------- */ 2124static const unsigned int i2c3_pins[] = { 2125 /* SCL, SDA */ 2126 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10), 2127}; 2128static const unsigned int i2c3_mux[] = { 2129 I2C3_SCL_MARK, I2C3_SDA_MARK, 2130}; 2131static const unsigned int i2c3_b_pins[] = { 2132 /* SCL, SDA */ 2133 RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 4), 2134}; 2135static const unsigned int i2c3_b_mux[] = { 2136 I2C3_SCL_B_MARK, I2C3_SDA_B_MARK, 2137}; 2138static const unsigned int i2c3_c_pins[] = { 2139 /* SCL, SDA */ 2140 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26), 2141}; 2142static const unsigned int i2c3_c_mux[] = { 2143 I2C3_SCL_C_MARK, I2C3_SDA_C_MARK, 2144}; 2145static const unsigned int i2c3_d_pins[] = { 2146 /* SCL, SDA */ 2147 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9), 2148}; 2149static const unsigned int i2c3_d_mux[] = { 2150 I2C3_SCL_D_MARK, I2C3_SDA_D_MARK, 2151}; 2152static const unsigned int i2c3_e_pins[] = { 2153 /* SCL, SDA */ 2154 RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), 2155}; 2156static const unsigned int i2c3_e_mux[] = { 2157 I2C3_SCL_E_MARK, I2C3_SDA_E_MARK, 2158}; 2159/* - I2C4 ------------------------------------------------------------------- */ 2160static const unsigned int i2c4_pins[] = { 2161 /* SCL, SDA */ 2162 RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9), 2163}; 2164static const unsigned int i2c4_mux[] = { 2165 I2C4_SCL_MARK, I2C4_SDA_MARK, 2166}; 2167static const unsigned int i2c4_b_pins[] = { 2168 /* SCL, SDA */ 2169 RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23), 2170}; 2171static const unsigned int i2c4_b_mux[] = { 2172 I2C4_SCL_B_MARK, I2C4_SDA_B_MARK, 2173}; 2174static const unsigned int i2c4_c_pins[] = { 2175 /* SCL, SDA */ 2176 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29), 2177}; 2178static const unsigned int i2c4_c_mux[] = { 2179 I2C4_SCL_C_MARK, I2C4_SDA_C_MARK, 2180}; 2181static const unsigned int i2c4_d_pins[] = { 2182 /* SCL, SDA */ 2183 RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17), 2184}; 2185static const unsigned int i2c4_d_mux[] = { 2186 I2C4_SCL_D_MARK, I2C4_SDA_D_MARK, 2187}; 2188static const unsigned int i2c4_e_pins[] = { 2189 /* SCL, SDA */ 2190 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24), 2191}; 2192static const unsigned int i2c4_e_mux[] = { 2193 I2C4_SCL_E_MARK, I2C4_SDA_E_MARK, 2194}; 2195/* - INTC ------------------------------------------------------------------- */ 2196static const unsigned int intc_irq0_pins[] = { 2197 /* IRQ0 */ 2198 RCAR_GP_PIN(4, 4), 2199}; 2200static const unsigned int intc_irq0_mux[] = { 2201 IRQ0_MARK, 2202}; 2203static const unsigned int intc_irq1_pins[] = { 2204 /* IRQ1 */ 2205 RCAR_GP_PIN(4, 18), 2206}; 2207static const unsigned int intc_irq1_mux[] = { 2208 IRQ1_MARK, 2209}; 2210static const unsigned int intc_irq2_pins[] = { 2211 /* IRQ2 */ 2212 RCAR_GP_PIN(4, 19), 2213}; 2214static const unsigned int intc_irq2_mux[] = { 2215 IRQ2_MARK, 2216}; 2217static const unsigned int intc_irq3_pins[] = { 2218 /* IRQ3 */ 2219 RCAR_GP_PIN(0, 7), 2220}; 2221static const unsigned int intc_irq3_mux[] = { 2222 IRQ3_MARK, 2223}; 2224static const unsigned int intc_irq4_pins[] = { 2225 /* IRQ4 */ 2226 RCAR_GP_PIN(0, 0), 2227}; 2228static const unsigned int intc_irq4_mux[] = { 2229 IRQ4_MARK, 2230}; 2231static const unsigned int intc_irq5_pins[] = { 2232 /* IRQ5 */ 2233 RCAR_GP_PIN(4, 1), 2234}; 2235static const unsigned int intc_irq5_mux[] = { 2236 IRQ5_MARK, 2237}; 2238static const unsigned int intc_irq6_pins[] = { 2239 /* IRQ6 */ 2240 RCAR_GP_PIN(0, 10), 2241}; 2242static const unsigned int intc_irq6_mux[] = { 2243 IRQ6_MARK, 2244}; 2245static const unsigned int intc_irq7_pins[] = { 2246 /* IRQ7 */ 2247 RCAR_GP_PIN(6, 15), 2248}; 2249static const unsigned int intc_irq7_mux[] = { 2250 IRQ7_MARK, 2251}; 2252static const unsigned int intc_irq8_pins[] = { 2253 /* IRQ8 */ 2254 RCAR_GP_PIN(5, 0), 2255}; 2256static const unsigned int intc_irq8_mux[] = { 2257 IRQ8_MARK, 2258}; 2259static const unsigned int intc_irq9_pins[] = { 2260 /* IRQ9 */ 2261 RCAR_GP_PIN(5, 10), 2262}; 2263static const unsigned int intc_irq9_mux[] = { 2264 IRQ9_MARK, 2265}; 2266/* - MMCIF ------------------------------------------------------------------ */ 2267static const unsigned int mmc_data1_pins[] = { 2268 /* D[0] */ 2269 RCAR_GP_PIN(6, 18), 2270}; 2271static const unsigned int mmc_data1_mux[] = { 2272 MMC_D0_MARK, 2273}; 2274static const unsigned int mmc_data4_pins[] = { 2275 /* D[0:3] */ 2276 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19), 2277 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21), 2278}; 2279static const unsigned int mmc_data4_mux[] = { 2280 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK, 2281}; 2282static const unsigned int mmc_data8_pins[] = { 2283 /* D[0:7] */ 2284 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19), 2285 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21), 2286 RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23), 2287 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25), 2288}; 2289static const unsigned int mmc_data8_mux[] = { 2290 MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK, 2291 MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK, 2292}; 2293static const unsigned int mmc_ctrl_pins[] = { 2294 /* CLK, CMD */ 2295 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17), 2296}; 2297static const unsigned int mmc_ctrl_mux[] = { 2298 MMC_CLK_MARK, MMC_CMD_MARK, 2299}; 2300/* - MSIOF0 ----------------------------------------------------------------- */ 2301static const unsigned int msiof0_clk_pins[] = { 2302 /* SCK */ 2303 RCAR_GP_PIN(4, 4), 2304}; 2305static const unsigned int msiof0_clk_mux[] = { 2306 MSIOF0_SCK_MARK, 2307}; 2308static const unsigned int msiof0_sync_pins[] = { 2309 /* SYNC */ 2310 RCAR_GP_PIN(4, 5), 2311}; 2312static const unsigned int msiof0_sync_mux[] = { 2313 MSIOF0_SYNC_MARK, 2314}; 2315static const unsigned int msiof0_ss1_pins[] = { 2316 /* SS1 */ 2317 RCAR_GP_PIN(4, 6), 2318}; 2319static const unsigned int msiof0_ss1_mux[] = { 2320 MSIOF0_SS1_MARK, 2321}; 2322static const unsigned int msiof0_ss2_pins[] = { 2323 /* SS2 */ 2324 RCAR_GP_PIN(4, 7), 2325}; 2326static const unsigned int msiof0_ss2_mux[] = { 2327 MSIOF0_SS2_MARK, 2328}; 2329static const unsigned int msiof0_rx_pins[] = { 2330 /* RXD */ 2331 RCAR_GP_PIN(4, 2), 2332}; 2333static const unsigned int msiof0_rx_mux[] = { 2334 MSIOF0_RXD_MARK, 2335}; 2336static const unsigned int msiof0_tx_pins[] = { 2337 /* TXD */ 2338 RCAR_GP_PIN(4, 3), 2339}; 2340static const unsigned int msiof0_tx_mux[] = { 2341 MSIOF0_TXD_MARK, 2342}; 2343/* - MSIOF1 ----------------------------------------------------------------- */ 2344static const unsigned int msiof1_clk_pins[] = { 2345 /* SCK */ 2346 RCAR_GP_PIN(0, 26), 2347}; 2348static const unsigned int msiof1_clk_mux[] = { 2349 MSIOF1_SCK_MARK, 2350}; 2351static const unsigned int msiof1_sync_pins[] = { 2352 /* SYNC */ 2353 RCAR_GP_PIN(0, 27), 2354}; 2355static const unsigned int msiof1_sync_mux[] = { 2356 MSIOF1_SYNC_MARK, 2357}; 2358static const unsigned int msiof1_ss1_pins[] = { 2359 /* SS1 */ 2360 RCAR_GP_PIN(0, 28), 2361}; 2362static const unsigned int msiof1_ss1_mux[] = { 2363 MSIOF1_SS1_MARK, 2364}; 2365static const unsigned int msiof1_ss2_pins[] = { 2366 /* SS2 */ 2367 RCAR_GP_PIN(0, 29), 2368}; 2369static const unsigned int msiof1_ss2_mux[] = { 2370 MSIOF1_SS2_MARK, 2371}; 2372static const unsigned int msiof1_rx_pins[] = { 2373 /* RXD */ 2374 RCAR_GP_PIN(0, 24), 2375}; 2376static const unsigned int msiof1_rx_mux[] = { 2377 MSIOF1_RXD_MARK, 2378}; 2379static const unsigned int msiof1_tx_pins[] = { 2380 /* TXD */ 2381 RCAR_GP_PIN(0, 25), 2382}; 2383static const unsigned int msiof1_tx_mux[] = { 2384 MSIOF1_TXD_MARK, 2385}; 2386static const unsigned int msiof1_clk_b_pins[] = { 2387 /* SCK */ 2388 RCAR_GP_PIN(5, 3), 2389}; 2390static const unsigned int msiof1_clk_b_mux[] = { 2391 MSIOF1_SCK_B_MARK, 2392}; 2393static const unsigned int msiof1_sync_b_pins[] = { 2394 /* SYNC */ 2395 RCAR_GP_PIN(5, 4), 2396}; 2397static const unsigned int msiof1_sync_b_mux[] = { 2398 MSIOF1_SYNC_B_MARK, 2399}; 2400static const unsigned int msiof1_ss1_b_pins[] = { 2401 /* SS1 */ 2402 RCAR_GP_PIN(5, 5), 2403}; 2404static const unsigned int msiof1_ss1_b_mux[] = { 2405 MSIOF1_SS1_B_MARK, 2406}; 2407static const unsigned int msiof1_ss2_b_pins[] = { 2408 /* SS2 */ 2409 RCAR_GP_PIN(5, 6), 2410}; 2411static const unsigned int msiof1_ss2_b_mux[] = { 2412 MSIOF1_SS2_B_MARK, 2413}; 2414static const unsigned int msiof1_rx_b_pins[] = { 2415 /* RXD */ 2416 RCAR_GP_PIN(5, 1), 2417}; 2418static const unsigned int msiof1_rx_b_mux[] = { 2419 MSIOF1_RXD_B_MARK, 2420}; 2421static const unsigned int msiof1_tx_b_pins[] = { 2422 /* TXD */ 2423 RCAR_GP_PIN(5, 2), 2424}; 2425static const unsigned int msiof1_tx_b_mux[] = { 2426 MSIOF1_TXD_B_MARK, 2427}; 2428/* - MSIOF2 ----------------------------------------------------------------- */ 2429static const unsigned int msiof2_clk_pins[] = { 2430 /* SCK */ 2431 RCAR_GP_PIN(1, 0), 2432}; 2433static const unsigned int msiof2_clk_mux[] = { 2434 MSIOF2_SCK_MARK, 2435}; 2436static const unsigned int msiof2_sync_pins[] = { 2437 /* SYNC */ 2438 RCAR_GP_PIN(1, 1), 2439}; 2440static const unsigned int msiof2_sync_mux[] = { 2441 MSIOF2_SYNC_MARK, 2442}; 2443static const unsigned int msiof2_ss1_pins[] = { 2444 /* SS1 */ 2445 RCAR_GP_PIN(1, 2), 2446}; 2447static const unsigned int msiof2_ss1_mux[] = { 2448 MSIOF2_SS1_MARK, 2449}; 2450static const unsigned int msiof2_ss2_pins[] = { 2451 /* SS2 */ 2452 RCAR_GP_PIN(1, 3), 2453}; 2454static const unsigned int msiof2_ss2_mux[] = { 2455 MSIOF2_SS2_MARK, 2456}; 2457static const unsigned int msiof2_rx_pins[] = { 2458 /* RXD */ 2459 RCAR_GP_PIN(0, 30), 2460}; 2461static const unsigned int msiof2_rx_mux[] = { 2462 MSIOF2_RXD_MARK, 2463}; 2464static const unsigned int msiof2_tx_pins[] = { 2465 /* TXD */ 2466 RCAR_GP_PIN(0, 31), 2467}; 2468static const unsigned int msiof2_tx_mux[] = { 2469 MSIOF2_TXD_MARK, 2470}; 2471static const unsigned int msiof2_clk_b_pins[] = { 2472 /* SCK */ 2473 RCAR_GP_PIN(3, 15), 2474}; 2475static const unsigned int msiof2_clk_b_mux[] = { 2476 MSIOF2_SCK_B_MARK, 2477}; 2478static const unsigned int msiof2_sync_b_pins[] = { 2479 /* SYNC */ 2480 RCAR_GP_PIN(3, 16), 2481}; 2482static const unsigned int msiof2_sync_b_mux[] = { 2483 MSIOF2_SYNC_B_MARK, 2484}; 2485static const unsigned int msiof2_ss1_b_pins[] = { 2486 /* SS1 */ 2487 RCAR_GP_PIN(3, 17), 2488}; 2489static const unsigned int msiof2_ss1_b_mux[] = { 2490 MSIOF2_SS1_B_MARK, 2491}; 2492static const unsigned int msiof2_ss2_b_pins[] = { 2493 /* SS2 */ 2494 RCAR_GP_PIN(3, 18), 2495}; 2496static const unsigned int msiof2_ss2_b_mux[] = { 2497 MSIOF2_SS2_B_MARK, 2498}; 2499static const unsigned int msiof2_rx_b_pins[] = { 2500 /* RXD */ 2501 RCAR_GP_PIN(3, 13), 2502}; 2503static const unsigned int msiof2_rx_b_mux[] = { 2504 MSIOF2_RXD_B_MARK, 2505}; 2506static const unsigned int msiof2_tx_b_pins[] = { 2507 /* TXD */ 2508 RCAR_GP_PIN(3, 14), 2509}; 2510static const unsigned int msiof2_tx_b_mux[] = { 2511 MSIOF2_TXD_B_MARK, 2512}; 2513/* - QSPI ------------------------------------------------------------------- */ 2514static const unsigned int qspi_ctrl_pins[] = { 2515 /* SPCLK, SSL */ 2516 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9), 2517}; 2518static const unsigned int qspi_ctrl_mux[] = { 2519 SPCLK_MARK, SSL_MARK, 2520}; 2521static const unsigned int qspi_data2_pins[] = { 2522 /* MOSI_IO0, MISO_IO1 */ 2523 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), 2524}; 2525static const unsigned int qspi_data2_mux[] = { 2526 MOSI_IO0_MARK, MISO_IO1_MARK, 2527}; 2528static const unsigned int qspi_data4_pins[] = { 2529 /* MOSI_IO0, MISO_IO1, IO2, IO3 */ 2530 RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7), 2531 RCAR_GP_PIN(1, 8), 2532}; 2533static const unsigned int qspi_data4_mux[] = { 2534 MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK, 2535}; 2536/* - SCIF0 ------------------------------------------------------------------ */ 2537static const unsigned int scif0_data_pins[] = { 2538 /* RX, TX */ 2539 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25), 2540}; 2541static const unsigned int scif0_data_mux[] = { 2542 SCIF0_RXD_MARK, SCIF0_TXD_MARK, 2543}; 2544static const unsigned int scif0_data_b_pins[] = { 2545 /* RX, TX */ 2546 RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12), 2547}; 2548static const unsigned int scif0_data_b_mux[] = { 2549 SCIF0_RXD_B_MARK, SCIF0_TXD_B_MARK, 2550}; 2551static const unsigned int scif0_data_c_pins[] = { 2552 /* RX, TX */ 2553 RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31), 2554}; 2555static const unsigned int scif0_data_c_mux[] = { 2556 SCIF0_RXD_C_MARK, SCIF0_TXD_C_MARK, 2557}; 2558static const unsigned int scif0_data_d_pins[] = { 2559 /* RX, TX */ 2560 RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), 2561}; 2562static const unsigned int scif0_data_d_mux[] = { 2563 SCIF0_RXD_D_MARK, SCIF0_TXD_D_MARK, 2564}; 2565/* - SCIF1 ------------------------------------------------------------------ */ 2566static const unsigned int scif1_data_pins[] = { 2567 /* RX, TX */ 2568 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15), 2569}; 2570static const unsigned int scif1_data_mux[] = { 2571 SCIF1_RXD_MARK, SCIF1_TXD_MARK, 2572}; 2573static const unsigned int scif1_clk_pins[] = { 2574 /* SCK */ 2575 RCAR_GP_PIN(4, 13), 2576}; 2577static const unsigned int scif1_clk_mux[] = { 2578 SCIF1_SCK_MARK, 2579}; 2580static const unsigned int scif1_data_b_pins[] = { 2581 /* RX, TX */ 2582 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12), 2583}; 2584static const unsigned int scif1_data_b_mux[] = { 2585 SCIF1_RXD_B_MARK, SCIF1_TXD_B_MARK, 2586}; 2587static const unsigned int scif1_clk_b_pins[] = { 2588 /* SCK */ 2589 RCAR_GP_PIN(5, 10), 2590}; 2591static const unsigned int scif1_clk_b_mux[] = { 2592 SCIF1_SCK_B_MARK, 2593}; 2594static const unsigned int scif1_data_c_pins[] = { 2595 /* RX, TX */ 2596 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 12), 2597}; 2598static const unsigned int scif1_data_c_mux[] = { 2599 SCIF1_RXD_C_MARK, SCIF1_TXD_C_MARK, 2600}; 2601static const unsigned int scif1_clk_c_pins[] = { 2602 /* SCK */ 2603 RCAR_GP_PIN(0, 10), 2604}; 2605static const unsigned int scif1_clk_c_mux[] = { 2606 SCIF1_SCK_C_MARK, 2607}; 2608/* - SCIF2 ------------------------------------------------------------------ */ 2609static const unsigned int scif2_data_pins[] = { 2610 /* RX, TX */ 2611 RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17), 2612}; 2613static const unsigned int scif2_data_mux[] = { 2614 SCIF2_RXD_MARK, SCIF2_TXD_MARK, 2615}; 2616static const unsigned int scif2_clk_pins[] = { 2617 /* SCK */ 2618 RCAR_GP_PIN(4, 18), 2619}; 2620static const unsigned int scif2_clk_mux[] = { 2621 SCIF2_SCK_MARK, 2622}; 2623static const unsigned int scif2_data_b_pins[] = { 2624 /* RX, TX */ 2625 RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), 2626}; 2627static const unsigned int scif2_data_b_mux[] = { 2628 SCIF2_RXD_B_MARK, SCIF2_TXD_B_MARK, 2629}; 2630static const unsigned int scif2_clk_b_pins[] = { 2631 /* SCK */ 2632 RCAR_GP_PIN(5, 17), 2633}; 2634static const unsigned int scif2_clk_b_mux[] = { 2635 SCIF2_SCK_B_MARK, 2636}; 2637static const unsigned int scif2_data_c_pins[] = { 2638 /* RX, TX */ 2639 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21), 2640}; 2641static const unsigned int scif2_data_c_mux[] = { 2642 SCIF2_RXD_C_MARK, SCIF2_TXD_C_MARK, 2643}; 2644static const unsigned int scif2_clk_c_pins[] = { 2645 /* SCK */ 2646 RCAR_GP_PIN(3, 19), 2647}; 2648static const unsigned int scif2_clk_c_mux[] = { 2649 SCIF2_SCK_C_MARK, 2650}; 2651/* - SCIF3 ------------------------------------------------------------------ */ 2652static const unsigned int scif3_data_pins[] = { 2653 /* RX, TX */ 2654 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21), 2655}; 2656static const unsigned int scif3_data_mux[] = { 2657 SCIF3_RXD_MARK, SCIF3_TXD_MARK, 2658}; 2659static const unsigned int scif3_clk_pins[] = { 2660 /* SCK */ 2661 RCAR_GP_PIN(4, 19), 2662}; 2663static const unsigned int scif3_clk_mux[] = { 2664 SCIF3_SCK_MARK, 2665}; 2666static const unsigned int scif3_data_b_pins[] = { 2667 /* RX, TX */ 2668 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24), 2669}; 2670static const unsigned int scif3_data_b_mux[] = { 2671 SCIF3_RXD_B_MARK, SCIF3_TXD_B_MARK, 2672}; 2673static const unsigned int scif3_clk_b_pins[] = { 2674 /* SCK */ 2675 RCAR_GP_PIN(3, 22), 2676}; 2677static const unsigned int scif3_clk_b_mux[] = { 2678 SCIF3_SCK_B_MARK, 2679}; 2680/* - SCIF4 ------------------------------------------------------------------ */ 2681static const unsigned int scif4_data_pins[] = { 2682 /* RX, TX */ 2683 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1), 2684}; 2685static const unsigned int scif4_data_mux[] = { 2686 SCIF4_RXD_MARK, SCIF4_TXD_MARK, 2687}; 2688static const unsigned int scif4_data_b_pins[] = { 2689 /* RX, TX */ 2690 RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6), 2691}; 2692static const unsigned int scif4_data_b_mux[] = { 2693 SCIF4_RXD_B_MARK, SCIF4_TXD_B_MARK, 2694}; 2695static const unsigned int scif4_data_c_pins[] = { 2696 /* RX, TX */ 2697 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15), 2698}; 2699static const unsigned int scif4_data_c_mux[] = { 2700 SCIF4_RXD_C_MARK, SCIF4_TXD_C_MARK, 2701}; 2702static const unsigned int scif4_data_d_pins[] = { 2703 /* RX, TX */ 2704 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18), 2705}; 2706static const unsigned int scif4_data_d_mux[] = { 2707 SCIF4_RXD_D_MARK, SCIF4_TXD_D_MARK, 2708}; 2709static const unsigned int scif4_data_e_pins[] = { 2710 /* RX, TX */ 2711 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2), 2712}; 2713static const unsigned int scif4_data_e_mux[] = { 2714 SCIF4_RXD_E_MARK, SCIF4_TXD_E_MARK, 2715}; 2716/* - SCIF5 ------------------------------------------------------------------ */ 2717static const unsigned int scif5_data_pins[] = { 2718 /* RX, TX */ 2719 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3), 2720}; 2721static const unsigned int scif5_data_mux[] = { 2722 SCIF5_RXD_MARK, SCIF5_TXD_MARK, 2723}; 2724static const unsigned int scif5_data_b_pins[] = { 2725 /* RX, TX */ 2726 RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 4), 2727}; 2728static const unsigned int scif5_data_b_mux[] = { 2729 SCIF5_RXD_B_MARK, SCIF5_TXD_B_MARK, 2730}; 2731static const unsigned int scif5_data_c_pins[] = { 2732 /* RX, TX */ 2733 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 11), 2734}; 2735static const unsigned int scif5_data_c_mux[] = { 2736 SCIF5_RXD_C_MARK, SCIF5_TXD_C_MARK, 2737}; 2738static const unsigned int scif5_data_d_pins[] = { 2739 /* RX, TX */ 2740 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2), 2741}; 2742static const unsigned int scif5_data_d_mux[] = { 2743 SCIF5_RXD_D_MARK, SCIF5_TXD_D_MARK, 2744}; 2745/* - SCIFA0 ----------------------------------------------------------------- */ 2746static const unsigned int scifa0_data_pins[] = { 2747 /* RXD, TXD */ 2748 RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7), 2749}; 2750static const unsigned int scifa0_data_mux[] = { 2751 SCIFA0_RXD_MARK, SCIFA0_TXD_MARK, 2752}; 2753static const unsigned int scifa0_data_b_pins[] = { 2754 /* RXD, TXD */ 2755 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25), 2756}; 2757static const unsigned int scifa0_data_b_mux[] = { 2758 SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK 2759}; 2760static const unsigned int scifa0_data_c_pins[] = { 2761 /* RXD, TXD */ 2762 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9), 2763}; 2764static const unsigned int scifa0_data_c_mux[] = { 2765 SCIFA0_RXD_C_MARK, SCIFA0_TXD_C_MARK 2766}; 2767static const unsigned int scifa0_data_d_pins[] = { 2768 /* RXD, TXD */ 2769 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16), 2770}; 2771static const unsigned int scifa0_data_d_mux[] = { 2772 SCIFA0_RXD_D_MARK, SCIFA0_TXD_D_MARK 2773}; 2774/* - SCIFA1 ----------------------------------------------------------------- */ 2775static const unsigned int scifa1_data_pins[] = { 2776 /* RXD, TXD */ 2777 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15), 2778}; 2779static const unsigned int scifa1_data_mux[] = { 2780 SCIFA1_RXD_MARK, SCIFA1_TXD_MARK, 2781}; 2782static const unsigned int scifa1_clk_pins[] = { 2783 /* SCK */ 2784 RCAR_GP_PIN(0, 13), 2785}; 2786static const unsigned int scifa1_clk_mux[] = { 2787 SCIFA1_SCK_MARK, 2788}; 2789static const unsigned int scifa1_data_b_pins[] = { 2790 /* RXD, TXD */ 2791 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29), 2792}; 2793static const unsigned int scifa1_data_b_mux[] = { 2794 SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK, 2795}; 2796static const unsigned int scifa1_clk_b_pins[] = { 2797 /* SCK */ 2798 RCAR_GP_PIN(4, 27), 2799}; 2800static const unsigned int scifa1_clk_b_mux[] = { 2801 SCIFA1_SCK_B_MARK, 2802}; 2803static const unsigned int scifa1_data_c_pins[] = { 2804 /* RXD, TXD */ 2805 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6), 2806}; 2807static const unsigned int scifa1_data_c_mux[] = { 2808 SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK, 2809}; 2810static const unsigned int scifa1_clk_c_pins[] = { 2811 /* SCK */ 2812 RCAR_GP_PIN(5, 4), 2813}; 2814static const unsigned int scifa1_clk_c_mux[] = { 2815 SCIFA1_SCK_C_MARK, 2816}; 2817/* - SCIFA2 ----------------------------------------------------------------- */ 2818static const unsigned int scifa2_data_pins[] = { 2819 /* RXD, TXD */ 2820 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17), 2821}; 2822static const unsigned int scifa2_data_mux[] = { 2823 SCIFA2_RXD_MARK, SCIFA2_TXD_MARK, 2824}; 2825static const unsigned int scifa2_clk_pins[] = { 2826 /* SCK */ 2827 RCAR_GP_PIN(1, 15), 2828}; 2829static const unsigned int scifa2_clk_mux[] = { 2830 SCIFA2_SCK_MARK, 2831}; 2832static const unsigned int scifa2_data_b_pins[] = { 2833 /* RXD, TXD */ 2834 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(5, 0), 2835}; 2836static const unsigned int scifa2_data_b_mux[] = { 2837 SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK, 2838}; 2839static const unsigned int scifa2_clk_b_pins[] = { 2840 /* SCK */ 2841 RCAR_GP_PIN(4, 30), 2842}; 2843static const unsigned int scifa2_clk_b_mux[] = { 2844 SCIFA2_SCK_B_MARK, 2845}; 2846/* - SCIFA3 ----------------------------------------------------------------- */ 2847static const unsigned int scifa3_data_pins[] = { 2848 /* RXD, TXD */ 2849 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26), 2850}; 2851static const unsigned int scifa3_data_mux[] = { 2852 SCIFA3_RXD_MARK, SCIFA3_TXD_MARK, 2853}; 2854static const unsigned int scifa3_clk_pins[] = { 2855 /* SCK */ 2856 RCAR_GP_PIN(4, 24), 2857}; 2858static const unsigned int scifa3_clk_mux[] = { 2859 SCIFA3_SCK_MARK, 2860}; 2861static const unsigned int scifa3_data_b_pins[] = { 2862 /* RXD, TXD */ 2863 RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 2), 2864}; 2865static const unsigned int scifa3_data_b_mux[] = { 2866 SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK, 2867}; 2868static const unsigned int scifa3_clk_b_pins[] = { 2869 /* SCK */ 2870 RCAR_GP_PIN(0, 0), 2871}; 2872static const unsigned int scifa3_clk_b_mux[] = { 2873 SCIFA3_SCK_B_MARK, 2874}; 2875/* - SCIFA4 ----------------------------------------------------------------- */ 2876static const unsigned int scifa4_data_pins[] = { 2877 /* RXD, TXD */ 2878 RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 12), 2879}; 2880static const unsigned int scifa4_data_mux[] = { 2881 SCIFA4_RXD_MARK, SCIFA4_TXD_MARK, 2882}; 2883static const unsigned int scifa4_data_b_pins[] = { 2884 /* RXD, TXD */ 2885 RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 23), 2886}; 2887static const unsigned int scifa4_data_b_mux[] = { 2888 SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK, 2889}; 2890static const unsigned int scifa4_data_c_pins[] = { 2891 /* RXD, TXD */ 2892 RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17), 2893}; 2894static const unsigned int scifa4_data_c_mux[] = { 2895 SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK, 2896}; 2897static const unsigned int scifa4_data_d_pins[] = { 2898 /* RXD, TXD */ 2899 RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21), 2900}; 2901static const unsigned int scifa4_data_d_mux[] = { 2902 SCIFA4_RXD_D_MARK, SCIFA4_TXD_D_MARK, 2903}; 2904/* - SCIFA5 ----------------------------------------------------------------- */ 2905static const unsigned int scifa5_data_pins[] = { 2906 /* RXD, TXD */ 2907 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23), 2908}; 2909static const unsigned int scifa5_data_mux[] = { 2910 SCIFA5_RXD_MARK, SCIFA5_TXD_MARK, 2911}; 2912static const unsigned int scifa5_data_b_pins[] = { 2913 /* RXD, TXD */ 2914 RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 29), 2915}; 2916static const unsigned int scifa5_data_b_mux[] = { 2917 SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK, 2918}; 2919static const unsigned int scifa5_data_c_pins[] = { 2920 /* RXD, TXD */ 2921 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10), 2922}; 2923static const unsigned int scifa5_data_c_mux[] = { 2924 SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK, 2925}; 2926static const unsigned int scifa5_data_d_pins[] = { 2927 /* RXD, TXD */ 2928 RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23), 2929}; 2930static const unsigned int scifa5_data_d_mux[] = { 2931 SCIFA5_RXD_D_MARK, SCIFA5_TXD_D_MARK, 2932}; 2933/* - SCIFB0 ----------------------------------------------------------------- */ 2934static const unsigned int scifb0_data_pins[] = { 2935 /* RXD, TXD */ 2936 RCAR_GP_PIN(0, 21), RCAR_GP_PIN(0, 20), 2937}; 2938static const unsigned int scifb0_data_mux[] = { 2939 SCIFB0_RXD_MARK, SCIFB0_TXD_MARK, 2940}; 2941static const unsigned int scifb0_clk_pins[] = { 2942 /* SCK */ 2943 RCAR_GP_PIN(0, 19), 2944}; 2945static const unsigned int scifb0_clk_mux[] = { 2946 SCIFB0_SCK_MARK, 2947}; 2948static const unsigned int scifb0_ctrl_pins[] = { 2949 /* RTS, CTS */ 2950 RCAR_GP_PIN(0, 23), RCAR_GP_PIN(0, 22), 2951}; 2952static const unsigned int scifb0_ctrl_mux[] = { 2953 SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK, 2954}; 2955/* - SCIFB1 ----------------------------------------------------------------- */ 2956static const unsigned int scifb1_data_pins[] = { 2957 /* RXD, TXD */ 2958 RCAR_GP_PIN(1, 24), RCAR_GP_PIN(0, 17), 2959}; 2960static const unsigned int scifb1_data_mux[] = { 2961 SCIFB1_RXD_MARK, SCIFB1_TXD_MARK, 2962}; 2963static const unsigned int scifb1_clk_pins[] = { 2964 /* SCK */ 2965 RCAR_GP_PIN(0, 16), 2966}; 2967static const unsigned int scifb1_clk_mux[] = { 2968 SCIFB1_SCK_MARK, 2969}; 2970/* - SCIFB2 ----------------------------------------------------------------- */ 2971static const unsigned int scifb2_data_pins[] = { 2972 /* RXD, TXD */ 2973 RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14), 2974}; 2975static const unsigned int scifb2_data_mux[] = { 2976 SCIFB2_RXD_MARK, SCIFB2_TXD_MARK, 2977}; 2978static const unsigned int scifb2_clk_pins[] = { 2979 /* SCK */ 2980 RCAR_GP_PIN(1, 15), 2981}; 2982static const unsigned int scifb2_clk_mux[] = { 2983 SCIFB2_SCK_MARK, 2984}; 2985static const unsigned int scifb2_ctrl_pins[] = { 2986 /* RTS, CTS */ 2987 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16), 2988}; 2989static const unsigned int scifb2_ctrl_mux[] = { 2990 SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK, 2991}; 2992/* - SCIF Clock ------------------------------------------------------------- */ 2993static const unsigned int scif_clk_pins[] = { 2994 /* SCIF_CLK */ 2995 RCAR_GP_PIN(1, 23), 2996}; 2997static const unsigned int scif_clk_mux[] = { 2998 SCIF_CLK_MARK, 2999}; 3000static const unsigned int scif_clk_b_pins[] = { 3001 /* SCIF_CLK */ 3002 RCAR_GP_PIN(3, 29), 3003}; 3004static const unsigned int scif_clk_b_mux[] = { 3005 SCIF_CLK_B_MARK, 3006}; 3007/* - SDHI0 ------------------------------------------------------------------ */ 3008static const unsigned int sdhi0_data1_pins[] = { 3009 /* D0 */ 3010 RCAR_GP_PIN(6, 2), 3011}; 3012static const unsigned int sdhi0_data1_mux[] = { 3013 SD0_DATA0_MARK, 3014}; 3015static const unsigned int sdhi0_data4_pins[] = { 3016 /* D[0:3] */ 3017 RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3), 3018 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5), 3019}; 3020static const unsigned int sdhi0_data4_mux[] = { 3021 SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK, 3022}; 3023static const unsigned int sdhi0_ctrl_pins[] = { 3024 /* CLK, CMD */ 3025 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1), 3026}; 3027static const unsigned int sdhi0_ctrl_mux[] = { 3028 SD0_CLK_MARK, SD0_CMD_MARK, 3029}; 3030static const unsigned int sdhi0_cd_pins[] = { 3031 /* CD */ 3032 RCAR_GP_PIN(6, 6), 3033}; 3034static const unsigned int sdhi0_cd_mux[] = { 3035 SD0_CD_MARK, 3036}; 3037static const unsigned int sdhi0_wp_pins[] = { 3038 /* WP */ 3039 RCAR_GP_PIN(6, 7), 3040}; 3041static const unsigned int sdhi0_wp_mux[] = { 3042 SD0_WP_MARK, 3043}; 3044/* - SDHI1 ------------------------------------------------------------------ */ 3045static const unsigned int sdhi1_data1_pins[] = { 3046 /* D0 */ 3047 RCAR_GP_PIN(6, 10), 3048}; 3049static const unsigned int sdhi1_data1_mux[] = { 3050 SD1_DATA0_MARK, 3051}; 3052static const unsigned int sdhi1_data4_pins[] = { 3053 /* D[0:3] */ 3054 RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11), 3055 RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13), 3056}; 3057static const unsigned int sdhi1_data4_mux[] = { 3058 SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK, 3059}; 3060static const unsigned int sdhi1_ctrl_pins[] = { 3061 /* CLK, CMD */ 3062 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9), 3063}; 3064static const unsigned int sdhi1_ctrl_mux[] = { 3065 SD1_CLK_MARK, SD1_CMD_MARK, 3066}; 3067static const unsigned int sdhi1_cd_pins[] = { 3068 /* CD */ 3069 RCAR_GP_PIN(6, 14), 3070}; 3071static const unsigned int sdhi1_cd_mux[] = { 3072 SD1_CD_MARK, 3073}; 3074static const unsigned int sdhi1_wp_pins[] = { 3075 /* WP */ 3076 RCAR_GP_PIN(6, 15), 3077}; 3078static const unsigned int sdhi1_wp_mux[] = { 3079 SD1_WP_MARK, 3080}; 3081/* - SDHI2 ------------------------------------------------------------------ */ 3082static const unsigned int sdhi2_data1_pins[] = { 3083 /* D0 */ 3084 RCAR_GP_PIN(6, 18), 3085}; 3086static const unsigned int sdhi2_data1_mux[] = { 3087 SD2_DATA0_MARK, 3088}; 3089static const unsigned int sdhi2_data4_pins[] = { 3090 /* D[0:3] */ 3091 RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19), 3092 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21), 3093}; 3094static const unsigned int sdhi2_data4_mux[] = { 3095 SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK, 3096}; 3097static const unsigned int sdhi2_ctrl_pins[] = { 3098 /* CLK, CMD */ 3099 RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17), 3100}; 3101static const unsigned int sdhi2_ctrl_mux[] = { 3102 SD2_CLK_MARK, SD2_CMD_MARK, 3103}; 3104static const unsigned int sdhi2_cd_pins[] = { 3105 /* CD */ 3106 RCAR_GP_PIN(6, 22), 3107}; 3108static const unsigned int sdhi2_cd_mux[] = { 3109 SD2_CD_MARK, 3110}; 3111static const unsigned int sdhi2_wp_pins[] = { 3112 /* WP */ 3113 RCAR_GP_PIN(6, 23), 3114}; 3115static const unsigned int sdhi2_wp_mux[] = { 3116 SD2_WP_MARK, 3117}; 3118/* - SSI -------------------------------------------------------------------- */ 3119static const unsigned int ssi0_data_pins[] = { 3120 /* SDATA0 */ 3121 RCAR_GP_PIN(5, 3), 3122}; 3123static const unsigned int ssi0_data_mux[] = { 3124 SSI_SDATA0_MARK, 3125}; 3126static const unsigned int ssi0129_ctrl_pins[] = { 3127 /* SCK0129, WS0129 */ 3128 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2), 3129}; 3130static const unsigned int ssi0129_ctrl_mux[] = { 3131 SSI_SCK0129_MARK, SSI_WS0129_MARK, 3132}; 3133static const unsigned int ssi1_data_pins[] = { 3134 /* SDATA1 */ 3135 RCAR_GP_PIN(5, 13), 3136}; 3137static const unsigned int ssi1_data_mux[] = { 3138 SSI_SDATA1_MARK, 3139}; 3140static const unsigned int ssi1_ctrl_pins[] = { 3141 /* SCK1, WS1 */ 3142 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12), 3143}; 3144static const unsigned int ssi1_ctrl_mux[] = { 3145 SSI_SCK1_MARK, SSI_WS1_MARK, 3146}; 3147static const unsigned int ssi1_data_b_pins[] = { 3148 /* SDATA1 */ 3149 RCAR_GP_PIN(4, 13), 3150}; 3151static const unsigned int ssi1_data_b_mux[] = { 3152 SSI_SDATA1_B_MARK, 3153}; 3154static const unsigned int ssi1_ctrl_b_pins[] = { 3155 /* SCK1, WS1 */ 3156 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12), 3157}; 3158static const unsigned int ssi1_ctrl_b_mux[] = { 3159 SSI_SCK1_B_MARK, SSI_WS1_B_MARK, 3160}; 3161static const unsigned int ssi2_data_pins[] = { 3162 /* SDATA2 */ 3163 RCAR_GP_PIN(5, 16), 3164}; 3165static const unsigned int ssi2_data_mux[] = { 3166 SSI_SDATA2_MARK, 3167}; 3168static const unsigned int ssi2_ctrl_pins[] = { 3169 /* SCK2, WS2 */ 3170 RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15), 3171}; 3172static const unsigned int ssi2_ctrl_mux[] = { 3173 SSI_SCK2_MARK, SSI_WS2_MARK, 3174}; 3175static const unsigned int ssi2_data_b_pins[] = { 3176 /* SDATA2 */ 3177 RCAR_GP_PIN(4, 16), 3178}; 3179static const unsigned int ssi2_data_b_mux[] = { 3180 SSI_SDATA2_B_MARK, 3181}; 3182static const unsigned int ssi2_ctrl_b_pins[] = { 3183 /* SCK2, WS2 */ 3184 RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15), 3185}; 3186static const unsigned int ssi2_ctrl_b_mux[] = { 3187 SSI_SCK2_B_MARK, SSI_WS2_B_MARK, 3188}; 3189static const unsigned int ssi3_data_pins[] = { 3190 /* SDATA3 */ 3191 RCAR_GP_PIN(5, 6), 3192}; 3193static const unsigned int ssi3_data_mux[] = { 3194 SSI_SDATA3_MARK 3195}; 3196static const unsigned int ssi34_ctrl_pins[] = { 3197 /* SCK34, WS34 */ 3198 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5), 3199}; 3200static const unsigned int ssi34_ctrl_mux[] = { 3201 SSI_SCK34_MARK, SSI_WS34_MARK, 3202}; 3203static const unsigned int ssi4_data_pins[] = { 3204 /* SDATA4 */ 3205 RCAR_GP_PIN(5, 9), 3206}; 3207static const unsigned int ssi4_data_mux[] = { 3208 SSI_SDATA4_MARK, 3209}; 3210static const unsigned int ssi4_ctrl_pins[] = { 3211 /* SCK4, WS4 */ 3212 RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8), 3213}; 3214static const unsigned int ssi4_ctrl_mux[] = { 3215 SSI_SCK4_MARK, SSI_WS4_MARK, 3216}; 3217static const unsigned int ssi4_data_b_pins[] = { 3218 /* SDATA4 */ 3219 RCAR_GP_PIN(4, 22), 3220}; 3221static const unsigned int ssi4_data_b_mux[] = { 3222 SSI_SDATA4_B_MARK, 3223}; 3224static const unsigned int ssi4_ctrl_b_pins[] = { 3225 /* SCK4, WS4 */ 3226 RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21), 3227}; 3228static const unsigned int ssi4_ctrl_b_mux[] = { 3229 SSI_SCK4_B_MARK, SSI_WS4_B_MARK, 3230}; 3231static const unsigned int ssi5_data_pins[] = { 3232 /* SDATA5 */ 3233 RCAR_GP_PIN(4, 26), 3234}; 3235static const unsigned int ssi5_data_mux[] = { 3236 SSI_SDATA5_MARK, 3237}; 3238static const unsigned int ssi5_ctrl_pins[] = { 3239 /* SCK5, WS5 */ 3240 RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25), 3241}; 3242static const unsigned int ssi5_ctrl_mux[] = { 3243 SSI_SCK5_MARK, SSI_WS5_MARK, 3244}; 3245static const unsigned int ssi5_data_b_pins[] = { 3246 /* SDATA5 */ 3247 RCAR_GP_PIN(3, 21), 3248}; 3249static const unsigned int ssi5_data_b_mux[] = { 3250 SSI_SDATA5_B_MARK, 3251}; 3252static const unsigned int ssi5_ctrl_b_pins[] = { 3253 /* SCK5, WS5 */ 3254 RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20), 3255}; 3256static const unsigned int ssi5_ctrl_b_mux[] = { 3257 SSI_SCK5_B_MARK, SSI_WS5_B_MARK, 3258}; 3259static const unsigned int ssi6_data_pins[] = { 3260 /* SDATA6 */ 3261 RCAR_GP_PIN(4, 29), 3262}; 3263static const unsigned int ssi6_data_mux[] = { 3264 SSI_SDATA6_MARK, 3265}; 3266static const unsigned int ssi6_ctrl_pins[] = { 3267 /* SCK6, WS6 */ 3268 RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28), 3269}; 3270static const unsigned int ssi6_ctrl_mux[] = { 3271 SSI_SCK6_MARK, SSI_WS6_MARK, 3272}; 3273static const unsigned int ssi6_data_b_pins[] = { 3274 /* SDATA6 */ 3275 RCAR_GP_PIN(3, 24), 3276}; 3277static const unsigned int ssi6_data_b_mux[] = { 3278 SSI_SDATA6_B_MARK, 3279}; 3280static const unsigned int ssi6_ctrl_b_pins[] = { 3281 /* SCK6, WS6 */ 3282 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23), 3283}; 3284static const unsigned int ssi6_ctrl_b_mux[] = { 3285 SSI_SCK6_B_MARK, SSI_WS6_B_MARK, 3286}; 3287static const unsigned int ssi7_data_pins[] = { 3288 /* SDATA7 */ 3289 RCAR_GP_PIN(5, 0), 3290}; 3291static const unsigned int ssi7_data_mux[] = { 3292 SSI_SDATA7_MARK, 3293}; 3294static const unsigned int ssi78_ctrl_pins[] = { 3295 /* SCK78, WS78 */ 3296 RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 31), 3297}; 3298static const unsigned int ssi78_ctrl_mux[] = { 3299 SSI_SCK78_MARK, SSI_WS78_MARK, 3300}; 3301static const unsigned int ssi7_data_b_pins[] = { 3302 /* SDATA7 */ 3303 RCAR_GP_PIN(3, 27), 3304}; 3305static const unsigned int ssi7_data_b_mux[] = { 3306 SSI_SDATA7_B_MARK, 3307}; 3308static const unsigned int ssi78_ctrl_b_pins[] = { 3309 /* SCK78, WS78 */ 3310 RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26), 3311}; 3312static const unsigned int ssi78_ctrl_b_mux[] = { 3313 SSI_SCK78_B_MARK, SSI_WS78_B_MARK, 3314}; 3315static const unsigned int ssi8_data_pins[] = { 3316 /* SDATA8 */ 3317 RCAR_GP_PIN(5, 10), 3318}; 3319static const unsigned int ssi8_data_mux[] = { 3320 SSI_SDATA8_MARK, 3321}; 3322static const unsigned int ssi8_data_b_pins[] = { 3323 /* SDATA8 */ 3324 RCAR_GP_PIN(3, 28), 3325}; 3326static const unsigned int ssi8_data_b_mux[] = { 3327 SSI_SDATA8_B_MARK, 3328}; 3329static const unsigned int ssi9_data_pins[] = { 3330 /* SDATA9 */ 3331 RCAR_GP_PIN(5, 19), 3332}; 3333static const unsigned int ssi9_data_mux[] = { 3334 SSI_SDATA9_MARK, 3335}; 3336static const unsigned int ssi9_ctrl_pins[] = { 3337 /* SCK9, WS9 */ 3338 RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18), 3339}; 3340static const unsigned int ssi9_ctrl_mux[] = { 3341 SSI_SCK9_MARK, SSI_WS9_MARK, 3342}; 3343static const unsigned int ssi9_data_b_pins[] = { 3344 /* SDATA9 */ 3345 RCAR_GP_PIN(4, 19), 3346}; 3347static const unsigned int ssi9_data_b_mux[] = { 3348 SSI_SDATA9_B_MARK, 3349}; 3350static const unsigned int ssi9_ctrl_b_pins[] = { 3351 /* SCK9, WS9 */ 3352 RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18), 3353}; 3354static const unsigned int ssi9_ctrl_b_mux[] = { 3355 SSI_SCK9_B_MARK, SSI_WS9_B_MARK, 3356}; 3357/* - USB0 ------------------------------------------------------------------- */ 3358static const unsigned int usb0_pins[] = { 3359 RCAR_GP_PIN(5, 24), /* PWEN */ 3360 RCAR_GP_PIN(5, 25), /* OVC */ 3361}; 3362static const unsigned int usb0_mux[] = { 3363 USB0_PWEN_MARK, 3364 USB0_OVC_MARK, 3365}; 3366/* - USB1 ------------------------------------------------------------------- */ 3367static const unsigned int usb1_pins[] = { 3368 RCAR_GP_PIN(5, 26), /* PWEN */ 3369 RCAR_GP_PIN(5, 27), /* OVC */ 3370}; 3371static const unsigned int usb1_mux[] = { 3372 USB1_PWEN_MARK, 3373 USB1_OVC_MARK, 3374}; 3375/* - VIN0 ------------------------------------------------------------------- */ 3376static const union vin_data vin0_data_pins = { 3377 .data24 = { 3378 /* B */ 3379 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2), 3380 RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4), 3381 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6), 3382 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8), 3383 /* G */ 3384 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14), 3385 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16), 3386 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18), 3387 RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20), 3388 /* R */ 3389 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 22), 3390 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24), 3391 RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26), 3392 RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), 3393 }, 3394}; 3395static const union vin_data vin0_data_mux = { 3396 .data24 = { 3397 /* B */ 3398 VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK, 3399 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK, 3400 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK, 3401 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK, 3402 /* G */ 3403 VI0_G0_MARK, VI0_G1_MARK, 3404 VI0_G2_MARK, VI0_G3_MARK, 3405 VI0_G4_MARK, VI0_G5_MARK, 3406 VI0_G6_MARK, VI0_G7_MARK, 3407 /* R */ 3408 VI0_R0_MARK, VI0_R1_MARK, 3409 VI0_R2_MARK, VI0_R3_MARK, 3410 VI0_R4_MARK, VI0_R5_MARK, 3411 VI0_R6_MARK, VI0_R7_MARK, 3412 }, 3413}; 3414static const unsigned int vin0_data18_pins[] = { 3415 /* B */ 3416 RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4), 3417 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6), 3418 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8), 3419 /* G */ 3420 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16), 3421 RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18), 3422 RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20), 3423 /* R */ 3424 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24), 3425 RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26), 3426 RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), 3427}; 3428static const unsigned int vin0_data18_mux[] = { 3429 /* B */ 3430 VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK, 3431 VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK, 3432 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK, 3433 /* G */ 3434 VI0_G2_MARK, VI0_G3_MARK, 3435 VI0_G4_MARK, VI0_G5_MARK, 3436 VI0_G6_MARK, VI0_G7_MARK, 3437 /* R */ 3438 VI0_R2_MARK, VI0_R3_MARK, 3439 VI0_R4_MARK, VI0_R5_MARK, 3440 VI0_R6_MARK, VI0_R7_MARK, 3441}; 3442static const unsigned int vin0_sync_pins[] = { 3443 RCAR_GP_PIN(3, 11), /* HSYNC */ 3444 RCAR_GP_PIN(3, 12), /* VSYNC */ 3445}; 3446static const unsigned int vin0_sync_mux[] = { 3447 VI0_HSYNC_N_MARK, 3448 VI0_VSYNC_N_MARK, 3449}; 3450static const unsigned int vin0_field_pins[] = { 3451 RCAR_GP_PIN(3, 10), 3452}; 3453static const unsigned int vin0_field_mux[] = { 3454 VI0_FIELD_MARK, 3455}; 3456static const unsigned int vin0_clkenb_pins[] = { 3457 RCAR_GP_PIN(3, 9), 3458}; 3459static const unsigned int vin0_clkenb_mux[] = { 3460 VI0_CLKENB_MARK, 3461}; 3462static const unsigned int vin0_clk_pins[] = { 3463 RCAR_GP_PIN(3, 0), 3464}; 3465static const unsigned int vin0_clk_mux[] = { 3466 VI0_CLK_MARK, 3467}; 3468/* - VIN1 ------------------------------------------------------------------- */ 3469static const union vin_data vin1_data_pins = { 3470 .data12 = { 3471 RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13), 3472 RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15), 3473 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), 3474 RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), 3475 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11), 3476 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13), 3477 }, 3478}; 3479static const union vin_data vin1_data_mux = { 3480 .data12 = { 3481 VI1_DATA0_MARK, VI1_DATA1_MARK, 3482 VI1_DATA2_MARK, VI1_DATA3_MARK, 3483 VI1_DATA4_MARK, VI1_DATA5_MARK, 3484 VI1_DATA6_MARK, VI1_DATA7_MARK, 3485 VI1_DATA8_MARK, VI1_DATA9_MARK, 3486 VI1_DATA10_MARK, VI1_DATA11_MARK, 3487 }, 3488}; 3489static const unsigned int vin1_sync_pins[] = { 3490 RCAR_GP_PIN(5, 22), /* HSYNC */ 3491 RCAR_GP_PIN(5, 23), /* VSYNC */ 3492}; 3493static const unsigned int vin1_sync_mux[] = { 3494 VI1_HSYNC_N_MARK, 3495 VI1_VSYNC_N_MARK, 3496}; 3497static const unsigned int vin1_field_pins[] = { 3498 RCAR_GP_PIN(5, 21), 3499}; 3500static const unsigned int vin1_field_mux[] = { 3501 VI1_FIELD_MARK, 3502}; 3503static const unsigned int vin1_clkenb_pins[] = { 3504 RCAR_GP_PIN(5, 20), 3505}; 3506static const unsigned int vin1_clkenb_mux[] = { 3507 VI1_CLKENB_MARK, 3508}; 3509static const unsigned int vin1_clk_pins[] = { 3510 RCAR_GP_PIN(5, 11), 3511}; 3512static const unsigned int vin1_clk_mux[] = { 3513 VI1_CLK_MARK, 3514}; 3515 3516static const struct sh_pfc_pin_group pinmux_groups[] = { 3517 SH_PFC_PIN_GROUP(audio_clka), 3518 SH_PFC_PIN_GROUP(audio_clka_b), 3519 SH_PFC_PIN_GROUP(audio_clka_c), 3520 SH_PFC_PIN_GROUP(audio_clka_d), 3521 SH_PFC_PIN_GROUP(audio_clkb), 3522 SH_PFC_PIN_GROUP(audio_clkb_b), 3523 SH_PFC_PIN_GROUP(audio_clkb_c), 3524 SH_PFC_PIN_GROUP(audio_clkc), 3525 SH_PFC_PIN_GROUP(audio_clkc_b), 3526 SH_PFC_PIN_GROUP(audio_clkc_c), 3527 SH_PFC_PIN_GROUP(audio_clkout), 3528 SH_PFC_PIN_GROUP(audio_clkout_b), 3529 SH_PFC_PIN_GROUP(audio_clkout_c), 3530 SH_PFC_PIN_GROUP(avb_link), 3531 SH_PFC_PIN_GROUP(avb_magic), 3532 SH_PFC_PIN_GROUP(avb_phy_int), 3533 SH_PFC_PIN_GROUP(avb_mdio), 3534 SH_PFC_PIN_GROUP(avb_mii), 3535 SH_PFC_PIN_GROUP(avb_gmii), 3536 SH_PFC_PIN_GROUP(avb_avtp_capture), 3537 SH_PFC_PIN_GROUP(avb_avtp_match), 3538 SH_PFC_PIN_GROUP(avb_avtp_capture_b), 3539 SH_PFC_PIN_GROUP(avb_avtp_match_b), 3540 SH_PFC_PIN_GROUP(du0_rgb666), 3541 SH_PFC_PIN_GROUP(du0_rgb888), 3542 SH_PFC_PIN_GROUP(du0_clk0_out), 3543 SH_PFC_PIN_GROUP(du0_clk1_out), 3544 SH_PFC_PIN_GROUP(du0_clk_in), 3545 SH_PFC_PIN_GROUP(du0_sync), 3546 SH_PFC_PIN_GROUP(du0_oddf), 3547 SH_PFC_PIN_GROUP(du0_cde), 3548 SH_PFC_PIN_GROUP(du0_disp), 3549 SH_PFC_PIN_GROUP(du1_rgb666), 3550 SH_PFC_PIN_GROUP(du1_rgb888), 3551 SH_PFC_PIN_GROUP(du1_clk0_out), 3552 SH_PFC_PIN_GROUP(du1_clk1_out), 3553 SH_PFC_PIN_GROUP(du1_clk_in), 3554 SH_PFC_PIN_GROUP(du1_sync), 3555 SH_PFC_PIN_GROUP(du1_oddf), 3556 SH_PFC_PIN_GROUP(du1_cde), 3557 SH_PFC_PIN_GROUP(du1_disp), 3558 SH_PFC_PIN_GROUP(eth_link), 3559 SH_PFC_PIN_GROUP(eth_magic), 3560 SH_PFC_PIN_GROUP(eth_mdio), 3561 SH_PFC_PIN_GROUP(eth_rmii), 3562 SH_PFC_PIN_GROUP(eth_link_b), 3563 SH_PFC_PIN_GROUP(eth_magic_b), 3564 SH_PFC_PIN_GROUP(eth_mdio_b), 3565 SH_PFC_PIN_GROUP(eth_rmii_b), 3566 SH_PFC_PIN_GROUP(hscif0_data), 3567 SH_PFC_PIN_GROUP(hscif0_clk), 3568 SH_PFC_PIN_GROUP(hscif0_ctrl), 3569 SH_PFC_PIN_GROUP(hscif0_data_b), 3570 SH_PFC_PIN_GROUP(hscif0_clk_b), 3571 SH_PFC_PIN_GROUP(hscif1_data), 3572 SH_PFC_PIN_GROUP(hscif1_clk), 3573 SH_PFC_PIN_GROUP(hscif1_ctrl), 3574 SH_PFC_PIN_GROUP(hscif1_data_b), 3575 SH_PFC_PIN_GROUP(hscif1_ctrl_b), 3576 SH_PFC_PIN_GROUP(hscif2_data), 3577 SH_PFC_PIN_GROUP(hscif2_clk), 3578 SH_PFC_PIN_GROUP(hscif2_ctrl), 3579 SH_PFC_PIN_GROUP(i2c0), 3580 SH_PFC_PIN_GROUP(i2c0_b), 3581 SH_PFC_PIN_GROUP(i2c0_c), 3582 SH_PFC_PIN_GROUP(i2c0_d), 3583 SH_PFC_PIN_GROUP(i2c0_e), 3584 SH_PFC_PIN_GROUP(i2c1), 3585 SH_PFC_PIN_GROUP(i2c1_b), 3586 SH_PFC_PIN_GROUP(i2c1_c), 3587 SH_PFC_PIN_GROUP(i2c1_d), 3588 SH_PFC_PIN_GROUP(i2c1_e), 3589 SH_PFC_PIN_GROUP(i2c2), 3590 SH_PFC_PIN_GROUP(i2c2_b), 3591 SH_PFC_PIN_GROUP(i2c2_c), 3592 SH_PFC_PIN_GROUP(i2c2_d), 3593 SH_PFC_PIN_GROUP(i2c2_e), 3594 SH_PFC_PIN_GROUP(i2c3), 3595 SH_PFC_PIN_GROUP(i2c3_b), 3596 SH_PFC_PIN_GROUP(i2c3_c), 3597 SH_PFC_PIN_GROUP(i2c3_d), 3598 SH_PFC_PIN_GROUP(i2c3_e), 3599 SH_PFC_PIN_GROUP(i2c4), 3600 SH_PFC_PIN_GROUP(i2c4_b), 3601 SH_PFC_PIN_GROUP(i2c4_c), 3602 SH_PFC_PIN_GROUP(i2c4_d), 3603 SH_PFC_PIN_GROUP(i2c4_e), 3604 SH_PFC_PIN_GROUP(intc_irq0), 3605 SH_PFC_PIN_GROUP(intc_irq1), 3606 SH_PFC_PIN_GROUP(intc_irq2), 3607 SH_PFC_PIN_GROUP(intc_irq3), 3608 SH_PFC_PIN_GROUP(intc_irq4), 3609 SH_PFC_PIN_GROUP(intc_irq5), 3610 SH_PFC_PIN_GROUP(intc_irq6), 3611 SH_PFC_PIN_GROUP(intc_irq7), 3612 SH_PFC_PIN_GROUP(intc_irq8), 3613 SH_PFC_PIN_GROUP(intc_irq9), 3614 SH_PFC_PIN_GROUP(mmc_data1), 3615 SH_PFC_PIN_GROUP(mmc_data4), 3616 SH_PFC_PIN_GROUP(mmc_data8), 3617 SH_PFC_PIN_GROUP(mmc_ctrl), 3618 SH_PFC_PIN_GROUP(msiof0_clk), 3619 SH_PFC_PIN_GROUP(msiof0_sync), 3620 SH_PFC_PIN_GROUP(msiof0_ss1), 3621 SH_PFC_PIN_GROUP(msiof0_ss2), 3622 SH_PFC_PIN_GROUP(msiof0_rx), 3623 SH_PFC_PIN_GROUP(msiof0_tx), 3624 SH_PFC_PIN_GROUP(msiof1_clk), 3625 SH_PFC_PIN_GROUP(msiof1_sync), 3626 SH_PFC_PIN_GROUP(msiof1_ss1), 3627 SH_PFC_PIN_GROUP(msiof1_ss2), 3628 SH_PFC_PIN_GROUP(msiof1_rx), 3629 SH_PFC_PIN_GROUP(msiof1_tx), 3630 SH_PFC_PIN_GROUP(msiof1_clk_b), 3631 SH_PFC_PIN_GROUP(msiof1_sync_b), 3632 SH_PFC_PIN_GROUP(msiof1_ss1_b), 3633 SH_PFC_PIN_GROUP(msiof1_ss2_b), 3634 SH_PFC_PIN_GROUP(msiof1_rx_b), 3635 SH_PFC_PIN_GROUP(msiof1_tx_b), 3636 SH_PFC_PIN_GROUP(msiof2_clk), 3637 SH_PFC_PIN_GROUP(msiof2_sync), 3638 SH_PFC_PIN_GROUP(msiof2_ss1), 3639 SH_PFC_PIN_GROUP(msiof2_ss2), 3640 SH_PFC_PIN_GROUP(msiof2_rx), 3641 SH_PFC_PIN_GROUP(msiof2_tx), 3642 SH_PFC_PIN_GROUP(msiof2_clk_b), 3643 SH_PFC_PIN_GROUP(msiof2_sync_b), 3644 SH_PFC_PIN_GROUP(msiof2_ss1_b), 3645 SH_PFC_PIN_GROUP(msiof2_ss2_b), 3646 SH_PFC_PIN_GROUP(msiof2_rx_b), 3647 SH_PFC_PIN_GROUP(msiof2_tx_b), 3648 SH_PFC_PIN_GROUP(qspi_ctrl), 3649 SH_PFC_PIN_GROUP(qspi_data2), 3650 SH_PFC_PIN_GROUP(qspi_data4), 3651 SH_PFC_PIN_GROUP(scif0_data), 3652 SH_PFC_PIN_GROUP(scif0_data_b), 3653 SH_PFC_PIN_GROUP(scif0_data_c), 3654 SH_PFC_PIN_GROUP(scif0_data_d), 3655 SH_PFC_PIN_GROUP(scif1_data), 3656 SH_PFC_PIN_GROUP(scif1_clk), 3657 SH_PFC_PIN_GROUP(scif1_data_b), 3658 SH_PFC_PIN_GROUP(scif1_clk_b), 3659 SH_PFC_PIN_GROUP(scif1_data_c), 3660 SH_PFC_PIN_GROUP(scif1_clk_c), 3661 SH_PFC_PIN_GROUP(scif2_data), 3662 SH_PFC_PIN_GROUP(scif2_clk), 3663 SH_PFC_PIN_GROUP(scif2_data_b), 3664 SH_PFC_PIN_GROUP(scif2_clk_b), 3665 SH_PFC_PIN_GROUP(scif2_data_c), 3666 SH_PFC_PIN_GROUP(scif2_clk_c), 3667 SH_PFC_PIN_GROUP(scif3_data), 3668 SH_PFC_PIN_GROUP(scif3_clk), 3669 SH_PFC_PIN_GROUP(scif3_data_b), 3670 SH_PFC_PIN_GROUP(scif3_clk_b), 3671 SH_PFC_PIN_GROUP(scif4_data), 3672 SH_PFC_PIN_GROUP(scif4_data_b), 3673 SH_PFC_PIN_GROUP(scif4_data_c), 3674 SH_PFC_PIN_GROUP(scif4_data_d), 3675 SH_PFC_PIN_GROUP(scif4_data_e), 3676 SH_PFC_PIN_GROUP(scif5_data), 3677 SH_PFC_PIN_GROUP(scif5_data_b), 3678 SH_PFC_PIN_GROUP(scif5_data_c), 3679 SH_PFC_PIN_GROUP(scif5_data_d), 3680 SH_PFC_PIN_GROUP(scifa0_data), 3681 SH_PFC_PIN_GROUP(scifa0_data_b), 3682 SH_PFC_PIN_GROUP(scifa0_data_c), 3683 SH_PFC_PIN_GROUP(scifa0_data_d), 3684 SH_PFC_PIN_GROUP(scifa1_data), 3685 SH_PFC_PIN_GROUP(scifa1_clk), 3686 SH_PFC_PIN_GROUP(scifa1_data_b), 3687 SH_PFC_PIN_GROUP(scifa1_clk_b), 3688 SH_PFC_PIN_GROUP(scifa1_data_c), 3689 SH_PFC_PIN_GROUP(scifa1_clk_c), 3690 SH_PFC_PIN_GROUP(scifa2_data), 3691 SH_PFC_PIN_GROUP(scifa2_clk), 3692 SH_PFC_PIN_GROUP(scifa2_data_b), 3693 SH_PFC_PIN_GROUP(scifa2_clk_b), 3694 SH_PFC_PIN_GROUP(scifa3_data), 3695 SH_PFC_PIN_GROUP(scifa3_clk), 3696 SH_PFC_PIN_GROUP(scifa3_data_b), 3697 SH_PFC_PIN_GROUP(scifa3_clk_b), 3698 SH_PFC_PIN_GROUP(scifa4_data), 3699 SH_PFC_PIN_GROUP(scifa4_data_b), 3700 SH_PFC_PIN_GROUP(scifa4_data_c), 3701 SH_PFC_PIN_GROUP(scifa4_data_d), 3702 SH_PFC_PIN_GROUP(scifa5_data), 3703 SH_PFC_PIN_GROUP(scifa5_data_b), 3704 SH_PFC_PIN_GROUP(scifa5_data_c), 3705 SH_PFC_PIN_GROUP(scifa5_data_d), 3706 SH_PFC_PIN_GROUP(scifb0_data), 3707 SH_PFC_PIN_GROUP(scifb0_clk), 3708 SH_PFC_PIN_GROUP(scifb0_ctrl), 3709 SH_PFC_PIN_GROUP(scifb1_data), 3710 SH_PFC_PIN_GROUP(scifb1_clk), 3711 SH_PFC_PIN_GROUP(scifb2_data), 3712 SH_PFC_PIN_GROUP(scifb2_clk), 3713 SH_PFC_PIN_GROUP(scifb2_ctrl), 3714 SH_PFC_PIN_GROUP(scif_clk), 3715 SH_PFC_PIN_GROUP(scif_clk_b), 3716 SH_PFC_PIN_GROUP(sdhi0_data1), 3717 SH_PFC_PIN_GROUP(sdhi0_data4), 3718 SH_PFC_PIN_GROUP(sdhi0_ctrl), 3719 SH_PFC_PIN_GROUP(sdhi0_cd), 3720 SH_PFC_PIN_GROUP(sdhi0_wp), 3721 SH_PFC_PIN_GROUP(sdhi1_data1), 3722 SH_PFC_PIN_GROUP(sdhi1_data4), 3723 SH_PFC_PIN_GROUP(sdhi1_ctrl), 3724 SH_PFC_PIN_GROUP(sdhi1_cd), 3725 SH_PFC_PIN_GROUP(sdhi1_wp), 3726 SH_PFC_PIN_GROUP(sdhi2_data1), 3727 SH_PFC_PIN_GROUP(sdhi2_data4), 3728 SH_PFC_PIN_GROUP(sdhi2_ctrl), 3729 SH_PFC_PIN_GROUP(sdhi2_cd), 3730 SH_PFC_PIN_GROUP(sdhi2_wp), 3731 SH_PFC_PIN_GROUP(ssi0_data), 3732 SH_PFC_PIN_GROUP(ssi0129_ctrl), 3733 SH_PFC_PIN_GROUP(ssi1_data), 3734 SH_PFC_PIN_GROUP(ssi1_ctrl), 3735 SH_PFC_PIN_GROUP(ssi1_data_b), 3736 SH_PFC_PIN_GROUP(ssi1_ctrl_b), 3737 SH_PFC_PIN_GROUP(ssi2_data), 3738 SH_PFC_PIN_GROUP(ssi2_ctrl), 3739 SH_PFC_PIN_GROUP(ssi2_data_b), 3740 SH_PFC_PIN_GROUP(ssi2_ctrl_b), 3741 SH_PFC_PIN_GROUP(ssi3_data), 3742 SH_PFC_PIN_GROUP(ssi34_ctrl), 3743 SH_PFC_PIN_GROUP(ssi4_data), 3744 SH_PFC_PIN_GROUP(ssi4_ctrl), 3745 SH_PFC_PIN_GROUP(ssi4_data_b), 3746 SH_PFC_PIN_GROUP(ssi4_ctrl_b), 3747 SH_PFC_PIN_GROUP(ssi5_data), 3748 SH_PFC_PIN_GROUP(ssi5_ctrl), 3749 SH_PFC_PIN_GROUP(ssi5_data_b), 3750 SH_PFC_PIN_GROUP(ssi5_ctrl_b), 3751 SH_PFC_PIN_GROUP(ssi6_data), 3752 SH_PFC_PIN_GROUP(ssi6_ctrl), 3753 SH_PFC_PIN_GROUP(ssi6_data_b), 3754 SH_PFC_PIN_GROUP(ssi6_ctrl_b), 3755 SH_PFC_PIN_GROUP(ssi7_data), 3756 SH_PFC_PIN_GROUP(ssi78_ctrl), 3757 SH_PFC_PIN_GROUP(ssi7_data_b), 3758 SH_PFC_PIN_GROUP(ssi78_ctrl_b), 3759 SH_PFC_PIN_GROUP(ssi8_data), 3760 SH_PFC_PIN_GROUP(ssi8_data_b), 3761 SH_PFC_PIN_GROUP(ssi9_data), 3762 SH_PFC_PIN_GROUP(ssi9_ctrl), 3763 SH_PFC_PIN_GROUP(ssi9_data_b), 3764 SH_PFC_PIN_GROUP(ssi9_ctrl_b), 3765 SH_PFC_PIN_GROUP(usb0), 3766 SH_PFC_PIN_GROUP(usb1), 3767 VIN_DATA_PIN_GROUP(vin0_data, 24), 3768 VIN_DATA_PIN_GROUP(vin0_data, 20), 3769 SH_PFC_PIN_GROUP(vin0_data18), 3770 VIN_DATA_PIN_GROUP(vin0_data, 16), 3771 VIN_DATA_PIN_GROUP(vin0_data, 12), 3772 VIN_DATA_PIN_GROUP(vin0_data, 10), 3773 VIN_DATA_PIN_GROUP(vin0_data, 8), 3774 SH_PFC_PIN_GROUP(vin0_sync), 3775 SH_PFC_PIN_GROUP(vin0_field), 3776 SH_PFC_PIN_GROUP(vin0_clkenb), 3777 SH_PFC_PIN_GROUP(vin0_clk), 3778 VIN_DATA_PIN_GROUP(vin1_data, 12), 3779 VIN_DATA_PIN_GROUP(vin1_data, 10), 3780 VIN_DATA_PIN_GROUP(vin1_data, 8), 3781 SH_PFC_PIN_GROUP(vin1_sync), 3782 SH_PFC_PIN_GROUP(vin1_field), 3783 SH_PFC_PIN_GROUP(vin1_clkenb), 3784 SH_PFC_PIN_GROUP(vin1_clk), 3785}; 3786 3787static const char * const audio_clk_groups[] = { 3788 "audio_clka", 3789 "audio_clka_b", 3790 "audio_clka_c", 3791 "audio_clka_d", 3792 "audio_clkb", 3793 "audio_clkb_b", 3794 "audio_clkb_c", 3795 "audio_clkc", 3796 "audio_clkc_b", 3797 "audio_clkc_c", 3798 "audio_clkout", 3799 "audio_clkout_b", 3800 "audio_clkout_c", 3801}; 3802 3803static const char * const avb_groups[] = { 3804 "avb_link", 3805 "avb_magic", 3806 "avb_phy_int", 3807 "avb_mdio", 3808 "avb_mii", 3809 "avb_gmii", 3810 "avb_avtp_capture", 3811 "avb_avtp_match", 3812 "avb_avtp_capture_b", 3813 "avb_avtp_match_b", 3814}; 3815 3816static const char * const du0_groups[] = { 3817 "du0_rgb666", 3818 "du0_rgb888", 3819 "du0_clk0_out", 3820 "du0_clk1_out", 3821 "du0_clk_in", 3822 "du0_sync", 3823 "du0_oddf", 3824 "du0_cde", 3825 "du0_disp", 3826}; 3827 3828static const char * const du1_groups[] = { 3829 "du1_rgb666", 3830 "du1_rgb888", 3831 "du1_clk0_out", 3832 "du1_clk1_out", 3833 "du1_clk_in", 3834 "du1_sync", 3835 "du1_oddf", 3836 "du1_cde", 3837 "du1_disp", 3838}; 3839 3840static const char * const eth_groups[] = { 3841 "eth_link", 3842 "eth_magic", 3843 "eth_mdio", 3844 "eth_rmii", 3845 "eth_link_b", 3846 "eth_magic_b", 3847 "eth_mdio_b", 3848 "eth_rmii_b", 3849}; 3850 3851static const char * const hscif0_groups[] = { 3852 "hscif0_data", 3853 "hscif0_clk", 3854 "hscif0_ctrl", 3855 "hscif0_data_b", 3856 "hscif0_clk_b", 3857}; 3858 3859static const char * const hscif1_groups[] = { 3860 "hscif1_data", 3861 "hscif1_clk", 3862 "hscif1_ctrl", 3863 "hscif1_data_b", 3864 "hscif1_ctrl_b", 3865}; 3866 3867static const char * const hscif2_groups[] = { 3868 "hscif2_data", 3869 "hscif2_clk", 3870 "hscif2_ctrl", 3871}; 3872 3873static const char * const i2c0_groups[] = { 3874 "i2c0", 3875 "i2c0_b", 3876 "i2c0_c", 3877 "i2c0_d", 3878 "i2c0_e", 3879}; 3880 3881static const char * const i2c1_groups[] = { 3882 "i2c1", 3883 "i2c1_b", 3884 "i2c1_c", 3885 "i2c1_d", 3886 "i2c1_e", 3887}; 3888 3889static const char * const i2c2_groups[] = { 3890 "i2c2", 3891 "i2c2_b", 3892 "i2c2_c", 3893 "i2c2_d", 3894 "i2c2_e", 3895}; 3896 3897static const char * const i2c3_groups[] = { 3898 "i2c3", 3899 "i2c3_b", 3900 "i2c3_c", 3901 "i2c3_d", 3902 "i2c3_e", 3903}; 3904 3905static const char * const i2c4_groups[] = { 3906 "i2c4", 3907 "i2c4_b", 3908 "i2c4_c", 3909 "i2c4_d", 3910 "i2c4_e", 3911}; 3912 3913static const char * const intc_groups[] = { 3914 "intc_irq0", 3915 "intc_irq1", 3916 "intc_irq2", 3917 "intc_irq3", 3918 "intc_irq4", 3919 "intc_irq5", 3920 "intc_irq6", 3921 "intc_irq7", 3922 "intc_irq8", 3923 "intc_irq9", 3924}; 3925 3926static const char * const mmc_groups[] = { 3927 "mmc_data1", 3928 "mmc_data4", 3929 "mmc_data8", 3930 "mmc_ctrl", 3931}; 3932 3933static const char * const msiof0_groups[] = { 3934 "msiof0_clk", 3935 "msiof0_sync", 3936 "msiof0_ss1", 3937 "msiof0_ss2", 3938 "msiof0_rx", 3939 "msiof0_tx", 3940}; 3941 3942static const char * const msiof1_groups[] = { 3943 "msiof1_clk", 3944 "msiof1_sync", 3945 "msiof1_ss1", 3946 "msiof1_ss2", 3947 "msiof1_rx", 3948 "msiof1_tx", 3949 "msiof1_clk_b", 3950 "msiof1_sync_b", 3951 "msiof1_ss1_b", 3952 "msiof1_ss2_b", 3953 "msiof1_rx_b", 3954 "msiof1_tx_b", 3955}; 3956 3957static const char * const msiof2_groups[] = { 3958 "msiof2_clk", 3959 "msiof2_sync", 3960 "msiof2_ss1", 3961 "msiof2_ss2", 3962 "msiof2_rx", 3963 "msiof2_tx", 3964 "msiof2_clk_b", 3965 "msiof2_sync_b", 3966 "msiof2_ss1_b", 3967 "msiof2_ss2_b", 3968 "msiof2_rx_b", 3969 "msiof2_tx_b", 3970}; 3971 3972static const char * const qspi_groups[] = { 3973 "qspi_ctrl", 3974 "qspi_data2", 3975 "qspi_data4", 3976}; 3977 3978static const char * const scif0_groups[] = { 3979 "scif0_data", 3980 "scif0_data_b", 3981 "scif0_data_c", 3982 "scif0_data_d", 3983}; 3984 3985static const char * const scif1_groups[] = { 3986 "scif1_data", 3987 "scif1_clk", 3988 "scif1_data_b", 3989 "scif1_clk_b", 3990 "scif1_data_c", 3991 "scif1_clk_c", 3992}; 3993 3994static const char * const scif2_groups[] = { 3995 "scif2_data", 3996 "scif2_clk", 3997 "scif2_data_b", 3998 "scif2_clk_b", 3999 "scif2_data_c", 4000 "scif2_clk_c", 4001}; 4002 4003static const char * const scif3_groups[] = { 4004 "scif3_data", 4005 "scif3_clk", 4006 "scif3_data_b", 4007 "scif3_clk_b", 4008}; 4009 4010static const char * const scif4_groups[] = { 4011 "scif4_data", 4012 "scif4_data_b", 4013 "scif4_data_c", 4014 "scif4_data_d", 4015 "scif4_data_e", 4016}; 4017 4018static const char * const scif5_groups[] = { 4019 "scif5_data", 4020 "scif5_data_b", 4021 "scif5_data_c", 4022 "scif5_data_d", 4023}; 4024 4025static const char * const scifa0_groups[] = { 4026 "scifa0_data", 4027 "scifa0_data_b", 4028 "scifa0_data_c", 4029 "scifa0_data_d", 4030}; 4031 4032static const char * const scifa1_groups[] = { 4033 "scifa1_data", 4034 "scifa1_clk", 4035 "scifa1_data_b", 4036 "scifa1_clk_b", 4037 "scifa1_data_c", 4038 "scifa1_clk_c", 4039}; 4040 4041static const char * const scifa2_groups[] = { 4042 "scifa2_data", 4043 "scifa2_clk", 4044 "scifa2_data_b", 4045 "scifa2_clk_b", 4046}; 4047 4048static const char * const scifa3_groups[] = { 4049 "scifa3_data", 4050 "scifa3_clk", 4051 "scifa3_data_b", 4052 "scifa3_clk_b", 4053}; 4054 4055static const char * const scifa4_groups[] = { 4056 "scifa4_data", 4057 "scifa4_data_b", 4058 "scifa4_data_c", 4059 "scifa4_data_d", 4060}; 4061 4062static const char * const scifa5_groups[] = { 4063 "scifa5_data", 4064 "scifa5_data_b", 4065 "scifa5_data_c", 4066 "scifa5_data_d", 4067}; 4068 4069static const char * const scifb0_groups[] = { 4070 "scifb0_data", 4071 "scifb0_clk", 4072 "scifb0_ctrl", 4073}; 4074 4075static const char * const scifb1_groups[] = { 4076 "scifb1_data", 4077 "scifb1_clk", 4078}; 4079 4080static const char * const scifb2_groups[] = { 4081 "scifb2_data", 4082 "scifb2_clk", 4083 "scifb2_ctrl", 4084}; 4085 4086static const char * const scif_clk_groups[] = { 4087 "scif_clk", 4088 "scif_clk_b", 4089}; 4090 4091static const char * const sdhi0_groups[] = { 4092 "sdhi0_data1", 4093 "sdhi0_data4", 4094 "sdhi0_ctrl", 4095 "sdhi0_cd", 4096 "sdhi0_wp", 4097}; 4098 4099static const char * const sdhi1_groups[] = { 4100 "sdhi1_data1", 4101 "sdhi1_data4", 4102 "sdhi1_ctrl", 4103 "sdhi1_cd", 4104 "sdhi1_wp", 4105}; 4106 4107static const char * const sdhi2_groups[] = { 4108 "sdhi2_data1", 4109 "sdhi2_data4", 4110 "sdhi2_ctrl", 4111 "sdhi2_cd", 4112 "sdhi2_wp", 4113}; 4114 4115static const char * const ssi_groups[] = { 4116 "ssi0_data", 4117 "ssi0129_ctrl", 4118 "ssi1_data", 4119 "ssi1_ctrl", 4120 "ssi1_data_b", 4121 "ssi1_ctrl_b", 4122 "ssi2_data", 4123 "ssi2_ctrl", 4124 "ssi2_data_b", 4125 "ssi2_ctrl_b", 4126 "ssi3_data", 4127 "ssi34_ctrl", 4128 "ssi4_data", 4129 "ssi4_ctrl", 4130 "ssi4_data_b", 4131 "ssi4_ctrl_b", 4132 "ssi5_data", 4133 "ssi5_ctrl", 4134 "ssi5_data_b", 4135 "ssi5_ctrl_b", 4136 "ssi6_data", 4137 "ssi6_ctrl", 4138 "ssi6_data_b", 4139 "ssi6_ctrl_b", 4140 "ssi7_data", 4141 "ssi78_ctrl", 4142 "ssi7_data_b", 4143 "ssi78_ctrl_b", 4144 "ssi8_data", 4145 "ssi8_data_b", 4146 "ssi9_data", 4147 "ssi9_ctrl", 4148 "ssi9_data_b", 4149 "ssi9_ctrl_b", 4150}; 4151 4152static const char * const usb0_groups[] = { 4153 "usb0", 4154}; 4155 4156static const char * const usb1_groups[] = { 4157 "usb1", 4158}; 4159 4160static const char * const vin0_groups[] = { 4161 "vin0_data24", 4162 "vin0_data20", 4163 "vin0_data18", 4164 "vin0_data16", 4165 "vin0_data12", 4166 "vin0_data10", 4167 "vin0_data8", 4168 "vin0_sync", 4169 "vin0_field", 4170 "vin0_clkenb", 4171 "vin0_clk", 4172}; 4173 4174static const char * const vin1_groups[] = { 4175 "vin1_data12", 4176 "vin1_data10", 4177 "vin1_data8", 4178 "vin1_sync", 4179 "vin1_field", 4180 "vin1_clkenb", 4181 "vin1_clk", 4182}; 4183 4184static const struct sh_pfc_function pinmux_functions[] = { 4185 SH_PFC_FUNCTION(audio_clk), 4186 SH_PFC_FUNCTION(avb), 4187 SH_PFC_FUNCTION(du0), 4188 SH_PFC_FUNCTION(du1), 4189 SH_PFC_FUNCTION(eth), 4190 SH_PFC_FUNCTION(hscif0), 4191 SH_PFC_FUNCTION(hscif1), 4192 SH_PFC_FUNCTION(hscif2), 4193 SH_PFC_FUNCTION(i2c0), 4194 SH_PFC_FUNCTION(i2c1), 4195 SH_PFC_FUNCTION(i2c2), 4196 SH_PFC_FUNCTION(i2c3), 4197 SH_PFC_FUNCTION(i2c4), 4198 SH_PFC_FUNCTION(intc), 4199 SH_PFC_FUNCTION(mmc), 4200 SH_PFC_FUNCTION(msiof0), 4201 SH_PFC_FUNCTION(msiof1), 4202 SH_PFC_FUNCTION(msiof2), 4203 SH_PFC_FUNCTION(qspi), 4204 SH_PFC_FUNCTION(scif0), 4205 SH_PFC_FUNCTION(scif1), 4206 SH_PFC_FUNCTION(scif2), 4207 SH_PFC_FUNCTION(scif3), 4208 SH_PFC_FUNCTION(scif4), 4209 SH_PFC_FUNCTION(scif5), 4210 SH_PFC_FUNCTION(scifa0), 4211 SH_PFC_FUNCTION(scifa1), 4212 SH_PFC_FUNCTION(scifa2), 4213 SH_PFC_FUNCTION(scifa3), 4214 SH_PFC_FUNCTION(scifa4), 4215 SH_PFC_FUNCTION(scifa5), 4216 SH_PFC_FUNCTION(scifb0), 4217 SH_PFC_FUNCTION(scifb1), 4218 SH_PFC_FUNCTION(scifb2), 4219 SH_PFC_FUNCTION(scif_clk), 4220 SH_PFC_FUNCTION(sdhi0), 4221 SH_PFC_FUNCTION(sdhi1), 4222 SH_PFC_FUNCTION(sdhi2), 4223 SH_PFC_FUNCTION(ssi), 4224 SH_PFC_FUNCTION(usb0), 4225 SH_PFC_FUNCTION(usb1), 4226 SH_PFC_FUNCTION(vin0), 4227 SH_PFC_FUNCTION(vin1), 4228}; 4229 4230static const struct pinmux_cfg_reg pinmux_config_regs[] = { 4231 { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) { 4232 GP_0_31_FN, FN_IP2_17_16, 4233 GP_0_30_FN, FN_IP2_15_14, 4234 GP_0_29_FN, FN_IP2_13_12, 4235 GP_0_28_FN, FN_IP2_11_10, 4236 GP_0_27_FN, FN_IP2_9_8, 4237 GP_0_26_FN, FN_IP2_7_6, 4238 GP_0_25_FN, FN_IP2_5_4, 4239 GP_0_24_FN, FN_IP2_3_2, 4240 GP_0_23_FN, FN_IP2_1_0, 4241 GP_0_22_FN, FN_IP1_31_30, 4242 GP_0_21_FN, FN_IP1_29_28, 4243 GP_0_20_FN, FN_IP1_27, 4244 GP_0_19_FN, FN_IP1_26, 4245 GP_0_18_FN, FN_A2, 4246 GP_0_17_FN, FN_IP1_24, 4247 GP_0_16_FN, FN_IP1_23_22, 4248 GP_0_15_FN, FN_IP1_21_20, 4249 GP_0_14_FN, FN_IP1_19_18, 4250 GP_0_13_FN, FN_IP1_17_15, 4251 GP_0_12_FN, FN_IP1_14_13, 4252 GP_0_11_FN, FN_IP1_12_11, 4253 GP_0_10_FN, FN_IP1_10_8, 4254 GP_0_9_FN, FN_IP1_7_6, 4255 GP_0_8_FN, FN_IP1_5_4, 4256 GP_0_7_FN, FN_IP1_3_2, 4257 GP_0_6_FN, FN_IP1_1_0, 4258 GP_0_5_FN, FN_IP0_31_30, 4259 GP_0_4_FN, FN_IP0_29_28, 4260 GP_0_3_FN, FN_IP0_27_26, 4261 GP_0_2_FN, FN_IP0_25, 4262 GP_0_1_FN, FN_IP0_24, 4263 GP_0_0_FN, FN_IP0_23_22, } 4264 }, 4265 { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) { 4266 0, 0, 4267 0, 0, 4268 0, 0, 4269 0, 0, 4270 0, 0, 4271 0, 0, 4272 GP_1_25_FN, FN_DACK0, 4273 GP_1_24_FN, FN_IP7_31, 4274 GP_1_23_FN, FN_IP4_1_0, 4275 GP_1_22_FN, FN_WE1_N, 4276 GP_1_21_FN, FN_WE0_N, 4277 GP_1_20_FN, FN_IP3_31, 4278 GP_1_19_FN, FN_IP3_30, 4279 GP_1_18_FN, FN_IP3_29_27, 4280 GP_1_17_FN, FN_IP3_26_24, 4281 GP_1_16_FN, FN_IP3_23_21, 4282 GP_1_15_FN, FN_IP3_20_18, 4283 GP_1_14_FN, FN_IP3_17_15, 4284 GP_1_13_FN, FN_IP3_14_13, 4285 GP_1_12_FN, FN_IP3_12, 4286 GP_1_11_FN, FN_IP3_11, 4287 GP_1_10_FN, FN_IP3_10, 4288 GP_1_9_FN, FN_IP3_9_8, 4289 GP_1_8_FN, FN_IP3_7_6, 4290 GP_1_7_FN, FN_IP3_5_4, 4291 GP_1_6_FN, FN_IP3_3_2, 4292 GP_1_5_FN, FN_IP3_1_0, 4293 GP_1_4_FN, FN_IP2_31_30, 4294 GP_1_3_FN, FN_IP2_29_27, 4295 GP_1_2_FN, FN_IP2_26_24, 4296 GP_1_1_FN, FN_IP2_23_21, 4297 GP_1_0_FN, FN_IP2_20_18, } 4298 }, 4299 { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) { 4300 GP_2_31_FN, FN_IP6_7_6, 4301 GP_2_30_FN, FN_IP6_5_4, 4302 GP_2_29_FN, FN_IP6_3_2, 4303 GP_2_28_FN, FN_IP6_1_0, 4304 GP_2_27_FN, FN_IP5_31_30, 4305 GP_2_26_FN, FN_IP5_29_28, 4306 GP_2_25_FN, FN_IP5_27_26, 4307 GP_2_24_FN, FN_IP5_25_24, 4308 GP_2_23_FN, FN_IP5_23_22, 4309 GP_2_22_FN, FN_IP5_21_20, 4310 GP_2_21_FN, FN_IP5_19_18, 4311 GP_2_20_FN, FN_IP5_17_16, 4312 GP_2_19_FN, FN_IP5_15_14, 4313 GP_2_18_FN, FN_IP5_13_12, 4314 GP_2_17_FN, FN_IP5_11_9, 4315 GP_2_16_FN, FN_IP5_8_6, 4316 GP_2_15_FN, FN_IP5_5_4, 4317 GP_2_14_FN, FN_IP5_3_2, 4318 GP_2_13_FN, FN_IP5_1_0, 4319 GP_2_12_FN, FN_IP4_31_30, 4320 GP_2_11_FN, FN_IP4_29_28, 4321 GP_2_10_FN, FN_IP4_27_26, 4322 GP_2_9_FN, FN_IP4_25_23, 4323 GP_2_8_FN, FN_IP4_22_20, 4324 GP_2_7_FN, FN_IP4_19_18, 4325 GP_2_6_FN, FN_IP4_17_16, 4326 GP_2_5_FN, FN_IP4_15_14, 4327 GP_2_4_FN, FN_IP4_13_12, 4328 GP_2_3_FN, FN_IP4_11_10, 4329 GP_2_2_FN, FN_IP4_9_8, 4330 GP_2_1_FN, FN_IP4_7_5, 4331 GP_2_0_FN, FN_IP4_4_2 } 4332 }, 4333 { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) { 4334 GP_3_31_FN, FN_IP8_22_20, 4335 GP_3_30_FN, FN_IP8_19_17, 4336 GP_3_29_FN, FN_IP8_16_15, 4337 GP_3_28_FN, FN_IP8_14_12, 4338 GP_3_27_FN, FN_IP8_11_9, 4339 GP_3_26_FN, FN_IP8_8_6, 4340 GP_3_25_FN, FN_IP8_5_3, 4341 GP_3_24_FN, FN_IP8_2_0, 4342 GP_3_23_FN, FN_IP7_29_27, 4343 GP_3_22_FN, FN_IP7_26_24, 4344 GP_3_21_FN, FN_IP7_23_21, 4345 GP_3_20_FN, FN_IP7_20_18, 4346 GP_3_19_FN, FN_IP7_17_15, 4347 GP_3_18_FN, FN_IP7_14_12, 4348 GP_3_17_FN, FN_IP7_11_9, 4349 GP_3_16_FN, FN_IP7_8_6, 4350 GP_3_15_FN, FN_IP7_5_3, 4351 GP_3_14_FN, FN_IP7_2_0, 4352 GP_3_13_FN, FN_IP6_31_29, 4353 GP_3_12_FN, FN_IP6_28_26, 4354 GP_3_11_FN, FN_IP6_25_23, 4355 GP_3_10_FN, FN_IP6_22_20, 4356 GP_3_9_FN, FN_IP6_19_17, 4357 GP_3_8_FN, FN_IP6_16, 4358 GP_3_7_FN, FN_IP6_15, 4359 GP_3_6_FN, FN_IP6_14, 4360 GP_3_5_FN, FN_IP6_13, 4361 GP_3_4_FN, FN_IP6_12, 4362 GP_3_3_FN, FN_IP6_11, 4363 GP_3_2_FN, FN_IP6_10, 4364 GP_3_1_FN, FN_IP6_9, 4365 GP_3_0_FN, FN_IP6_8 } 4366 }, 4367 { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) { 4368 GP_4_31_FN, FN_IP11_17_16, 4369 GP_4_30_FN, FN_IP11_15_14, 4370 GP_4_29_FN, FN_IP11_13_11, 4371 GP_4_28_FN, FN_IP11_10_8, 4372 GP_4_27_FN, FN_IP11_7_6, 4373 GP_4_26_FN, FN_IP11_5_3, 4374 GP_4_25_FN, FN_IP11_2_0, 4375 GP_4_24_FN, FN_IP10_31_30, 4376 GP_4_23_FN, FN_IP10_29_27, 4377 GP_4_22_FN, FN_IP10_26_24, 4378 GP_4_21_FN, FN_IP10_23_21, 4379 GP_4_20_FN, FN_IP10_20_18, 4380 GP_4_19_FN, FN_IP10_17_15, 4381 GP_4_18_FN, FN_IP10_14_12, 4382 GP_4_17_FN, FN_IP10_11_9, 4383 GP_4_16_FN, FN_IP10_8_6, 4384 GP_4_15_FN, FN_IP10_5_3, 4385 GP_4_14_FN, FN_IP10_2_0, 4386 GP_4_13_FN, FN_IP9_30_28, 4387 GP_4_12_FN, FN_IP9_27_25, 4388 GP_4_11_FN, FN_IP9_24_22, 4389 GP_4_10_FN, FN_IP9_21_19, 4390 GP_4_9_FN, FN_IP9_18_17, 4391 GP_4_8_FN, FN_IP9_16_15, 4392 GP_4_7_FN, FN_IP9_14_12, 4393 GP_4_6_FN, FN_IP9_11_9, 4394 GP_4_5_FN, FN_IP9_8_6, 4395 GP_4_4_FN, FN_IP9_5_3, 4396 GP_4_3_FN, FN_IP9_2_0, 4397 GP_4_2_FN, FN_IP8_31_29, 4398 GP_4_1_FN, FN_IP8_28_26, 4399 GP_4_0_FN, FN_IP8_25_23 } 4400 }, 4401 { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) { 4402 0, 0, 4403 0, 0, 4404 0, 0, 4405 0, 0, 4406 GP_5_27_FN, FN_USB1_OVC, 4407 GP_5_26_FN, FN_USB1_PWEN, 4408 GP_5_25_FN, FN_USB0_OVC, 4409 GP_5_24_FN, FN_USB0_PWEN, 4410 GP_5_23_FN, FN_IP13_26_24, 4411 GP_5_22_FN, FN_IP13_23_21, 4412 GP_5_21_FN, FN_IP13_20_18, 4413 GP_5_20_FN, FN_IP13_17_15, 4414 GP_5_19_FN, FN_IP13_14_12, 4415 GP_5_18_FN, FN_IP13_11_9, 4416 GP_5_17_FN, FN_IP13_8_6, 4417 GP_5_16_FN, FN_IP13_5_3, 4418 GP_5_15_FN, FN_IP13_2_0, 4419 GP_5_14_FN, FN_IP12_29_27, 4420 GP_5_13_FN, FN_IP12_26_24, 4421 GP_5_12_FN, FN_IP12_23_21, 4422 GP_5_11_FN, FN_IP12_20_18, 4423 GP_5_10_FN, FN_IP12_17_15, 4424 GP_5_9_FN, FN_IP12_14_13, 4425 GP_5_8_FN, FN_IP12_12_11, 4426 GP_5_7_FN, FN_IP12_10_9, 4427 GP_5_6_FN, FN_IP12_8_6, 4428 GP_5_5_FN, FN_IP12_5_3, 4429 GP_5_4_FN, FN_IP12_2_0, 4430 GP_5_3_FN, FN_IP11_29_27, 4431 GP_5_2_FN, FN_IP11_26_24, 4432 GP_5_1_FN, FN_IP11_23_21, 4433 GP_5_0_FN, FN_IP11_20_18 } 4434 }, 4435 { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) { 4436 0, 0, 4437 0, 0, 4438 0, 0, 4439 0, 0, 4440 0, 0, 4441 0, 0, 4442 GP_6_25_FN, FN_IP0_21_20, 4443 GP_6_24_FN, FN_IP0_19_18, 4444 GP_6_23_FN, FN_IP0_17, 4445 GP_6_22_FN, FN_IP0_16, 4446 GP_6_21_FN, FN_IP0_15, 4447 GP_6_20_FN, FN_IP0_14, 4448 GP_6_19_FN, FN_IP0_13, 4449 GP_6_18_FN, FN_IP0_12, 4450 GP_6_17_FN, FN_IP0_11, 4451 GP_6_16_FN, FN_IP0_10, 4452 GP_6_15_FN, FN_IP0_9_8, 4453 GP_6_14_FN, FN_IP0_0, 4454 GP_6_13_FN, FN_SD1_DATA3, 4455 GP_6_12_FN, FN_SD1_DATA2, 4456 GP_6_11_FN, FN_SD1_DATA1, 4457 GP_6_10_FN, FN_SD1_DATA0, 4458 GP_6_9_FN, FN_SD1_CMD, 4459 GP_6_8_FN, FN_SD1_CLK, 4460 GP_6_7_FN, FN_SD0_WP, 4461 GP_6_6_FN, FN_SD0_CD, 4462 GP_6_5_FN, FN_SD0_DATA3, 4463 GP_6_4_FN, FN_SD0_DATA2, 4464 GP_6_3_FN, FN_SD0_DATA1, 4465 GP_6_2_FN, FN_SD0_DATA0, 4466 GP_6_1_FN, FN_SD0_CMD, 4467 GP_6_0_FN, FN_SD0_CLK } 4468 }, 4469 { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32, 4470 2, 2, 2, 1, 1, 2, 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 4471 2, 1, 1, 1, 1, 1, 1, 1, 1) { 4472 /* IP0_31_30 [2] */ 4473 FN_D5, FN_SCIF4_RXD_B, FN_I2C0_SCL_D, 0, 4474 /* IP0_29_28 [2] */ 4475 FN_D4, FN_I2C3_SDA_B, FN_SCIF5_TXD_B, 0, 4476 /* IP0_27_26 [2] */ 4477 FN_D3, FN_I2C3_SCL_B, FN_SCIF5_RXD_B, 0, 4478 /* IP0_25 [1] */ 4479 FN_D2, FN_SCIFA3_TXD_B, 4480 /* IP0_24 [1] */ 4481 FN_D1, FN_SCIFA3_RXD_B, 4482 /* IP0_23_22 [2] */ 4483 FN_D0, FN_SCIFA3_SCK_B, FN_IRQ4, 0, 4484 /* IP0_21_20 [2] */ 4485 FN_MMC_D7, FN_SCIF0_TXD, FN_I2C2_SDA_B, FN_CAN1_TX, 4486 /* IP0_19_18 [2] */ 4487 FN_MMC_D6, FN_SCIF0_RXD, FN_I2C2_SCL_B, FN_CAN1_RX, 4488 /* IP0_17 [1] */ 4489 FN_MMC_D5, FN_SD2_WP, 4490 /* IP0_16 [1] */ 4491 FN_MMC_D4, FN_SD2_CD, 4492 /* IP0_15 [1] */ 4493 FN_MMC_D3, FN_SD2_DATA3, 4494 /* IP0_14 [1] */ 4495 FN_MMC_D2, FN_SD2_DATA2, 4496 /* IP0_13 [1] */ 4497 FN_MMC_D1, FN_SD2_DATA1, 4498 /* IP0_12 [1] */ 4499 FN_MMC_D0, FN_SD2_DATA0, 4500 /* IP0_11 [1] */ 4501 FN_MMC_CMD, FN_SD2_CMD, 4502 /* IP0_10 [1] */ 4503 FN_MMC_CLK, FN_SD2_CLK, 4504 /* IP0_9_8 [2] */ 4505 FN_SD1_WP, FN_IRQ7, FN_CAN0_TX, 0, 4506 /* IP0_7 [1] */ 4507 0, 0, 4508 /* IP0_6 [1] */ 4509 0, 0, 4510 /* IP0_5 [1] */ 4511 0, 0, 4512 /* IP0_4 [1] */ 4513 0, 0, 4514 /* IP0_3 [1] */ 4515 0, 0, 4516 /* IP0_2 [1] */ 4517 0, 0, 4518 /* IP0_1 [1] */ 4519 0, 0, 4520 /* IP0_0 [1] */ 4521 FN_SD1_CD, FN_CAN0_RX, } 4522 }, 4523 { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32, 4524 2, 2, 1, 1, 1, 1, 2, 2, 2, 3, 2, 2, 3, 2, 2, 4525 2, 2) { 4526 /* IP1_31_30 [2] */ 4527 FN_A6, FN_SCIFB0_CTS_N, FN_SCIFA4_RXD_B, FN_TPUTO2_C, 4528 /* IP1_29_28 [2] */ 4529 FN_A5, FN_SCIFB0_RXD, FN_PWM4_B, FN_TPUTO3_C, 4530 /* IP1_27 [1] */ 4531 FN_A4, FN_SCIFB0_TXD, 4532 /* IP1_26 [1] */ 4533 FN_A3, FN_SCIFB0_SCK, 4534 /* IP1_25 [1] */ 4535 0, 0, 4536 /* IP1_24 [1] */ 4537 FN_A1, FN_SCIFB1_TXD, 4538 /* IP1_23_22 [2] */ 4539 FN_A0, FN_SCIFB1_SCK, FN_PWM3_B, 0, 4540 /* IP1_21_20 [2] */ 4541 FN_D15, FN_SCIFA1_TXD, FN_IIC0_SDA_B, 0, 4542 /* IP1_19_18 [2] */ 4543 FN_D14, FN_SCIFA1_RXD, FN_IIC0_SCL_B, 0, 4544 /* IP1_17_15 [3] */ 4545 FN_D13, FN_SCIFA1_SCK, FN_TANS1, FN_PWM2_C, FN_TCLK2_B, 4546 0, 0, 0, 4547 /* IP1_14_13 [2] */ 4548 FN_D12, FN_HSCIF2_HRTS_N, FN_SCIF1_TXD_C, FN_I2C1_SDA_D, 4549 /* IP1_12_11 [2] */ 4550 FN_D11, FN_HSCIF2_HCTS_N, FN_SCIF1_RXD_C, FN_I2C1_SCL_D, 4551 /* IP1_10_8 [3] */ 4552 FN_D10, FN_HSCIF2_HSCK, FN_SCIF1_SCK_C, FN_IRQ6, FN_PWM5_C, 4553 0, 0, 0, 4554 /* IP1_7_6 [2] */ 4555 FN_D9, FN_HSCIF2_HTX, FN_I2C1_SDA_B, 0, 4556 /* IP1_5_4 [2] */ 4557 FN_D8, FN_HSCIF2_HRX, FN_I2C1_SCL_B, 0, 4558 /* IP1_3_2 [2] */ 4559 FN_D7, FN_IRQ3, FN_TCLK1, FN_PWM6_B, 4560 /* IP1_1_0 [2] */ 4561 FN_D6, FN_SCIF4_TXD_B, FN_I2C0_SDA_D, 0, } 4562 }, 4563 { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32, 4564 2, 3, 3, 3, 3, 2, 2, 2, 2, 2, 2, 2, 2, 2) { 4565 /* IP2_31_30 [2] */ 4566 FN_A20, FN_SPCLK, FN_MOUT1, 0, 4567 /* IP2_29_27 [3] */ 4568 FN_A19, FN_MSIOF2_SS2, FN_PWM4, FN_TPUTO2, 4569 FN_MOUT0, 0, 0, 0, 4570 /* IP2_26_24 [3] */ 4571 FN_A18, FN_MSIOF2_SS1, FN_SCIF4_TXD_E, FN_CAN1_TX_B, 4572 FN_AVB_AVTP_MATCH_B, 0, 0, 0, 4573 /* IP2_23_21 [3] */ 4574 FN_A17, FN_MSIOF2_SYNC, FN_SCIF4_RXD_E, FN_CAN1_RX_B, 4575 FN_AVB_AVTP_CAPTURE_B, 0, 0, 0, 4576 /* IP2_20_18 [3] */ 4577 FN_A16, FN_MSIOF2_SCK, FN_HSCIF0_HSCK_B, FN_SPEEDIN, 4578 FN_VSP, FN_CAN_CLK_C, FN_TPUTO2_B, 0, 4579 /* IP2_17_16 [2] */ 4580 FN_A15, FN_MSIOF2_TXD, FN_HSCIF0_HTX_B, FN_DACK1, 4581 /* IP2_15_14 [2] */ 4582 FN_A14, FN_MSIOF2_RXD, FN_HSCIF0_HRX_B, FN_DREQ1_N, 4583 /* IP2_13_12 [2] */ 4584 FN_A13, FN_MSIOF1_SS2, FN_SCIFA5_TXD_B, 0, 4585 /* IP2_11_10 [2] */ 4586 FN_A12, FN_MSIOF1_SS1, FN_SCIFA5_RXD_B, 0, 4587 /* IP2_9_8 [2] */ 4588 FN_A11, FN_MSIOF1_SYNC, FN_IIC1_SDA_B, 0, 4589 /* IP2_7_6 [2] */ 4590 FN_A10, FN_MSIOF1_SCK, FN_IIC1_SCL_B, 0, 4591 /* IP2_5_4 [2] */ 4592 FN_A9, FN_MSIOF1_TXD, FN_SCIFA0_TXD_B, 0, 4593 /* IP2_3_2 [2] */ 4594 FN_A8, FN_MSIOF1_RXD, FN_SCIFA0_RXD_B, 0, 4595 /* IP2_1_0 [2] */ 4596 FN_A7, FN_SCIFB0_RTS_N, FN_SCIFA4_TXD_B, 0, } 4597 }, 4598 { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32, 4599 1, 1, 3, 3, 3, 3, 3, 2, 1, 1, 1, 2, 2, 2, 2, 2) { 4600 /* IP3_31 [1] */ 4601 FN_RD_WR_N, FN_ATAG1_N, 4602 /* IP3_30 [1] */ 4603 FN_RD_N, FN_ATACS11_N, 4604 /* IP3_29_27 [3] */ 4605 FN_BS_N, FN_DRACK0, FN_PWM1_C, FN_TPUTO0_C, FN_ATACS01_N, 4606 FN_MTS_N_B, 0, 0, 4607 /* IP3_26_24 [3] */ 4608 FN_EX_CS5_N, FN_SCIFA2_TXD, FN_I2C2_SDA_E, FN_TS_SPSYNC_B, 4609 FN_RIF0_D1, FN_FMIN, FN_SCIFB2_RTS_N, FN_STM_N_B, 4610 /* IP3_23_21 [3] */ 4611 FN_EX_CS4_N, FN_SCIFA2_RXD, FN_I2C2_SCL_E, FN_TS_SDEN_B, 4612 FN_RIF0_D0, FN_FMCLK, FN_SCIFB2_CTS_N, FN_SCKZ_B, 4613 /* IP3_20_18 [3] */ 4614 FN_EX_CS3_N, FN_SCIFA2_SCK, FN_SCIF4_TXD_C, FN_TS_SCK_B, 4615 FN_RIF0_CLK, FN_BPFCLK, FN_SCIFB2_SCK, FN_MDATA_B, 4616 /* IP3_17_15 [3] */ 4617 FN_EX_CS2_N, FN_PWM0, FN_SCIF4_RXD_C, FN_TS_SDATA_B, 4618 FN_RIF0_SYNC, FN_TPUTO3, FN_SCIFB2_TXD, FN_SDATA_B, 4619 /* IP3_14_13 [2] */ 4620 FN_EX_CS1_N, FN_TPUTO3_B, FN_SCIFB2_RXD, FN_VI1_DATA11, 4621 /* IP3_12 [1] */ 4622 FN_EX_CS0_N, FN_VI1_DATA10, 4623 /* IP3_11 [1] */ 4624 FN_CS1_N_A26, FN_VI1_DATA9, 4625 /* IP3_10 [1] */ 4626 FN_CS0_N, FN_VI1_DATA8, 4627 /* IP3_9_8 [2] */ 4628 FN_A25, FN_SSL, FN_ATARD1_N, 0, 4629 /* IP3_7_6 [2] */ 4630 FN_A24, FN_IO3, FN_EX_WAIT2, 0, 4631 /* IP3_5_4 [2] */ 4632 FN_A23, FN_IO2, FN_MOUT6, FN_ATAWR1_N, 4633 /* IP3_3_2 [2] */ 4634 FN_A22, FN_MISO_IO1, FN_MOUT5, FN_ATADIR1_N, 4635 /* IP3_1_0 [2] */ 4636 FN_A21, FN_MOSI_IO0, FN_MOUT2, 0, } 4637 }, 4638 { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32, 4639 2, 2, 2, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 2) { 4640 /* IP4_31_30 [2] */ 4641 FN_DU0_DG4, FN_LCDOUT12, FN_CC50_STATE12, 0, 4642 /* IP4_29_28 [2] */ 4643 FN_DU0_DG3, FN_LCDOUT11, FN_CC50_STATE11, 0, 4644 /* IP4_27_26 [2] */ 4645 FN_DU0_DG2, FN_LCDOUT10, FN_CC50_STATE10, 0, 4646 /* IP4_25_23 [3] */ 4647 FN_DU0_DG1, FN_LCDOUT9, FN_SCIFA0_TXD_C, FN_I2C3_SDA_D, 4648 FN_CC50_STATE9, 0, 0, 0, 4649 /* IP4_22_20 [3] */ 4650 FN_DU0_DG0, FN_LCDOUT8, FN_SCIFA0_RXD_C, FN_I2C3_SCL_D, 4651 FN_CC50_STATE8, 0, 0, 0, 4652 /* IP4_19_18 [2] */ 4653 FN_DU0_DR7, FN_LCDOUT23, FN_CC50_STATE7, 0, 4654 /* IP4_17_16 [2] */ 4655 FN_DU0_DR6, FN_LCDOUT22, FN_CC50_STATE6, 0, 4656 /* IP4_15_14 [2] */ 4657 FN_DU0_DR5, FN_LCDOUT21, FN_CC50_STATE5, 0, 4658 /* IP4_13_12 [2] */ 4659 FN_DU0_DR4, FN_LCDOUT20, FN_CC50_STATE4, 0, 4660 /* IP4_11_10 [2] */ 4661 FN_DU0_DR3, FN_LCDOUT19, FN_CC50_STATE3, 0, 4662 /* IP4_9_8 [2] */ 4663 FN_DU0_DR2, FN_LCDOUT18, FN_CC50_STATE2, 0, 4664 /* IP4_7_5 [3] */ 4665 FN_DU0_DR1, FN_LCDOUT17, FN_SCIF5_TXD_C, FN_I2C2_SDA_D, 4666 FN_CC50_STATE1, 0, 0, 0, 4667 /* IP4_4_2 [3] */ 4668 FN_DU0_DR0, FN_LCDOUT16, FN_SCIF5_RXD_C, FN_I2C2_SCL_D, 4669 FN_CC50_STATE0, 0, 0, 0, 4670 /* IP4_1_0 [2] */ 4671 FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK, FN_PWMFSW0, } 4672 }, 4673 { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32, 4674 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3, 2, 2, 2) { 4675 /* IP5_31_30 [2] */ 4676 FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS, FN_CC50_STATE27, 0, 4677 /* IP5_29_28 [2] */ 4678 FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_CC50_STATE26, 0, 4679 /* IP5_27_26 [2] */ 4680 FN_DU0_DOTCLKOUT0, FN_QCLK, FN_CC50_STATE25, 0, 4681 /* IP5_25_24 [2] */ 4682 FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_CC50_STATE24, 0, 4683 /* IP5_23_22 [2] */ 4684 FN_DU0_DB7, FN_LCDOUT7, FN_CC50_STATE23, 0, 4685 /* IP5_21_20 [2] */ 4686 FN_DU0_DB6, FN_LCDOUT6, FN_CC50_STATE22, 0, 4687 /* IP5_19_18 [2] */ 4688 FN_DU0_DB5, FN_LCDOUT5, FN_CC50_STATE21, 0, 4689 /* IP5_17_16 [2] */ 4690 FN_DU0_DB4, FN_LCDOUT4, FN_CC50_STATE20, 0, 4691 /* IP5_15_14 [2] */ 4692 FN_DU0_DB3, FN_LCDOUT3, FN_CC50_STATE19, 0, 4693 /* IP5_13_12 [2] */ 4694 FN_DU0_DB2, FN_LCDOUT2, FN_CC50_STATE18, 0, 4695 /* IP5_11_9 [3] */ 4696 FN_DU0_DB1, FN_LCDOUT1, FN_SCIFA4_TXD_C, FN_I2C4_SDA_D, 4697 FN_CAN0_TX_C, FN_CC50_STATE17, 0, 0, 4698 /* IP5_8_6 [3] */ 4699 FN_DU0_DB0, FN_LCDOUT0, FN_SCIFA4_RXD_C, FN_I2C4_SCL_D, 4700 FN_CAN0_RX_C, FN_CC50_STATE16, 0, 0, 4701 /* IP5_5_4 [2] */ 4702 FN_DU0_DG7, FN_LCDOUT15, FN_CC50_STATE15, 0, 4703 /* IP5_3_2 [2] */ 4704 FN_DU0_DG6, FN_LCDOUT14, FN_CC50_STATE14, 0, 4705 /* IP5_1_0 [2] */ 4706 FN_DU0_DG5, FN_LCDOUT13, FN_CC50_STATE13, 0, } 4707 }, 4708 { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32, 4709 3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2, 4710 2, 2) { 4711 /* IP6_31_29 [3] */ 4712 FN_ETH_MDIO, FN_VI0_G0, FN_MSIOF2_RXD_B, FN_IIC0_SCL_D, 4713 FN_AVB_TX_CLK, FN_ADIDATA, FN_AD_DI, 0, 4714 /* IP6_28_26 [3] */ 4715 FN_VI0_VSYNC_N, FN_SCIF0_TXD_B, FN_I2C0_SDA_C, 4716 FN_AUDIO_CLKOUT_B, FN_AVB_TX_EN, 0, 0, 0, 4717 /* IP6_25_23 [3] */ 4718 FN_VI0_HSYNC_N, FN_SCIF0_RXD_B, FN_I2C0_SCL_C, FN_IERX_C, 4719 FN_AVB_COL, 0, 0, 0, 4720 /* IP6_22_20 [3] */ 4721 FN_VI0_FIELD, FN_I2C3_SDA, FN_SCIFA5_TXD_C, FN_IECLK_C, 4722 FN_AVB_RX_ER, 0, 0, 0, 4723 /* IP6_19_17 [3] */ 4724 FN_VI0_CLKENB, FN_I2C3_SCL, FN_SCIFA5_RXD_C, FN_IETX_C, 4725 FN_AVB_RXD7, 0, 0, 0, 4726 /* IP6_16 [1] */ 4727 FN_VI0_DATA7_VI0_B7, FN_AVB_RXD6, 4728 /* IP6_15 [1] */ 4729 FN_VI0_DATA6_VI0_B6, FN_AVB_RXD5, 4730 /* IP6_14 [1] */ 4731 FN_VI0_DATA5_VI0_B5, FN_AVB_RXD4, 4732 /* IP6_13 [1] */ 4733 FN_VI0_DATA4_VI0_B4, FN_AVB_RXD3, 4734 /* IP6_12 [1] */ 4735 FN_VI0_DATA3_VI0_B3, FN_AVB_RXD2, 4736 /* IP6_11 [1] */ 4737 FN_VI0_DATA2_VI0_B2, FN_AVB_RXD1, 4738 /* IP6_10 [1] */ 4739 FN_VI0_DATA1_VI0_B1, FN_AVB_RXD0, 4740 /* IP6_9 [1] */ 4741 FN_VI0_DATA0_VI0_B0, FN_AVB_RX_DV, 4742 /* IP6_8 [1] */ 4743 FN_VI0_CLK, FN_AVB_RX_CLK, 4744 /* IP6_7_6 [2] */ 4745 FN_DU0_CDE, FN_QPOLB, FN_CC50_STATE31, 0, 4746 /* IP6_5_4 [2] */ 4747 FN_DU0_DISP, FN_QPOLA, FN_CC50_STATE30, 0, 4748 /* IP6_3_2 [2] */ 4749 FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CC50_STATE29, 4750 0, 4751 /* IP6_1_0 [2] */ 4752 FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE, FN_CC50_STATE28, 0, } 4753 }, 4754 { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32, 4755 1, 1, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) { 4756 /* IP7_31 [1] */ 4757 FN_DREQ0_N, FN_SCIFB1_RXD, 4758 /* IP7_30 [1] */ 4759 0, 0, 4760 /* IP7_29_27 [3] */ 4761 FN_ETH_TXD0, FN_VI0_R2, FN_SCIF3_RXD_B, FN_I2C4_SCL_E, 4762 FN_AVB_GTX_CLK, FN_SSI_WS6_B, 0, 0, 4763 /* IP7_26_24 [3] */ 4764 FN_ETH_MAGIC, FN_VI0_R1, FN_SCIF3_SCK_B, FN_AVB_TX_ER, 4765 FN_SSI_SCK6_B, 0, 0, 0, 4766 /* IP7_23_21 [3] */ 4767 FN_ETH_TX_EN, FN_VI0_R0, FN_SCIF2_TXD_C, FN_IIC1_SDA_D, 4768 FN_AVB_TXD7, FN_SSI_SDATA5_B, 0, 0, 4769 /* IP7_20_18 [3] */ 4770 FN_ETH_TXD1, FN_VI0_G7, FN_SCIF2_RXD_C, FN_IIC1_SCL_D, 4771 FN_AVB_TXD6, FN_SSI_WS5_B, 0, 0, 4772 /* IP7_17_15 [3] */ 4773 FN_ETH_REFCLK, FN_VI0_G6, FN_SCIF2_SCK_C, FN_AVB_TXD5, 4774 FN_SSI_SCK5_B, 0, 0, 0, 4775 /* IP7_14_12 [3] */ 4776 FN_ETH_LINK, FN_VI0_G5, FN_MSIOF2_SS2_B, FN_SCIF4_TXD_D, 4777 FN_AVB_TXD4, FN_ADICHS2, 0, 0, 4778 /* IP7_11_9 [3] */ 4779 FN_ETH_RXD1, FN_VI0_G4, FN_MSIOF2_SS1_B, FN_SCIF4_RXD_D, 4780 FN_AVB_TXD3, FN_ADICHS1, 0, 0, 4781 /* IP7_8_6 [3] */ 4782 FN_ETH_RXD0, FN_VI0_G3, FN_MSIOF2_SYNC_B, FN_CAN0_TX_B, 4783 FN_AVB_TXD2, FN_ADICHS0, FN_AD_NCS_N, 0, 4784 /* IP7_5_3 [3] */ 4785 FN_ETH_RX_ER, FN_VI0_G2, FN_MSIOF2_SCK_B, FN_CAN0_RX_B, 4786 FN_AVB_TXD1, FN_ADICLK, FN_AD_CLK, 0, 4787 /* IP7_2_0 [3] */ 4788 FN_ETH_CRS_DV, FN_VI0_G1, FN_MSIOF2_TXD_B, FN_IIC0_SDA_D, 4789 FN_AVB_TXD0, FN_ADICS_SAMP, FN_AD_DO, 0, } 4790 }, 4791 { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32, 4792 3, 3, 3, 3, 3, 2, 3, 3, 3, 3, 3) { 4793 /* IP8_31_29 [3] */ 4794 FN_MSIOF0_RXD, FN_SCIF5_RXD, FN_I2C2_SCL_C, FN_DU1_DR2, 4795 FN_RIF1_D0_B, FN_TS_SDEN_D, FN_FMCLK_C, FN_RDS_CLK, 4796 /* IP8_28_26 [3] */ 4797 FN_I2C1_SDA, FN_SCIF4_TXD, FN_IRQ5, FN_DU1_DR1, 4798 FN_RIF1_CLK_B, FN_TS_SCK_D, FN_BPFCLK_C, 0, 4799 /* IP8_25_23 [3] */ 4800 FN_I2C1_SCL, FN_SCIF4_RXD, FN_PWM5_B, FN_DU1_DR0, 4801 FN_RIF1_SYNC_B, FN_TS_SDATA_D, FN_TPUTO1_B, 0, 4802 /* IP8_22_20 [3] */ 4803 FN_I2C0_SDA, FN_SCIF0_TXD_C, FN_TPUTO0, FN_CAN_CLK, 4804 FN_DVC_MUTE, FN_CAN1_TX_D, 0, 0, 4805 /* IP8_19_17 [3] */ 4806 FN_I2C0_SCL, FN_SCIF0_RXD_C, FN_PWM5, FN_TCLK1_B, 4807 FN_AVB_GTXREFCLK, FN_CAN1_RX_D, FN_TPUTO0_B, 0, 4808 /* IP8_16_15 [2] */ 4809 FN_HSCIF0_HSCK, FN_SCIF_CLK_B, FN_AVB_CRS, FN_AUDIO_CLKC_B, 4810 /* IP8_14_12 [3] */ 4811 FN_HSCIF0_HRTS_N, FN_VI0_R7, FN_SCIF0_TXD_D, FN_I2C0_SDA_E, 4812 FN_AVB_PHY_INT, FN_SSI_SDATA8_B, 0, 0, 4813 /* IP8_11_9 [3] */ 4814 FN_HSCIF0_HCTS_N, FN_VI0_R6, FN_SCIF0_RXD_D, FN_I2C0_SCL_E, 4815 FN_AVB_MAGIC, FN_SSI_SDATA7_B, 0, 0, 4816 /* IP8_8_6 [3] */ 4817 FN_HSCIF0_HTX, FN_VI0_R5, FN_I2C1_SDA_C, FN_AUDIO_CLKB_B, 4818 FN_AVB_LINK, FN_SSI_WS78_B, 0, 0, 4819 /* IP8_5_3 [3] */ 4820 FN_HSCIF0_HRX, FN_VI0_R4, FN_I2C1_SCL_C, FN_AUDIO_CLKA_B, 4821 FN_AVB_MDIO, FN_SSI_SCK78_B, 0, 0, 4822 /* IP8_2_0 [3] */ 4823 FN_ETH_MDC, FN_VI0_R3, FN_SCIF3_TXD_B, FN_I2C4_SDA_E, 4824 FN_AVB_MDC, FN_SSI_SDATA6_B, 0, 0, } 4825 }, 4826 { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32, 4827 1, 3, 3, 3, 3, 2, 2, 3, 3, 3, 3, 3, 3) { 4828 /* IP9_31 [1] */ 4829 0, 0, 4830 /* IP9_30_28 [3] */ 4831 FN_SCIF1_SCK, FN_PWM3, FN_TCLK2, FN_DU1_DG5, 4832 FN_SSI_SDATA1_B, FN_CAN_TXCLK, FN_CC50_STATE34, 0, 4833 /* IP9_27_25 [3] */ 4834 FN_HSCIF1_HRTS_N, FN_SCIFA4_TXD, FN_IERX, FN_DU1_DG4, 4835 FN_SSI_WS1_B, FN_CAN_STEP0, FN_CC50_STATE33, 0, 4836 /* IP9_24_22 [3] */ 4837 FN_HSCIF1_HCTS_N, FN_SCIFA4_RXD, FN_IECLK, FN_DU1_DG3, 4838 FN_SSI_SCK1_B, FN_CAN_DEBUG_HW_TRIGGER, FN_CC50_STATE32, 0, 4839 /* IP9_21_19 [3] */ 4840 FN_HSCIF1_HSCK, FN_PWM2, FN_IETX, FN_DU1_DG2, 4841 FN_REMOCON_B, FN_SPEEDIN_B, FN_VSP_B, 0, 4842 /* IP9_18_17 [2] */ 4843 FN_HSCIF1_HTX, FN_I2C4_SDA, FN_TPUTO1, FN_DU1_DG1, 4844 /* IP9_16_15 [2] */ 4845 FN_HSCIF1_HRX, FN_I2C4_SCL, FN_PWM6, FN_DU1_DG0, 4846 /* IP9_14_12 [3] */ 4847 FN_MSIOF0_SS2, FN_SCIFA0_TXD, FN_TS_SPSYNC, FN_DU1_DR7, 4848 FN_RIF1_D1, FN_FMIN_B, FN_RDS_DATA_B, 0, 4849 /* IP9_11_9 [3] */ 4850 FN_MSIOF0_SS1, FN_SCIFA0_RXD, FN_TS_SDEN, FN_DU1_DR6, 4851 FN_RIF1_D0, FN_FMCLK_B, FN_RDS_CLK_B, 0, 4852 /* IP9_8_6 [3] */ 4853 FN_MSIOF0_SYNC, FN_PWM1, FN_TS_SCK, FN_DU1_DR5, 4854 FN_RIF1_CLK, FN_BPFCLK_B, 0, 0, 4855 /* IP9_5_3 [3] */ 4856 FN_MSIOF0_SCK, FN_IRQ0, FN_TS_SDATA, FN_DU1_DR4, 4857 FN_RIF1_SYNC, FN_TPUTO1_C, 0, 0, 4858 /* IP9_2_0 [3] */ 4859 FN_MSIOF0_TXD, FN_SCIF5_TXD, FN_I2C2_SDA_C, FN_DU1_DR3, 4860 FN_RIF1_D1_B, FN_TS_SPSYNC_D, FN_FMIN_C, FN_RDS_DATA, } 4861 }, 4862 { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32, 4863 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) { 4864 /* IP10_31_30 [2] */ 4865 FN_SSI_SCK5, FN_SCIFA3_SCK, FN_DU1_DOTCLKIN, FN_CAN_DEBUGOUT10, 4866 /* IP10_29_27 [3] */ 4867 FN_I2C2_SDA, FN_SCIFA5_TXD, FN_DU1_DB7, FN_AUDIO_CLKOUT_C, 4868 FN_CAN_DEBUGOUT9, 0, 0, 0, 4869 /* IP10_26_24 [3] */ 4870 FN_I2C2_SCL, FN_SCIFA5_RXD, FN_DU1_DB6, FN_AUDIO_CLKC_C, 4871 FN_SSI_SDATA4_B, FN_CAN_DEBUGOUT8, 0, 0, 4872 /* IP10_23_21 [3] */ 4873 FN_SCIF3_TXD, FN_I2C1_SDA_E, FN_FMIN_D, FN_DU1_DB5, 4874 FN_AUDIO_CLKB_C, FN_SSI_WS4_B, FN_CAN_DEBUGOUT7, FN_RDS_DATA_C, 4875 /* IP10_20_18 [3] */ 4876 FN_SCIF3_RXD, FN_I2C1_SCL_E, FN_FMCLK_D, FN_DU1_DB4, 4877 FN_AUDIO_CLKA_C, FN_SSI_SCK4_B, FN_CAN_DEBUGOUT6, FN_RDS_CLK_C, 4878 /* IP10_17_15 [3] */ 4879 FN_SCIF3_SCK, FN_IRQ2, FN_BPFCLK_D, FN_DU1_DB3, 4880 FN_SSI_SDATA9_B, FN_TANS2, FN_CAN_DEBUGOUT5, FN_CC50_OSCOUT, 4881 /* IP10_14_12 [3] */ 4882 FN_SCIF2_SCK, FN_IRQ1, FN_DU1_DB2, FN_SSI_WS9_B, 4883 FN_USB0_IDIN, FN_CAN_DEBUGOUT4, FN_CC50_STATE39, 0, 4884 /* IP10_11_9 [3] */ 4885 FN_SCIF2_TXD, FN_IIC1_SDA, FN_DU1_DB1, FN_SSI_SCK9_B, 4886 FN_USB0_OVC1, FN_CAN_DEBUGOUT3, FN_CC50_STATE38, 0, 4887 /* IP10_8_6 [3] */ 4888 FN_SCIF2_RXD, FN_IIC1_SCL, FN_DU1_DB0, FN_SSI_SDATA2_B, 4889 FN_USB0_EXTLP, FN_CAN_DEBUGOUT2, FN_CC50_STATE37, 0, 4890 /* IP10_5_3 [3] */ 4891 FN_SCIF1_TXD, FN_IIC0_SDA, FN_DU1_DG7, FN_SSI_WS2_B, 4892 FN_CAN_DEBUGOUT1, FN_CC50_STATE36, 0, 0, 4893 /* IP10_2_0 [3] */ 4894 FN_SCIF1_RXD, FN_IIC0_SCL, FN_DU1_DG6, FN_SSI_SCK2_B, 4895 FN_CAN_DEBUGOUT0, FN_CC50_STATE35, 0, 0, } 4896 }, 4897 { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32, 4898 2, 3, 3, 3, 3, 2, 2, 3, 3, 2, 3, 3) { 4899 /* IP11_31_30 [2] */ 4900 0, 0, 0, 0, 4901 /* IP11_29_27 [3] */ 4902 FN_SSI_SDATA0, FN_MSIOF1_SCK_B, FN_PWM0_B, FN_ADICLK_B, 4903 FN_AD_CLK_B, 0, 0, 0, 4904 /* IP11_26_24 [3] */ 4905 FN_SSI_WS0129, FN_MSIOF1_TXD_B, FN_SCIF5_TXD_D, FN_ADICS_SAMP_B, 4906 FN_AD_DO_B, 0, 0, 0, 4907 /* IP11_23_21 [3] */ 4908 FN_SSI_SCK0129, FN_MSIOF1_RXD_B, FN_SCIF5_RXD_D, FN_ADIDATA_B, 4909 FN_AD_DI_B, FN_PCMWE_N, 0, 0, 4910 /* IP11_20_18 [3] */ 4911 FN_SSI_SDATA7, FN_SCIFA2_TXD_B, FN_IRQ8, FN_AUDIO_CLKA_D, 4912 FN_CAN_CLK_D, FN_PCMOE_N, 0, 0, 4913 /* IP11_17_16 [2] */ 4914 FN_SSI_WS78, FN_SCIFA2_RXD_B, FN_IIC0_SCL_C, FN_DU1_CDE, 4915 /* IP11_15_14 [2] */ 4916 FN_SSI_SCK78, FN_SCIFA2_SCK_B, FN_IIC0_SDA_C, FN_DU1_DISP, 4917 /* IP11_13_11 [3] */ 4918 FN_SSI_SDATA6, FN_SCIFA1_TXD_B, FN_I2C4_SDA_C, 4919 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_CAN_DEBUGOUT15, 0, 0, 0, 4920 /* IP11_10_8 [3] */ 4921 FN_SSI_WS6, FN_SCIFA1_RXD_B, FN_I2C4_SCL_C, 4922 FN_DU1_EXVSYNC_DU1_VSYNC, FN_CAN_DEBUGOUT14, 0, 0, 0, 4923 /* IP11_7_6 [2] */ 4924 FN_SSI_SCK6, FN_SCIFA1_SCK_B, FN_DU1_EXHSYNC_DU1_HSYNC, 4925 FN_CAN_DEBUGOUT13, 4926 /* IP11_5_3 [3] */ 4927 FN_SSI_SDATA5, FN_SCIFA3_TXD, FN_I2C3_SDA_C, FN_DU1_DOTCLKOUT1, 4928 FN_CAN_DEBUGOUT12, 0, 0, 0, 4929 /* IP11_2_0 [3] */ 4930 FN_SSI_WS5, FN_SCIFA3_RXD, FN_I2C3_SCL_C, FN_DU1_DOTCLKOUT0, 4931 FN_CAN_DEBUGOUT11, 0, 0, 0, } 4932 }, 4933 { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32, 4934 2, 3, 3, 3, 3, 3, 2, 2, 2, 3, 3, 3) { 4935 /* IP12_31_30 [2] */ 4936 0, 0, 0, 0, 4937 /* IP12_29_27 [3] */ 4938 FN_SSI_SCK2, FN_HSCIF1_HTX_B, FN_VI1_DATA2, FN_MDATA, 4939 FN_ATAWR0_N, FN_ETH_RXD1_B, 0, 0, 4940 /* IP12_26_24 [3] */ 4941 FN_SSI_SDATA1, FN_HSCIF1_HRX_B, FN_VI1_DATA1, FN_SDATA, 4942 FN_ATAG0_N, FN_ETH_RXD0_B, 0, 0, 4943 /* IP12_23_21 [3] */ 4944 FN_SSI_WS1, FN_SCIF1_TXD_B, FN_IIC1_SDA_C, FN_VI1_DATA0, 4945 FN_CAN0_TX_D, FN_AVB_AVTP_MATCH, FN_ETH_RX_ER_B, 0, 4946 /* IP12_20_18 [3] */ 4947 FN_SSI_SCK1, FN_SCIF1_RXD_B, FN_IIC1_SCL_C, FN_VI1_CLK, 4948 FN_CAN0_RX_D, FN_AVB_AVTP_CAPTURE, FN_ETH_CRS_DV_B, 0, 4949 /* IP12_17_15 [3] */ 4950 FN_SSI_SDATA8, FN_SCIF1_SCK_B, FN_PWM1_B, FN_IRQ9, 4951 FN_REMOCON, FN_DACK2, FN_ETH_MDIO_B, 0, 4952 /* IP12_14_13 [2] */ 4953 FN_SSI_SDATA4, FN_MLB_DAT, FN_IERX_B, FN_IRD_SCK, 4954 /* IP12_12_11 [2] */ 4955 FN_SSI_WS4, FN_MLB_SIG, FN_IECLK_B, FN_IRD_RX, 4956 /* IP12_10_9 [2] */ 4957 FN_SSI_SCK4, FN_MLB_CLK, FN_IETX_B, FN_IRD_TX, 4958 /* IP12_8_6 [3] */ 4959 FN_SSI_SDATA3, FN_MSIOF1_SS2_B, FN_SCIFA1_TXD_C, FN_ADICHS2_B, 4960 FN_CAN1_TX_C, FN_DREQ2_N, 0, 0, 4961 /* IP12_5_3 [3] */ 4962 FN_SSI_WS34, FN_MSIOF1_SS1_B, FN_SCIFA1_RXD_C, FN_ADICHS1_B, 4963 FN_CAN1_RX_C, FN_DACK1_B, 0, 0, 4964 /* IP12_2_0 [3] */ 4965 FN_SSI_SCK34, FN_MSIOF1_SYNC_B, FN_SCIFA1_SCK_C, FN_ADICHS0_B, 4966 FN_AD_NCS_N_B, FN_DREQ1_N_B, 0, 0, } 4967 }, 4968 { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32, 4969 1, 1, 1, 1, 1, 3, 3, 3, 3, 3, 3, 3, 3, 3) { 4970 /* IP13_31 [1] */ 4971 0, 0, 4972 /* IP13_30 [1] */ 4973 0, 0, 4974 /* IP13_29 [1] */ 4975 0, 0, 4976 /* IP13_28 [1] */ 4977 0, 0, 4978 /* IP13_27 [1] */ 4979 0, 0, 4980 /* IP13_26_24 [3] */ 4981 FN_AUDIO_CLKOUT, FN_I2C4_SDA_B, FN_SCIFA5_TXD_D, FN_VI1_VSYNC_N, 4982 FN_TS_SPSYNC_C, FN_RIF0_D1_B, FN_FMIN_E, FN_RDS_DATA_D, 4983 /* IP13_23_21 [3] */ 4984 FN_AUDIO_CLKC, FN_I2C4_SCL_B, FN_SCIFA5_RXD_D, FN_VI1_HSYNC_N, 4985 FN_TS_SDEN_C, FN_RIF0_D0_B, FN_FMCLK_E, FN_RDS_CLK_D, 4986 /* IP13_20_18 [3] */ 4987 FN_AUDIO_CLKB, FN_I2C0_SDA_B, FN_SCIFA4_TXD_D, FN_VI1_FIELD, 4988 FN_TS_SCK_C, FN_RIF0_CLK_B, FN_BPFCLK_E, FN_ETH_MDC_B, 4989 /* IP13_17_15 [3] */ 4990 FN_AUDIO_CLKA, FN_I2C0_SCL_B, FN_SCIFA4_RXD_D, FN_VI1_CLKENB, 4991 FN_TS_SDATA_C, FN_RIF0_SYNC_B, FN_ETH_TXD0_B, 0, 4992 /* IP13_14_12 [3] */ 4993 FN_SSI_SDATA9, FN_SCIF2_TXD_B, FN_I2C3_SDA_E, FN_VI1_DATA7, 4994 FN_ATADIR0_N, FN_ETH_MAGIC_B, 0, 0, 4995 /* IP13_11_9 [3] */ 4996 FN_SSI_WS9, FN_SCIF2_RXD_B, FN_I2C3_SCL_E, FN_VI1_DATA6, 4997 FN_ATARD0_N, FN_ETH_TX_EN_B, 0, 0, 4998 /* IP13_8_6 [3] */ 4999 FN_SSI_SCK9, FN_SCIF2_SCK_B, FN_PWM2_B, FN_VI1_DATA5, 5000 FN_MTS_N, FN_EX_WAIT1, FN_ETH_TXD1_B, 0, 5001 /* IP13_5_3 [2] */ 5002 FN_SSI_SDATA2, FN_HSCIF1_HRTS_N_B, FN_SCIFA0_TXD_D, 5003 FN_VI1_DATA4, FN_STM_N, FN_ATACS10_N, FN_ETH_REFCLK_B, 0, 5004 /* IP13_2_0 [3] */ 5005 FN_SSI_WS2, FN_HSCIF1_HCTS_N_B, FN_SCIFA0_RXD_D, FN_VI1_DATA3, 5006 FN_SCKZ, FN_ATACS00_N, FN_ETH_LINK_B, 0, } 5007 }, 5008 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32, 5009 2, 1, 2, 3, 1, 1, 1, 1, 1, 1, 3, 3, 3, 3, 3, 5010 2, 1) { 5011 /* SEL_ADG [2] */ 5012 FN_SEL_ADG_0, FN_SEL_ADG_1, FN_SEL_ADG_2, FN_SEL_ADG_3, 5013 /* SEL_ADI [1] */ 5014 FN_SEL_ADI_0, FN_SEL_ADI_1, 5015 /* SEL_CAN [2] */ 5016 FN_SEL_CAN_0, FN_SEL_CAN_1, FN_SEL_CAN_2, FN_SEL_CAN_3, 5017 /* SEL_DARC [3] */ 5018 FN_SEL_DARC_0, FN_SEL_DARC_1, FN_SEL_DARC_2, FN_SEL_DARC_3, 5019 FN_SEL_DARC_4, 0, 0, 0, 5020 /* SEL_DR0 [1] */ 5021 FN_SEL_DR0_0, FN_SEL_DR0_1, 5022 /* SEL_DR1 [1] */ 5023 FN_SEL_DR1_0, FN_SEL_DR1_1, 5024 /* SEL_DR2 [1] */ 5025 FN_SEL_DR2_0, FN_SEL_DR2_1, 5026 /* SEL_DR3 [1] */ 5027 FN_SEL_DR3_0, FN_SEL_DR3_1, 5028 /* SEL_ETH [1] */ 5029 FN_SEL_ETH_0, FN_SEL_ETH_1, 5030 /* SLE_FSN [1] */ 5031 FN_SEL_FSN_0, FN_SEL_FSN_1, 5032 /* SEL_IC200 [3] */ 5033 FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2, FN_SEL_I2C00_3, 5034 FN_SEL_I2C00_4, 0, 0, 0, 5035 /* SEL_I2C01 [3] */ 5036 FN_SEL_I2C01_0, FN_SEL_I2C01_1, FN_SEL_I2C01_2, FN_SEL_I2C01_3, 5037 FN_SEL_I2C01_4, 0, 0, 0, 5038 /* SEL_I2C02 [3] */ 5039 FN_SEL_I2C02_0, FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3, 5040 FN_SEL_I2C02_4, 0, 0, 0, 5041 /* SEL_I2C03 [3] */ 5042 FN_SEL_I2C03_0, FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3, 5043 FN_SEL_I2C03_4, 0, 0, 0, 5044 /* SEL_I2C04 [3] */ 5045 FN_SEL_I2C04_0, FN_SEL_I2C04_1, FN_SEL_I2C04_2, FN_SEL_I2C04_3, 5046 FN_SEL_I2C04_4, 0, 0, 0, 5047 /* SEL_IIC00 [2] */ 5048 FN_SEL_IIC00_0, FN_SEL_IIC00_1, FN_SEL_IIC00_2, FN_SEL_IIC00_3, 5049 /* SEL_AVB [1] */ 5050 FN_SEL_AVB_0, FN_SEL_AVB_1, } 5051 }, 5052 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32, 5053 2, 2, 1, 1, 1, 1, 1, 1, 2, 2, 1, 1, 2, 2, 1, 1, 5054 2, 2, 2, 1, 1, 2) { 5055 /* SEL_IEB [2] */ 5056 FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0, 5057 /* SEL_IIC0 [2] */ 5058 FN_SEL_IIC01_0, FN_SEL_IIC01_1, FN_SEL_IIC01_2, FN_SEL_IIC01_3, 5059 /* SEL_LBS [1] */ 5060 FN_SEL_LBS_0, FN_SEL_LBS_1, 5061 /* SEL_MSI1 [1] */ 5062 FN_SEL_MSI1_0, FN_SEL_MSI1_1, 5063 /* SEL_MSI2 [1] */ 5064 FN_SEL_MSI2_0, FN_SEL_MSI2_1, 5065 /* SEL_RAD [1] */ 5066 FN_SEL_RAD_0, FN_SEL_RAD_1, 5067 /* SEL_RCN [1] */ 5068 FN_SEL_RCN_0, FN_SEL_RCN_1, 5069 /* SEL_RSP [1] */ 5070 FN_SEL_RSP_0, FN_SEL_RSP_1, 5071 /* SEL_SCIFA0 [2] */ 5072 FN_SEL_SCIFA0_0, FN_SEL_SCIFA0_1, FN_SEL_SCIFA0_2, 5073 FN_SEL_SCIFA0_3, 5074 /* SEL_SCIFA1 [2] */ 5075 FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0, 5076 /* SEL_SCIFA2 [1] */ 5077 FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, 5078 /* SEL_SCIFA3 [1] */ 5079 FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, 5080 /* SEL_SCIFA4 [2] */ 5081 FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 5082 FN_SEL_SCIFA4_3, 5083 /* SEL_SCIFA5 [2] */ 5084 FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 5085 FN_SEL_SCIFA5_3, 5086 /* SEL_SPDM [1] */ 5087 FN_SEL_SPDM_0, FN_SEL_SPDM_1, 5088 /* SEL_TMU [1] */ 5089 FN_SEL_TMU_0, FN_SEL_TMU_1, 5090 /* SEL_TSIF0 [2] */ 5091 FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3, 5092 /* SEL_CAN0 [2] */ 5093 FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3, 5094 /* SEL_CAN1 [2] */ 5095 FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3, 5096 /* SEL_HSCIF0 [1] */ 5097 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, 5098 /* SEL_HSCIF1 [1] */ 5099 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, 5100 /* SEL_RDS [2] */ 5101 FN_SEL_RDS_0, FN_SEL_RDS_1, FN_SEL_RDS_2, FN_SEL_RDS_3, } 5102 }, 5103 { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32, 5104 2, 2, 2, 1, 3, 2, 1, 1, 1, 1, 1, 1, 1, 1, 5105 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) { 5106 /* SEL_SCIF0 [2] */ 5107 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3, 5108 /* SEL_SCIF1 [2] */ 5109 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0, 5110 /* SEL_SCIF2 [2] */ 5111 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, 0, 5112 /* SEL_SCIF3 [1] */ 5113 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, 5114 /* SEL_SCIF4 [3] */ 5115 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3, 5116 FN_SEL_SCIF4_4, 0, 0, 0, 5117 /* SEL_SCIF5 [2] */ 5118 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3, 5119 /* SEL_SSI1 [1] */ 5120 FN_SEL_SSI1_0, FN_SEL_SSI1_1, 5121 /* SEL_SSI2 [1] */ 5122 FN_SEL_SSI2_0, FN_SEL_SSI2_1, 5123 /* SEL_SSI4 [1] */ 5124 FN_SEL_SSI4_0, FN_SEL_SSI4_1, 5125 /* SEL_SSI5 [1] */ 5126 FN_SEL_SSI5_0, FN_SEL_SSI5_1, 5127 /* SEL_SSI6 [1] */ 5128 FN_SEL_SSI6_0, FN_SEL_SSI6_1, 5129 /* SEL_SSI7 [1] */ 5130 FN_SEL_SSI7_0, FN_SEL_SSI7_1, 5131 /* SEL_SSI8 [1] */ 5132 FN_SEL_SSI8_0, FN_SEL_SSI8_1, 5133 /* SEL_SSI9 [1] */ 5134 FN_SEL_SSI9_0, FN_SEL_SSI9_1, 5135 /* RESERVED [1] */ 5136 0, 0, 5137 /* RESERVED [1] */ 5138 0, 0, 5139 /* RESERVED [1] */ 5140 0, 0, 5141 /* RESERVED [1] */ 5142 0, 0, 5143 /* RESERVED [1] */ 5144 0, 0, 5145 /* RESERVED [1] */ 5146 0, 0, 5147 /* RESERVED [1] */ 5148 0, 0, 5149 /* RESERVED [1] */ 5150 0, 0, 5151 /* RESERVED [1] */ 5152 0, 0, 5153 /* RESERVED [1] */ 5154 0, 0, 5155 /* RESERVED [1] */ 5156 0, 0, 5157 /* RESERVED [1] */ 5158 0, 0, } 5159 }, 5160 { }, 5161}; 5162 5163const struct sh_pfc_soc_info r8a7794_pinmux_info = { 5164 .name = "r8a77940_pfc", 5165 .unlock_reg = 0xe6060000, /* PMMR */ 5166 5167 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END }, 5168 5169 .pins = pinmux_pins, 5170 .nr_pins = ARRAY_SIZE(pinmux_pins), 5171 .groups = pinmux_groups, 5172 .nr_groups = ARRAY_SIZE(pinmux_groups), 5173 .functions = pinmux_functions, 5174 .nr_functions = ARRAY_SIZE(pinmux_functions), 5175 5176 .cfg_regs = pinmux_config_regs, 5177 5178 .pinmux_data = pinmux_data, 5179 .pinmux_data_size = ARRAY_SIZE(pinmux_data), 5180};