at v4.5 24 kB view raw
1/* 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved. 3 * 4 * This software is available to you under a choice of one of two 5 * licenses. You may choose to be licensed under the terms of the GNU 6 * General Public License (GPL) Version 2, available from the file 7 * COPYING in the main directory of this source tree, or the 8 * OpenIB.org BSD license below: 9 * 10 * Redistribution and use in source and binary forms, with or 11 * without modification, are permitted provided that the following 12 * conditions are met: 13 * 14 * - Redistributions of source code must retain the above 15 * copyright notice, this list of conditions and the following 16 * disclaimer. 17 * 18 * - Redistributions in binary form must reproduce the above 19 * copyright notice, this list of conditions and the following 20 * disclaimer in the documentation and/or other materials 21 * provided with the distribution. 22 * 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30 * SOFTWARE. 31 */ 32 33#ifndef MLX5_DRIVER_H 34#define MLX5_DRIVER_H 35 36#include <linux/kernel.h> 37#include <linux/completion.h> 38#include <linux/pci.h> 39#include <linux/spinlock_types.h> 40#include <linux/semaphore.h> 41#include <linux/slab.h> 42#include <linux/vmalloc.h> 43#include <linux/radix-tree.h> 44 45#include <linux/mlx5/device.h> 46#include <linux/mlx5/doorbell.h> 47 48enum { 49 MLX5_BOARD_ID_LEN = 64, 50 MLX5_MAX_NAME_LEN = 16, 51}; 52 53enum { 54 /* one minute for the sake of bringup. Generally, commands must always 55 * complete and we may need to increase this timeout value 56 */ 57 MLX5_CMD_TIMEOUT_MSEC = 7200 * 1000, 58 MLX5_CMD_WQ_MAX_NAME = 32, 59}; 60 61enum { 62 CMD_OWNER_SW = 0x0, 63 CMD_OWNER_HW = 0x1, 64 CMD_STATUS_SUCCESS = 0, 65}; 66 67enum mlx5_sqp_t { 68 MLX5_SQP_SMI = 0, 69 MLX5_SQP_GSI = 1, 70 MLX5_SQP_IEEE_1588 = 2, 71 MLX5_SQP_SNIFFER = 3, 72 MLX5_SQP_SYNC_UMR = 4, 73}; 74 75enum { 76 MLX5_MAX_PORTS = 2, 77}; 78 79enum { 80 MLX5_EQ_VEC_PAGES = 0, 81 MLX5_EQ_VEC_CMD = 1, 82 MLX5_EQ_VEC_ASYNC = 2, 83 MLX5_EQ_VEC_COMP_BASE, 84}; 85 86enum { 87 MLX5_MAX_IRQ_NAME = 32 88}; 89 90enum { 91 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16, 92 MLX5_ATOMIC_MODE_CX = 2 << 16, 93 MLX5_ATOMIC_MODE_8B = 3 << 16, 94 MLX5_ATOMIC_MODE_16B = 4 << 16, 95 MLX5_ATOMIC_MODE_32B = 5 << 16, 96 MLX5_ATOMIC_MODE_64B = 6 << 16, 97 MLX5_ATOMIC_MODE_128B = 7 << 16, 98 MLX5_ATOMIC_MODE_256B = 8 << 16, 99}; 100 101enum { 102 MLX5_REG_PCAP = 0x5001, 103 MLX5_REG_PMTU = 0x5003, 104 MLX5_REG_PTYS = 0x5004, 105 MLX5_REG_PAOS = 0x5006, 106 MLX5_REG_PFCC = 0x5007, 107 MLX5_REG_PPCNT = 0x5008, 108 MLX5_REG_PMAOS = 0x5012, 109 MLX5_REG_PUDE = 0x5009, 110 MLX5_REG_PMPE = 0x5010, 111 MLX5_REG_PELC = 0x500e, 112 MLX5_REG_PVLC = 0x500f, 113 MLX5_REG_PMLP = 0, /* TBD */ 114 MLX5_REG_NODE_DESC = 0x6001, 115 MLX5_REG_HOST_ENDIANNESS = 0x7004, 116}; 117 118enum { 119 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0, 120 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1, 121}; 122 123enum mlx5_page_fault_resume_flags { 124 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0, 125 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1, 126 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2, 127 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7, 128}; 129 130enum dbg_rsc_type { 131 MLX5_DBG_RSC_QP, 132 MLX5_DBG_RSC_EQ, 133 MLX5_DBG_RSC_CQ, 134}; 135 136struct mlx5_field_desc { 137 struct dentry *dent; 138 int i; 139}; 140 141struct mlx5_rsc_debug { 142 struct mlx5_core_dev *dev; 143 void *object; 144 enum dbg_rsc_type type; 145 struct dentry *root; 146 struct mlx5_field_desc fields[0]; 147}; 148 149enum mlx5_dev_event { 150 MLX5_DEV_EVENT_SYS_ERROR, 151 MLX5_DEV_EVENT_PORT_UP, 152 MLX5_DEV_EVENT_PORT_DOWN, 153 MLX5_DEV_EVENT_PORT_INITIALIZED, 154 MLX5_DEV_EVENT_LID_CHANGE, 155 MLX5_DEV_EVENT_PKEY_CHANGE, 156 MLX5_DEV_EVENT_GUID_CHANGE, 157 MLX5_DEV_EVENT_CLIENT_REREG, 158}; 159 160enum mlx5_port_status { 161 MLX5_PORT_UP = 1, 162 MLX5_PORT_DOWN = 2, 163}; 164 165struct mlx5_uuar_info { 166 struct mlx5_uar *uars; 167 int num_uars; 168 int num_low_latency_uuars; 169 unsigned long *bitmap; 170 unsigned int *count; 171 struct mlx5_bf *bfs; 172 173 /* 174 * protect uuar allocation data structs 175 */ 176 struct mutex lock; 177 u32 ver; 178}; 179 180struct mlx5_bf { 181 void __iomem *reg; 182 void __iomem *regreg; 183 int buf_size; 184 struct mlx5_uar *uar; 185 unsigned long offset; 186 int need_lock; 187 /* protect blue flame buffer selection when needed 188 */ 189 spinlock_t lock; 190 191 /* serialize 64 bit writes when done as two 32 bit accesses 192 */ 193 spinlock_t lock32; 194 int uuarn; 195}; 196 197struct mlx5_cmd_first { 198 __be32 data[4]; 199}; 200 201struct mlx5_cmd_msg { 202 struct list_head list; 203 struct cache_ent *cache; 204 u32 len; 205 struct mlx5_cmd_first first; 206 struct mlx5_cmd_mailbox *next; 207}; 208 209struct mlx5_cmd_debug { 210 struct dentry *dbg_root; 211 struct dentry *dbg_in; 212 struct dentry *dbg_out; 213 struct dentry *dbg_outlen; 214 struct dentry *dbg_status; 215 struct dentry *dbg_run; 216 void *in_msg; 217 void *out_msg; 218 u8 status; 219 u16 inlen; 220 u16 outlen; 221}; 222 223struct cache_ent { 224 /* protect block chain allocations 225 */ 226 spinlock_t lock; 227 struct list_head head; 228}; 229 230struct cmd_msg_cache { 231 struct cache_ent large; 232 struct cache_ent med; 233 234}; 235 236struct mlx5_cmd_stats { 237 u64 sum; 238 u64 n; 239 struct dentry *root; 240 struct dentry *avg; 241 struct dentry *count; 242 /* protect command average calculations */ 243 spinlock_t lock; 244}; 245 246struct mlx5_cmd { 247 void *cmd_alloc_buf; 248 dma_addr_t alloc_dma; 249 int alloc_size; 250 void *cmd_buf; 251 dma_addr_t dma; 252 u16 cmdif_rev; 253 u8 log_sz; 254 u8 log_stride; 255 int max_reg_cmds; 256 int events; 257 u32 __iomem *vector; 258 259 /* protect command queue allocations 260 */ 261 spinlock_t alloc_lock; 262 263 /* protect token allocations 264 */ 265 spinlock_t token_lock; 266 u8 token; 267 unsigned long bitmask; 268 char wq_name[MLX5_CMD_WQ_MAX_NAME]; 269 struct workqueue_struct *wq; 270 struct semaphore sem; 271 struct semaphore pages_sem; 272 int mode; 273 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS]; 274 struct pci_pool *pool; 275 struct mlx5_cmd_debug dbg; 276 struct cmd_msg_cache cache; 277 int checksum_disabled; 278 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX]; 279}; 280 281struct mlx5_port_caps { 282 int gid_table_len; 283 int pkey_table_len; 284 u8 ext_port_cap; 285}; 286 287struct mlx5_cmd_mailbox { 288 void *buf; 289 dma_addr_t dma; 290 struct mlx5_cmd_mailbox *next; 291}; 292 293struct mlx5_buf_list { 294 void *buf; 295 dma_addr_t map; 296}; 297 298struct mlx5_buf { 299 struct mlx5_buf_list direct; 300 int npages; 301 int size; 302 u8 page_shift; 303}; 304 305struct mlx5_eq { 306 struct mlx5_core_dev *dev; 307 __be32 __iomem *doorbell; 308 u32 cons_index; 309 struct mlx5_buf buf; 310 int size; 311 unsigned int irqn; 312 u8 eqn; 313 int nent; 314 u64 mask; 315 struct list_head list; 316 int index; 317 struct mlx5_rsc_debug *dbg; 318}; 319 320struct mlx5_core_psv { 321 u32 psv_idx; 322 struct psv_layout { 323 u32 pd; 324 u16 syndrome; 325 u16 reserved; 326 u16 bg; 327 u16 app_tag; 328 u32 ref_tag; 329 } psv; 330}; 331 332struct mlx5_core_sig_ctx { 333 struct mlx5_core_psv psv_memory; 334 struct mlx5_core_psv psv_wire; 335 struct ib_sig_err err_item; 336 bool sig_status_checked; 337 bool sig_err_exists; 338 u32 sigerr_count; 339}; 340 341struct mlx5_core_mr { 342 u64 iova; 343 u64 size; 344 u32 key; 345 u32 pd; 346}; 347 348enum mlx5_res_type { 349 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP, 350 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ, 351 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ, 352 MLX5_RES_SRQ = 3, 353 MLX5_RES_XSRQ = 4, 354}; 355 356struct mlx5_core_rsc_common { 357 enum mlx5_res_type res; 358 atomic_t refcount; 359 struct completion free; 360}; 361 362struct mlx5_core_srq { 363 struct mlx5_core_rsc_common common; /* must be first */ 364 u32 srqn; 365 int max; 366 int max_gs; 367 int max_avail_gather; 368 int wqe_shift; 369 void (*event) (struct mlx5_core_srq *, enum mlx5_event); 370 371 atomic_t refcount; 372 struct completion free; 373}; 374 375struct mlx5_eq_table { 376 void __iomem *update_ci; 377 void __iomem *update_arm_ci; 378 struct list_head comp_eqs_list; 379 struct mlx5_eq pages_eq; 380 struct mlx5_eq async_eq; 381 struct mlx5_eq cmd_eq; 382 int num_comp_vectors; 383 /* protect EQs list 384 */ 385 spinlock_t lock; 386}; 387 388struct mlx5_uar { 389 u32 index; 390 struct list_head bf_list; 391 unsigned free_bf_bmap; 392 void __iomem *bf_map; 393 void __iomem *map; 394}; 395 396 397struct mlx5_core_health { 398 struct health_buffer __iomem *health; 399 __be32 __iomem *health_counter; 400 struct timer_list timer; 401 u32 prev; 402 int miss_counter; 403 bool sick; 404 struct workqueue_struct *wq; 405 struct work_struct work; 406}; 407 408struct mlx5_cq_table { 409 /* protect radix tree 410 */ 411 spinlock_t lock; 412 struct radix_tree_root tree; 413}; 414 415struct mlx5_qp_table { 416 /* protect radix tree 417 */ 418 spinlock_t lock; 419 struct radix_tree_root tree; 420}; 421 422struct mlx5_srq_table { 423 /* protect radix tree 424 */ 425 spinlock_t lock; 426 struct radix_tree_root tree; 427}; 428 429struct mlx5_mr_table { 430 /* protect radix tree 431 */ 432 rwlock_t lock; 433 struct radix_tree_root tree; 434}; 435 436struct mlx5_vf_context { 437 int enabled; 438}; 439 440struct mlx5_core_sriov { 441 struct mlx5_vf_context *vfs_ctx; 442 int num_vfs; 443 int enabled_vfs; 444}; 445 446struct mlx5_irq_info { 447 cpumask_var_t mask; 448 char name[MLX5_MAX_IRQ_NAME]; 449}; 450 451struct mlx5_eswitch; 452 453struct mlx5_priv { 454 char name[MLX5_MAX_NAME_LEN]; 455 struct mlx5_eq_table eq_table; 456 struct msix_entry *msix_arr; 457 struct mlx5_irq_info *irq_info; 458 struct mlx5_uuar_info uuari; 459 MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock); 460 461 struct io_mapping *bf_mapping; 462 463 /* pages stuff */ 464 struct workqueue_struct *pg_wq; 465 struct rb_root page_root; 466 int fw_pages; 467 atomic_t reg_pages; 468 struct list_head free_list; 469 int vfs_pages; 470 471 struct mlx5_core_health health; 472 473 struct mlx5_srq_table srq_table; 474 475 /* start: qp staff */ 476 struct mlx5_qp_table qp_table; 477 struct dentry *qp_debugfs; 478 struct dentry *eq_debugfs; 479 struct dentry *cq_debugfs; 480 struct dentry *cmdif_debugfs; 481 /* end: qp staff */ 482 483 /* start: cq staff */ 484 struct mlx5_cq_table cq_table; 485 /* end: cq staff */ 486 487 /* start: mr staff */ 488 struct mlx5_mr_table mr_table; 489 /* end: mr staff */ 490 491 /* start: alloc staff */ 492 /* protect buffer alocation according to numa node */ 493 struct mutex alloc_mutex; 494 int numa_node; 495 496 struct mutex pgdir_mutex; 497 struct list_head pgdir_list; 498 /* end: alloc staff */ 499 struct dentry *dbg_root; 500 501 /* protect mkey key part */ 502 spinlock_t mkey_lock; 503 u8 mkey_key; 504 505 struct list_head dev_list; 506 struct list_head ctx_list; 507 spinlock_t ctx_lock; 508 509 struct mlx5_eswitch *eswitch; 510 struct mlx5_core_sriov sriov; 511 unsigned long pci_dev_data; 512 struct mlx5_flow_root_namespace *root_ns; 513 struct mlx5_flow_root_namespace *fdb_root_ns; 514}; 515 516enum mlx5_device_state { 517 MLX5_DEVICE_STATE_UP, 518 MLX5_DEVICE_STATE_INTERNAL_ERROR, 519}; 520 521enum mlx5_interface_state { 522 MLX5_INTERFACE_STATE_DOWN, 523 MLX5_INTERFACE_STATE_UP, 524}; 525 526enum mlx5_pci_status { 527 MLX5_PCI_STATUS_DISABLED, 528 MLX5_PCI_STATUS_ENABLED, 529}; 530 531struct mlx5_core_dev { 532 struct pci_dev *pdev; 533 /* sync pci state */ 534 struct mutex pci_status_mutex; 535 enum mlx5_pci_status pci_status; 536 u8 rev_id; 537 char board_id[MLX5_BOARD_ID_LEN]; 538 struct mlx5_cmd cmd; 539 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS]; 540 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 541 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)]; 542 phys_addr_t iseg_base; 543 struct mlx5_init_seg __iomem *iseg; 544 enum mlx5_device_state state; 545 /* sync interface state */ 546 struct mutex intf_state_mutex; 547 enum mlx5_interface_state interface_state; 548 void (*event) (struct mlx5_core_dev *dev, 549 enum mlx5_dev_event event, 550 unsigned long param); 551 struct mlx5_priv priv; 552 struct mlx5_profile *profile; 553 atomic_t num_qps; 554 u32 issi; 555}; 556 557struct mlx5_db { 558 __be32 *db; 559 union { 560 struct mlx5_db_pgdir *pgdir; 561 struct mlx5_ib_user_db_page *user_page; 562 } u; 563 dma_addr_t dma; 564 int index; 565}; 566 567enum { 568 MLX5_DB_PER_PAGE = PAGE_SIZE / L1_CACHE_BYTES, 569}; 570 571enum { 572 MLX5_COMP_EQ_SIZE = 1024, 573}; 574 575enum { 576 MLX5_PTYS_IB = 1 << 0, 577 MLX5_PTYS_EN = 1 << 2, 578}; 579 580struct mlx5_db_pgdir { 581 struct list_head list; 582 DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE); 583 __be32 *db_page; 584 dma_addr_t db_dma; 585}; 586 587typedef void (*mlx5_cmd_cbk_t)(int status, void *context); 588 589struct mlx5_cmd_work_ent { 590 struct mlx5_cmd_msg *in; 591 struct mlx5_cmd_msg *out; 592 void *uout; 593 int uout_size; 594 mlx5_cmd_cbk_t callback; 595 void *context; 596 int idx; 597 struct completion done; 598 struct mlx5_cmd *cmd; 599 struct work_struct work; 600 struct mlx5_cmd_layout *lay; 601 int ret; 602 int page_queue; 603 u8 status; 604 u8 token; 605 u64 ts1; 606 u64 ts2; 607 u16 op; 608}; 609 610struct mlx5_pas { 611 u64 pa; 612 u8 log_sz; 613}; 614 615enum port_state_policy { 616 MLX5_AAA_000 617}; 618 619enum phy_port_state { 620 MLX5_AAA_111 621}; 622 623struct mlx5_hca_vport_context { 624 u32 field_select; 625 bool sm_virt_aware; 626 bool has_smi; 627 bool has_raw; 628 enum port_state_policy policy; 629 enum phy_port_state phys_state; 630 enum ib_port_state vport_state; 631 u8 port_physical_state; 632 u64 sys_image_guid; 633 u64 port_guid; 634 u64 node_guid; 635 u32 cap_mask1; 636 u32 cap_mask1_perm; 637 u32 cap_mask2; 638 u32 cap_mask2_perm; 639 u16 lid; 640 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */ 641 u8 lmc; 642 u8 subnet_timeout; 643 u16 sm_lid; 644 u8 sm_sl; 645 u16 qkey_violation_counter; 646 u16 pkey_violation_counter; 647 bool grh_required; 648}; 649 650static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset) 651{ 652 return buf->direct.buf + offset; 653} 654 655extern struct workqueue_struct *mlx5_core_wq; 656 657#define STRUCT_FIELD(header, field) \ 658 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \ 659 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field 660 661static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev) 662{ 663 return pci_get_drvdata(pdev); 664} 665 666extern struct dentry *mlx5_debugfs_root; 667 668static inline u16 fw_rev_maj(struct mlx5_core_dev *dev) 669{ 670 return ioread32be(&dev->iseg->fw_rev) & 0xffff; 671} 672 673static inline u16 fw_rev_min(struct mlx5_core_dev *dev) 674{ 675 return ioread32be(&dev->iseg->fw_rev) >> 16; 676} 677 678static inline u16 fw_rev_sub(struct mlx5_core_dev *dev) 679{ 680 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff; 681} 682 683static inline u16 cmdif_rev(struct mlx5_core_dev *dev) 684{ 685 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16; 686} 687 688static inline void *mlx5_vzalloc(unsigned long size) 689{ 690 void *rtn; 691 692 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN); 693 if (!rtn) 694 rtn = vzalloc(size); 695 return rtn; 696} 697 698static inline u32 mlx5_base_mkey(const u32 key) 699{ 700 return key & 0xffffff00u; 701} 702 703int mlx5_cmd_init(struct mlx5_core_dev *dev); 704void mlx5_cmd_cleanup(struct mlx5_core_dev *dev); 705void mlx5_cmd_use_events(struct mlx5_core_dev *dev); 706void mlx5_cmd_use_polling(struct mlx5_core_dev *dev); 707int mlx5_cmd_status_to_err(struct mlx5_outbox_hdr *hdr); 708int mlx5_cmd_status_to_err_v2(void *ptr); 709int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type, 710 enum mlx5_cap_mode cap_mode); 711int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out, 712 int out_size); 713int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size, 714 void *out, int out_size, mlx5_cmd_cbk_t callback, 715 void *context); 716int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn); 717int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn); 718int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); 719int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari); 720int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); 721void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar); 722void mlx5_health_cleanup(struct mlx5_core_dev *dev); 723int mlx5_health_init(struct mlx5_core_dev *dev); 724void mlx5_start_health_poll(struct mlx5_core_dev *dev); 725void mlx5_stop_health_poll(struct mlx5_core_dev *dev); 726int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size, 727 struct mlx5_buf *buf, int node); 728int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf); 729void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf); 730struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev, 731 gfp_t flags, int npages); 732void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev, 733 struct mlx5_cmd_mailbox *head); 734int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 735 struct mlx5_create_srq_mbox_in *in, int inlen, 736 int is_xrc); 737int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq); 738int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 739 struct mlx5_query_srq_mbox_out *out); 740int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq, 741 u16 lwm, int is_srq); 742void mlx5_init_mr_table(struct mlx5_core_dev *dev); 743void mlx5_cleanup_mr_table(struct mlx5_core_dev *dev); 744int mlx5_core_create_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr, 745 struct mlx5_create_mkey_mbox_in *in, int inlen, 746 mlx5_cmd_cbk_t callback, void *context, 747 struct mlx5_create_mkey_mbox_out *out); 748int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr); 749int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr, 750 struct mlx5_query_mkey_mbox_out *out, int outlen); 751int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mr *mr, 752 u32 *mkey); 753int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn); 754int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn); 755int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb, 756 u16 opmod, u8 port); 757void mlx5_pagealloc_init(struct mlx5_core_dev *dev); 758void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev); 759int mlx5_pagealloc_start(struct mlx5_core_dev *dev); 760void mlx5_pagealloc_stop(struct mlx5_core_dev *dev); 761int mlx5_sriov_init(struct mlx5_core_dev *dev); 762int mlx5_sriov_cleanup(struct mlx5_core_dev *dev); 763void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id, 764 s32 npages); 765int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot); 766int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev); 767void mlx5_register_debugfs(void); 768void mlx5_unregister_debugfs(void); 769int mlx5_eq_init(struct mlx5_core_dev *dev); 770void mlx5_eq_cleanup(struct mlx5_core_dev *dev); 771void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas); 772void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn); 773void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type); 774#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING 775void mlx5_eq_pagefault(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe); 776#endif 777void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type); 778struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn); 779void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec); 780void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type); 781int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx, 782 int nent, u64 mask, const char *name, struct mlx5_uar *uar); 783int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 784int mlx5_start_eqs(struct mlx5_core_dev *dev); 785int mlx5_stop_eqs(struct mlx5_core_dev *dev); 786int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn, 787 unsigned int *irqn); 788int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 789int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); 790 791int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev); 792void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev); 793int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in, 794 int size_in, void *data_out, int size_out, 795 u16 reg_num, int arg, int write); 796 797int mlx5_set_port_caps(struct mlx5_core_dev *dev, u8 port_num, u32 caps); 798int mlx5_query_port_ptys(struct mlx5_core_dev *dev, u32 *ptys, 799 int ptys_size, int proto_mask, u8 local_port); 800int mlx5_query_port_proto_cap(struct mlx5_core_dev *dev, 801 u32 *proto_cap, int proto_mask); 802int mlx5_query_port_proto_admin(struct mlx5_core_dev *dev, 803 u32 *proto_admin, int proto_mask); 804int mlx5_query_port_link_width_oper(struct mlx5_core_dev *dev, 805 u8 *link_width_oper, u8 local_port); 806int mlx5_query_port_proto_oper(struct mlx5_core_dev *dev, 807 u8 *proto_oper, int proto_mask, 808 u8 local_port); 809int mlx5_set_port_proto(struct mlx5_core_dev *dev, u32 proto_admin, 810 int proto_mask); 811int mlx5_set_port_admin_status(struct mlx5_core_dev *dev, 812 enum mlx5_port_status status); 813int mlx5_query_port_admin_status(struct mlx5_core_dev *dev, 814 enum mlx5_port_status *status); 815 816int mlx5_set_port_mtu(struct mlx5_core_dev *dev, int mtu, u8 port); 817void mlx5_query_port_max_mtu(struct mlx5_core_dev *dev, int *max_mtu, u8 port); 818void mlx5_query_port_oper_mtu(struct mlx5_core_dev *dev, int *oper_mtu, 819 u8 port); 820 821int mlx5_query_port_vl_hw_cap(struct mlx5_core_dev *dev, 822 u8 *vl_hw_cap, u8 local_port); 823 824int mlx5_set_port_pause(struct mlx5_core_dev *dev, u32 rx_pause, u32 tx_pause); 825int mlx5_query_port_pause(struct mlx5_core_dev *dev, 826 u32 *rx_pause, u32 *tx_pause); 827 828int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 829void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq); 830int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq, 831 struct mlx5_query_eq_mbox_out *out, int outlen); 832int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev); 833void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev); 834int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev); 835void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev); 836int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db); 837int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db, 838 int node); 839void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db); 840 841const char *mlx5_command_str(int command); 842int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev); 843void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev); 844int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn, 845 int npsvs, u32 *sig_index); 846int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num); 847void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common); 848int mlx5_query_odp_caps(struct mlx5_core_dev *dev, 849 struct mlx5_odp_caps *odp_caps); 850 851static inline int fw_initializing(struct mlx5_core_dev *dev) 852{ 853 return ioread32be(&dev->iseg->initializing) >> 31; 854} 855 856static inline u32 mlx5_mkey_to_idx(u32 mkey) 857{ 858 return mkey >> 8; 859} 860 861static inline u32 mlx5_idx_to_mkey(u32 mkey_idx) 862{ 863 return mkey_idx << 8; 864} 865 866static inline u8 mlx5_mkey_variant(u32 mkey) 867{ 868 return mkey & 0xff; 869} 870 871enum { 872 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0, 873 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1, 874}; 875 876enum { 877 MAX_MR_CACHE_ENTRIES = 16, 878}; 879 880enum { 881 MLX5_INTERFACE_PROTOCOL_IB = 0, 882 MLX5_INTERFACE_PROTOCOL_ETH = 1, 883}; 884 885struct mlx5_interface { 886 void * (*add)(struct mlx5_core_dev *dev); 887 void (*remove)(struct mlx5_core_dev *dev, void *context); 888 void (*event)(struct mlx5_core_dev *dev, void *context, 889 enum mlx5_dev_event event, unsigned long param); 890 void * (*get_dev)(void *context); 891 int protocol; 892 struct list_head list; 893}; 894 895void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol); 896int mlx5_register_interface(struct mlx5_interface *intf); 897void mlx5_unregister_interface(struct mlx5_interface *intf); 898int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id); 899 900struct mlx5_profile { 901 u64 mask; 902 u8 log_max_qp; 903 struct { 904 int size; 905 int limit; 906 } mr_cache[MAX_MR_CACHE_ENTRIES]; 907}; 908 909enum { 910 MLX5_PCI_DEV_IS_VF = 1 << 0, 911}; 912 913static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev) 914{ 915 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF); 916} 917 918static inline int mlx5_get_gid_table_len(u16 param) 919{ 920 if (param > 4) { 921 pr_warn("gid table length is zero\n"); 922 return 0; 923 } 924 925 return 8 * (1 << param); 926} 927 928enum { 929 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32, 930}; 931 932#endif /* MLX5_DRIVER_H */