Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v4.2-rc6 664 lines 22 kB view raw
1/* 2 * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver 3 * 4 * Header file for Host Controller registers and I/O accessors. 5 * 6 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved. 7 * 8 * This program is free software; you can redistribute it and/or modify 9 * it under the terms of the GNU General Public License as published by 10 * the Free Software Foundation; either version 2 of the License, or (at 11 * your option) any later version. 12 */ 13#ifndef __SDHCI_HW_H 14#define __SDHCI_HW_H 15 16#include <linux/scatterlist.h> 17#include <linux/compiler.h> 18#include <linux/types.h> 19#include <linux/io.h> 20 21#include <linux/mmc/host.h> 22 23/* 24 * Controller registers 25 */ 26 27#define SDHCI_DMA_ADDRESS 0x00 28#define SDHCI_ARGUMENT2 SDHCI_DMA_ADDRESS 29 30#define SDHCI_BLOCK_SIZE 0x04 31#define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF)) 32 33#define SDHCI_BLOCK_COUNT 0x06 34 35#define SDHCI_ARGUMENT 0x08 36 37#define SDHCI_TRANSFER_MODE 0x0C 38#define SDHCI_TRNS_DMA 0x01 39#define SDHCI_TRNS_BLK_CNT_EN 0x02 40#define SDHCI_TRNS_AUTO_CMD12 0x04 41#define SDHCI_TRNS_AUTO_CMD23 0x08 42#define SDHCI_TRNS_READ 0x10 43#define SDHCI_TRNS_MULTI 0x20 44 45#define SDHCI_COMMAND 0x0E 46#define SDHCI_CMD_RESP_MASK 0x03 47#define SDHCI_CMD_CRC 0x08 48#define SDHCI_CMD_INDEX 0x10 49#define SDHCI_CMD_DATA 0x20 50#define SDHCI_CMD_ABORTCMD 0xC0 51 52#define SDHCI_CMD_RESP_NONE 0x00 53#define SDHCI_CMD_RESP_LONG 0x01 54#define SDHCI_CMD_RESP_SHORT 0x02 55#define SDHCI_CMD_RESP_SHORT_BUSY 0x03 56 57#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff)) 58#define SDHCI_GET_CMD(c) ((c>>8) & 0x3f) 59 60#define SDHCI_RESPONSE 0x10 61 62#define SDHCI_BUFFER 0x20 63 64#define SDHCI_PRESENT_STATE 0x24 65#define SDHCI_CMD_INHIBIT 0x00000001 66#define SDHCI_DATA_INHIBIT 0x00000002 67#define SDHCI_DOING_WRITE 0x00000100 68#define SDHCI_DOING_READ 0x00000200 69#define SDHCI_SPACE_AVAILABLE 0x00000400 70#define SDHCI_DATA_AVAILABLE 0x00000800 71#define SDHCI_CARD_PRESENT 0x00010000 72#define SDHCI_WRITE_PROTECT 0x00080000 73#define SDHCI_DATA_LVL_MASK 0x00F00000 74#define SDHCI_DATA_LVL_SHIFT 20 75#define SDHCI_DATA_0_LVL_MASK 0x00100000 76 77#define SDHCI_HOST_CONTROL 0x28 78#define SDHCI_CTRL_LED 0x01 79#define SDHCI_CTRL_4BITBUS 0x02 80#define SDHCI_CTRL_HISPD 0x04 81#define SDHCI_CTRL_DMA_MASK 0x18 82#define SDHCI_CTRL_SDMA 0x00 83#define SDHCI_CTRL_ADMA1 0x08 84#define SDHCI_CTRL_ADMA32 0x10 85#define SDHCI_CTRL_ADMA64 0x18 86#define SDHCI_CTRL_8BITBUS 0x20 87 88#define SDHCI_POWER_CONTROL 0x29 89#define SDHCI_POWER_ON 0x01 90#define SDHCI_POWER_180 0x0A 91#define SDHCI_POWER_300 0x0C 92#define SDHCI_POWER_330 0x0E 93 94#define SDHCI_BLOCK_GAP_CONTROL 0x2A 95 96#define SDHCI_WAKE_UP_CONTROL 0x2B 97#define SDHCI_WAKE_ON_INT 0x01 98#define SDHCI_WAKE_ON_INSERT 0x02 99#define SDHCI_WAKE_ON_REMOVE 0x04 100 101#define SDHCI_CLOCK_CONTROL 0x2C 102#define SDHCI_DIVIDER_SHIFT 8 103#define SDHCI_DIVIDER_HI_SHIFT 6 104#define SDHCI_DIV_MASK 0xFF 105#define SDHCI_DIV_MASK_LEN 8 106#define SDHCI_DIV_HI_MASK 0x300 107#define SDHCI_PROG_CLOCK_MODE 0x0020 108#define SDHCI_CLOCK_CARD_EN 0x0004 109#define SDHCI_CLOCK_INT_STABLE 0x0002 110#define SDHCI_CLOCK_INT_EN 0x0001 111 112#define SDHCI_TIMEOUT_CONTROL 0x2E 113 114#define SDHCI_SOFTWARE_RESET 0x2F 115#define SDHCI_RESET_ALL 0x01 116#define SDHCI_RESET_CMD 0x02 117#define SDHCI_RESET_DATA 0x04 118 119#define SDHCI_INT_STATUS 0x30 120#define SDHCI_INT_ENABLE 0x34 121#define SDHCI_SIGNAL_ENABLE 0x38 122#define SDHCI_INT_RESPONSE 0x00000001 123#define SDHCI_INT_DATA_END 0x00000002 124#define SDHCI_INT_BLK_GAP 0x00000004 125#define SDHCI_INT_DMA_END 0x00000008 126#define SDHCI_INT_SPACE_AVAIL 0x00000010 127#define SDHCI_INT_DATA_AVAIL 0x00000020 128#define SDHCI_INT_CARD_INSERT 0x00000040 129#define SDHCI_INT_CARD_REMOVE 0x00000080 130#define SDHCI_INT_CARD_INT 0x00000100 131#define SDHCI_INT_ERROR 0x00008000 132#define SDHCI_INT_TIMEOUT 0x00010000 133#define SDHCI_INT_CRC 0x00020000 134#define SDHCI_INT_END_BIT 0x00040000 135#define SDHCI_INT_INDEX 0x00080000 136#define SDHCI_INT_DATA_TIMEOUT 0x00100000 137#define SDHCI_INT_DATA_CRC 0x00200000 138#define SDHCI_INT_DATA_END_BIT 0x00400000 139#define SDHCI_INT_BUS_POWER 0x00800000 140#define SDHCI_INT_ACMD12ERR 0x01000000 141#define SDHCI_INT_ADMA_ERROR 0x02000000 142 143#define SDHCI_INT_NORMAL_MASK 0x00007FFF 144#define SDHCI_INT_ERROR_MASK 0xFFFF8000 145 146#define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \ 147 SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX) 148#define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \ 149 SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \ 150 SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \ 151 SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR | \ 152 SDHCI_INT_BLK_GAP) 153#define SDHCI_INT_ALL_MASK ((unsigned int)-1) 154 155#define SDHCI_ACMD12_ERR 0x3C 156 157#define SDHCI_HOST_CONTROL2 0x3E 158#define SDHCI_CTRL_UHS_MASK 0x0007 159#define SDHCI_CTRL_UHS_SDR12 0x0000 160#define SDHCI_CTRL_UHS_SDR25 0x0001 161#define SDHCI_CTRL_UHS_SDR50 0x0002 162#define SDHCI_CTRL_UHS_SDR104 0x0003 163#define SDHCI_CTRL_UHS_DDR50 0x0004 164#define SDHCI_CTRL_HS400 0x0005 /* Non-standard */ 165#define SDHCI_CTRL_VDD_180 0x0008 166#define SDHCI_CTRL_DRV_TYPE_MASK 0x0030 167#define SDHCI_CTRL_DRV_TYPE_B 0x0000 168#define SDHCI_CTRL_DRV_TYPE_A 0x0010 169#define SDHCI_CTRL_DRV_TYPE_C 0x0020 170#define SDHCI_CTRL_DRV_TYPE_D 0x0030 171#define SDHCI_CTRL_EXEC_TUNING 0x0040 172#define SDHCI_CTRL_TUNED_CLK 0x0080 173#define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000 174 175#define SDHCI_CAPABILITIES 0x40 176#define SDHCI_TIMEOUT_CLK_MASK 0x0000003F 177#define SDHCI_TIMEOUT_CLK_SHIFT 0 178#define SDHCI_TIMEOUT_CLK_UNIT 0x00000080 179#define SDHCI_CLOCK_BASE_MASK 0x00003F00 180#define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00 181#define SDHCI_CLOCK_BASE_SHIFT 8 182#define SDHCI_MAX_BLOCK_MASK 0x00030000 183#define SDHCI_MAX_BLOCK_SHIFT 16 184#define SDHCI_CAN_DO_8BIT 0x00040000 185#define SDHCI_CAN_DO_ADMA2 0x00080000 186#define SDHCI_CAN_DO_ADMA1 0x00100000 187#define SDHCI_CAN_DO_HISPD 0x00200000 188#define SDHCI_CAN_DO_SDMA 0x00400000 189#define SDHCI_CAN_VDD_330 0x01000000 190#define SDHCI_CAN_VDD_300 0x02000000 191#define SDHCI_CAN_VDD_180 0x04000000 192#define SDHCI_CAN_64BIT 0x10000000 193 194#define SDHCI_SUPPORT_SDR50 0x00000001 195#define SDHCI_SUPPORT_SDR104 0x00000002 196#define SDHCI_SUPPORT_DDR50 0x00000004 197#define SDHCI_DRIVER_TYPE_A 0x00000010 198#define SDHCI_DRIVER_TYPE_C 0x00000020 199#define SDHCI_DRIVER_TYPE_D 0x00000040 200#define SDHCI_RETUNING_TIMER_COUNT_MASK 0x00000F00 201#define SDHCI_RETUNING_TIMER_COUNT_SHIFT 8 202#define SDHCI_USE_SDR50_TUNING 0x00002000 203#define SDHCI_RETUNING_MODE_MASK 0x0000C000 204#define SDHCI_RETUNING_MODE_SHIFT 14 205#define SDHCI_CLOCK_MUL_MASK 0x00FF0000 206#define SDHCI_CLOCK_MUL_SHIFT 16 207#define SDHCI_SUPPORT_HS400 0x80000000 /* Non-standard */ 208 209#define SDHCI_CAPABILITIES_1 0x44 210 211#define SDHCI_MAX_CURRENT 0x48 212#define SDHCI_MAX_CURRENT_LIMIT 0xFF 213#define SDHCI_MAX_CURRENT_330_MASK 0x0000FF 214#define SDHCI_MAX_CURRENT_330_SHIFT 0 215#define SDHCI_MAX_CURRENT_300_MASK 0x00FF00 216#define SDHCI_MAX_CURRENT_300_SHIFT 8 217#define SDHCI_MAX_CURRENT_180_MASK 0xFF0000 218#define SDHCI_MAX_CURRENT_180_SHIFT 16 219#define SDHCI_MAX_CURRENT_MULTIPLIER 4 220 221/* 4C-4F reserved for more max current */ 222 223#define SDHCI_SET_ACMD12_ERROR 0x50 224#define SDHCI_SET_INT_ERROR 0x52 225 226#define SDHCI_ADMA_ERROR 0x54 227 228/* 55-57 reserved */ 229 230#define SDHCI_ADMA_ADDRESS 0x58 231#define SDHCI_ADMA_ADDRESS_HI 0x5C 232 233/* 60-FB reserved */ 234 235#define SDHCI_PRESET_FOR_SDR12 0x66 236#define SDHCI_PRESET_FOR_SDR25 0x68 237#define SDHCI_PRESET_FOR_SDR50 0x6A 238#define SDHCI_PRESET_FOR_SDR104 0x6C 239#define SDHCI_PRESET_FOR_DDR50 0x6E 240#define SDHCI_PRESET_FOR_HS400 0x74 /* Non-standard */ 241#define SDHCI_PRESET_DRV_MASK 0xC000 242#define SDHCI_PRESET_DRV_SHIFT 14 243#define SDHCI_PRESET_CLKGEN_SEL_MASK 0x400 244#define SDHCI_PRESET_CLKGEN_SEL_SHIFT 10 245#define SDHCI_PRESET_SDCLK_FREQ_MASK 0x3FF 246#define SDHCI_PRESET_SDCLK_FREQ_SHIFT 0 247 248#define SDHCI_SLOT_INT_STATUS 0xFC 249 250#define SDHCI_HOST_VERSION 0xFE 251#define SDHCI_VENDOR_VER_MASK 0xFF00 252#define SDHCI_VENDOR_VER_SHIFT 8 253#define SDHCI_SPEC_VER_MASK 0x00FF 254#define SDHCI_SPEC_VER_SHIFT 0 255#define SDHCI_SPEC_100 0 256#define SDHCI_SPEC_200 1 257#define SDHCI_SPEC_300 2 258 259/* 260 * End of controller registers. 261 */ 262 263#define SDHCI_MAX_DIV_SPEC_200 256 264#define SDHCI_MAX_DIV_SPEC_300 2046 265 266/* 267 * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2. 268 */ 269#define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024) 270#define SDHCI_DEFAULT_BOUNDARY_ARG (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12) 271 272/* ADMA2 32-bit DMA descriptor size */ 273#define SDHCI_ADMA2_32_DESC_SZ 8 274 275/* ADMA2 32-bit DMA alignment */ 276#define SDHCI_ADMA2_32_ALIGN 4 277 278/* ADMA2 32-bit descriptor */ 279struct sdhci_adma2_32_desc { 280 __le16 cmd; 281 __le16 len; 282 __le32 addr; 283} __packed __aligned(SDHCI_ADMA2_32_ALIGN); 284 285/* ADMA2 64-bit DMA descriptor size */ 286#define SDHCI_ADMA2_64_DESC_SZ 12 287 288/* ADMA2 64-bit DMA alignment */ 289#define SDHCI_ADMA2_64_ALIGN 8 290 291/* 292 * ADMA2 64-bit descriptor. Note 12-byte descriptor can't always be 8-byte 293 * aligned. 294 */ 295struct sdhci_adma2_64_desc { 296 __le16 cmd; 297 __le16 len; 298 __le32 addr_lo; 299 __le32 addr_hi; 300} __packed __aligned(4); 301 302#define ADMA2_TRAN_VALID 0x21 303#define ADMA2_NOP_END_VALID 0x3 304#define ADMA2_END 0x2 305 306/* 307 * Maximum segments assuming a 512KiB maximum requisition size and a minimum 308 * 4KiB page size. 309 */ 310#define SDHCI_MAX_SEGS 128 311 312struct sdhci_host_next { 313 unsigned int sg_count; 314 s32 cookie; 315}; 316 317struct sdhci_host { 318 /* Data set by hardware interface driver */ 319 const char *hw_name; /* Hardware bus name */ 320 321 unsigned int quirks; /* Deviations from spec. */ 322 323/* Controller doesn't honor resets unless we touch the clock register */ 324#define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0) 325/* Controller has bad caps bits, but really supports DMA */ 326#define SDHCI_QUIRK_FORCE_DMA (1<<1) 327/* Controller doesn't like to be reset when there is no card inserted. */ 328#define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2) 329/* Controller doesn't like clearing the power reg before a change */ 330#define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3) 331/* Controller has flaky internal state so reset it on each ios change */ 332#define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4) 333/* Controller has an unusable DMA engine */ 334#define SDHCI_QUIRK_BROKEN_DMA (1<<5) 335/* Controller has an unusable ADMA engine */ 336#define SDHCI_QUIRK_BROKEN_ADMA (1<<6) 337/* Controller can only DMA from 32-bit aligned addresses */ 338#define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<7) 339/* Controller can only DMA chunk sizes that are a multiple of 32 bits */ 340#define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<8) 341/* Controller can only ADMA chunks that are a multiple of 32 bits */ 342#define SDHCI_QUIRK_32BIT_ADMA_SIZE (1<<9) 343/* Controller needs to be reset after each request to stay stable */ 344#define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<10) 345/* Controller needs voltage and power writes to happen separately */ 346#define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<11) 347/* Controller provides an incorrect timeout value for transfers */ 348#define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL (1<<12) 349/* Controller has an issue with buffer bits for small transfers */ 350#define SDHCI_QUIRK_BROKEN_SMALL_PIO (1<<13) 351/* Controller does not provide transfer-complete interrupt when not busy */ 352#define SDHCI_QUIRK_NO_BUSY_IRQ (1<<14) 353/* Controller has unreliable card detection */ 354#define SDHCI_QUIRK_BROKEN_CARD_DETECTION (1<<15) 355/* Controller reports inverted write-protect state */ 356#define SDHCI_QUIRK_INVERTED_WRITE_PROTECT (1<<16) 357/* Controller does not like fast PIO transfers */ 358#define SDHCI_QUIRK_PIO_NEEDS_DELAY (1<<18) 359/* Controller has to be forced to use block size of 2048 bytes */ 360#define SDHCI_QUIRK_FORCE_BLK_SZ_2048 (1<<20) 361/* Controller cannot do multi-block transfers */ 362#define SDHCI_QUIRK_NO_MULTIBLOCK (1<<21) 363/* Controller can only handle 1-bit data transfers */ 364#define SDHCI_QUIRK_FORCE_1_BIT_DATA (1<<22) 365/* Controller needs 10ms delay between applying power and clock */ 366#define SDHCI_QUIRK_DELAY_AFTER_POWER (1<<23) 367/* Controller uses SDCLK instead of TMCLK for data timeouts */ 368#define SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK (1<<24) 369/* Controller reports wrong base clock capability */ 370#define SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN (1<<25) 371/* Controller cannot support End Attribute in NOP ADMA descriptor */ 372#define SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC (1<<26) 373/* Controller is missing device caps. Use caps provided by host */ 374#define SDHCI_QUIRK_MISSING_CAPS (1<<27) 375/* Controller uses Auto CMD12 command to stop the transfer */ 376#define SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12 (1<<28) 377/* Controller doesn't have HISPD bit field in HI-SPEED SD card */ 378#define SDHCI_QUIRK_NO_HISPD_BIT (1<<29) 379/* Controller treats ADMA descriptors with length 0000h incorrectly */ 380#define SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC (1<<30) 381/* The read-only detection via SDHCI_PRESENT_STATE register is unstable */ 382#define SDHCI_QUIRK_UNSTABLE_RO_DETECT (1<<31) 383 384 unsigned int quirks2; /* More deviations from spec. */ 385 386#define SDHCI_QUIRK2_HOST_OFF_CARD_ON (1<<0) 387#define SDHCI_QUIRK2_HOST_NO_CMD23 (1<<1) 388/* The system physically doesn't support 1.8v, even if the host does */ 389#define SDHCI_QUIRK2_NO_1_8_V (1<<2) 390#define SDHCI_QUIRK2_PRESET_VALUE_BROKEN (1<<3) 391#define SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON (1<<4) 392/* Controller has a non-standard host control register */ 393#define SDHCI_QUIRK2_BROKEN_HOST_CONTROL (1<<5) 394/* Controller does not support HS200 */ 395#define SDHCI_QUIRK2_BROKEN_HS200 (1<<6) 396/* Controller does not support DDR50 */ 397#define SDHCI_QUIRK2_BROKEN_DDR50 (1<<7) 398/* Stop command (CMD12) can set Transfer Complete when not using MMC_RSP_BUSY */ 399#define SDHCI_QUIRK2_STOP_WITH_TC (1<<8) 400/* Controller does not support 64-bit DMA */ 401#define SDHCI_QUIRK2_BROKEN_64_BIT_DMA (1<<9) 402/* need clear transfer mode register before send cmd */ 403#define SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD (1<<10) 404/* Capability register bit-63 indicates HS400 support */ 405#define SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 (1<<11) 406/* forced tuned clock */ 407#define SDHCI_QUIRK2_TUNING_WORK_AROUND (1<<12) 408/* disable the block count for single block transactions */ 409#define SDHCI_QUIRK2_SUPPORT_SINGLE (1<<13) 410/* Controller broken with using ACMD23 */ 411#define SDHCI_QUIRK2_ACMD23_BROKEN (1<<14) 412 413 int irq; /* Device IRQ */ 414 void __iomem *ioaddr; /* Mapped address */ 415 416 const struct sdhci_ops *ops; /* Low level hw interface */ 417 418 /* Internal data */ 419 struct mmc_host *mmc; /* MMC structure */ 420 u64 dma_mask; /* custom DMA mask */ 421 422#if defined(CONFIG_LEDS_CLASS) || defined(CONFIG_LEDS_CLASS_MODULE) 423 struct led_classdev led; /* LED control */ 424 char led_name[32]; 425#endif 426 427 spinlock_t lock; /* Mutex */ 428 429 int flags; /* Host attributes */ 430#define SDHCI_USE_SDMA (1<<0) /* Host is SDMA capable */ 431#define SDHCI_USE_ADMA (1<<1) /* Host is ADMA capable */ 432#define SDHCI_REQ_USE_DMA (1<<2) /* Use DMA for this req. */ 433#define SDHCI_DEVICE_DEAD (1<<3) /* Device unresponsive */ 434#define SDHCI_SDR50_NEEDS_TUNING (1<<4) /* SDR50 needs tuning */ 435#define SDHCI_AUTO_CMD12 (1<<6) /* Auto CMD12 support */ 436#define SDHCI_AUTO_CMD23 (1<<7) /* Auto CMD23 support */ 437#define SDHCI_PV_ENABLED (1<<8) /* Preset value enabled */ 438#define SDHCI_SDIO_IRQ_ENABLED (1<<9) /* SDIO irq enabled */ 439#define SDHCI_SDR104_NEEDS_TUNING (1<<10) /* SDR104/HS200 needs tuning */ 440#define SDHCI_USE_64_BIT_DMA (1<<12) /* Use 64-bit DMA */ 441#define SDHCI_HS400_TUNING (1<<13) /* Tuning for HS400 */ 442 443 unsigned int version; /* SDHCI spec. version */ 444 445 unsigned int max_clk; /* Max possible freq (MHz) */ 446 unsigned int timeout_clk; /* Timeout freq (KHz) */ 447 unsigned int clk_mul; /* Clock Muliplier value */ 448 449 unsigned int clock; /* Current clock (MHz) */ 450 u8 pwr; /* Current voltage */ 451 452 bool runtime_suspended; /* Host is runtime suspended */ 453 bool bus_on; /* Bus power prevents runtime suspend */ 454 bool preset_enabled; /* Preset is enabled */ 455 456 struct mmc_request *mrq; /* Current request */ 457 struct mmc_command *cmd; /* Current command */ 458 struct mmc_data *data; /* Current data request */ 459 unsigned int data_early:1; /* Data finished before cmd */ 460 unsigned int busy_handle:1; /* Handling the order of Busy-end */ 461 462 struct sg_mapping_iter sg_miter; /* SG state for PIO */ 463 unsigned int blocks; /* remaining PIO blocks */ 464 465 int sg_count; /* Mapped sg entries */ 466 467 void *adma_table; /* ADMA descriptor table */ 468 void *align_buffer; /* Bounce buffer */ 469 470 size_t adma_table_sz; /* ADMA descriptor table size */ 471 size_t align_buffer_sz; /* Bounce buffer size */ 472 473 dma_addr_t adma_addr; /* Mapped ADMA descr. table */ 474 dma_addr_t align_addr; /* Mapped bounce buffer */ 475 476 unsigned int desc_sz; /* ADMA descriptor size */ 477 unsigned int align_sz; /* ADMA alignment */ 478 unsigned int align_mask; /* ADMA alignment mask */ 479 480 struct tasklet_struct finish_tasklet; /* Tasklet structures */ 481 482 struct timer_list timer; /* Timer for timeouts */ 483 484 u32 caps; /* Alternative CAPABILITY_0 */ 485 u32 caps1; /* Alternative CAPABILITY_1 */ 486 487 unsigned int ocr_avail_sdio; /* OCR bit masks */ 488 unsigned int ocr_avail_sd; 489 unsigned int ocr_avail_mmc; 490 u32 ocr_mask; /* available voltages */ 491 492 unsigned timing; /* Current timing */ 493 494 u32 thread_isr; 495 496 /* cached registers */ 497 u32 ier; 498 499 wait_queue_head_t buf_ready_int; /* Waitqueue for Buffer Read Ready interrupt */ 500 unsigned int tuning_done; /* Condition flag set when CMD19 succeeds */ 501 502 unsigned int tuning_count; /* Timer count for re-tuning */ 503 unsigned int tuning_mode; /* Re-tuning mode supported by host */ 504#define SDHCI_TUNING_MODE_1 0 505 506 struct sdhci_host_next next_data; 507 unsigned long private[0] ____cacheline_aligned; 508}; 509 510struct sdhci_ops { 511#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS 512 u32 (*read_l)(struct sdhci_host *host, int reg); 513 u16 (*read_w)(struct sdhci_host *host, int reg); 514 u8 (*read_b)(struct sdhci_host *host, int reg); 515 void (*write_l)(struct sdhci_host *host, u32 val, int reg); 516 void (*write_w)(struct sdhci_host *host, u16 val, int reg); 517 void (*write_b)(struct sdhci_host *host, u8 val, int reg); 518#endif 519 520 void (*set_clock)(struct sdhci_host *host, unsigned int clock); 521 522 int (*enable_dma)(struct sdhci_host *host); 523 unsigned int (*get_max_clock)(struct sdhci_host *host); 524 unsigned int (*get_min_clock)(struct sdhci_host *host); 525 unsigned int (*get_timeout_clock)(struct sdhci_host *host); 526 unsigned int (*get_max_timeout_count)(struct sdhci_host *host); 527 void (*set_timeout)(struct sdhci_host *host, 528 struct mmc_command *cmd); 529 void (*set_bus_width)(struct sdhci_host *host, int width); 530 void (*platform_send_init_74_clocks)(struct sdhci_host *host, 531 u8 power_mode); 532 unsigned int (*get_ro)(struct sdhci_host *host); 533 void (*reset)(struct sdhci_host *host, u8 mask); 534 int (*platform_execute_tuning)(struct sdhci_host *host, u32 opcode); 535 void (*set_uhs_signaling)(struct sdhci_host *host, unsigned int uhs); 536 void (*hw_reset)(struct sdhci_host *host); 537 void (*adma_workaround)(struct sdhci_host *host, u32 intmask); 538 void (*platform_init)(struct sdhci_host *host); 539 void (*card_event)(struct sdhci_host *host); 540 void (*voltage_switch)(struct sdhci_host *host); 541 int (*select_drive_strength)(struct sdhci_host *host, 542 struct mmc_card *card, 543 unsigned int max_dtr, int host_drv, 544 int card_drv, int *drv_type); 545}; 546 547#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS 548 549static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg) 550{ 551 if (unlikely(host->ops->write_l)) 552 host->ops->write_l(host, val, reg); 553 else 554 writel(val, host->ioaddr + reg); 555} 556 557static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg) 558{ 559 if (unlikely(host->ops->write_w)) 560 host->ops->write_w(host, val, reg); 561 else 562 writew(val, host->ioaddr + reg); 563} 564 565static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg) 566{ 567 if (unlikely(host->ops->write_b)) 568 host->ops->write_b(host, val, reg); 569 else 570 writeb(val, host->ioaddr + reg); 571} 572 573static inline u32 sdhci_readl(struct sdhci_host *host, int reg) 574{ 575 if (unlikely(host->ops->read_l)) 576 return host->ops->read_l(host, reg); 577 else 578 return readl(host->ioaddr + reg); 579} 580 581static inline u16 sdhci_readw(struct sdhci_host *host, int reg) 582{ 583 if (unlikely(host->ops->read_w)) 584 return host->ops->read_w(host, reg); 585 else 586 return readw(host->ioaddr + reg); 587} 588 589static inline u8 sdhci_readb(struct sdhci_host *host, int reg) 590{ 591 if (unlikely(host->ops->read_b)) 592 return host->ops->read_b(host, reg); 593 else 594 return readb(host->ioaddr + reg); 595} 596 597#else 598 599static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg) 600{ 601 writel(val, host->ioaddr + reg); 602} 603 604static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg) 605{ 606 writew(val, host->ioaddr + reg); 607} 608 609static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg) 610{ 611 writeb(val, host->ioaddr + reg); 612} 613 614static inline u32 sdhci_readl(struct sdhci_host *host, int reg) 615{ 616 return readl(host->ioaddr + reg); 617} 618 619static inline u16 sdhci_readw(struct sdhci_host *host, int reg) 620{ 621 return readw(host->ioaddr + reg); 622} 623 624static inline u8 sdhci_readb(struct sdhci_host *host, int reg) 625{ 626 return readb(host->ioaddr + reg); 627} 628 629#endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */ 630 631extern struct sdhci_host *sdhci_alloc_host(struct device *dev, 632 size_t priv_size); 633extern void sdhci_free_host(struct sdhci_host *host); 634 635static inline void *sdhci_priv(struct sdhci_host *host) 636{ 637 return (void *)host->private; 638} 639 640extern void sdhci_card_detect(struct sdhci_host *host); 641extern int sdhci_add_host(struct sdhci_host *host); 642extern void sdhci_remove_host(struct sdhci_host *host, int dead); 643extern void sdhci_send_command(struct sdhci_host *host, 644 struct mmc_command *cmd); 645 646static inline bool sdhci_sdio_irq_enabled(struct sdhci_host *host) 647{ 648 return !!(host->flags & SDHCI_SDIO_IRQ_ENABLED); 649} 650 651void sdhci_set_clock(struct sdhci_host *host, unsigned int clock); 652void sdhci_set_bus_width(struct sdhci_host *host, int width); 653void sdhci_reset(struct sdhci_host *host, u8 mask); 654void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing); 655 656#ifdef CONFIG_PM 657extern int sdhci_suspend_host(struct sdhci_host *host); 658extern int sdhci_resume_host(struct sdhci_host *host); 659extern void sdhci_enable_irq_wakeups(struct sdhci_host *host); 660extern int sdhci_runtime_suspend_host(struct sdhci_host *host); 661extern int sdhci_runtime_resume_host(struct sdhci_host *host); 662#endif 663 664#endif /* __SDHCI_HW_H */