at v4.18 299 lines 9.9 kB view raw
1/* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2/* 3 * Copyright (C) 2012,2013 - ARM Ltd 4 * Author: Marc Zyngier <marc.zyngier@arm.com> 5 * 6 * Derived from arch/arm/include/uapi/asm/kvm.h: 7 * Copyright (C) 2012 - Virtual Open Systems and Columbia University 8 * Author: Christoffer Dall <c.dall@virtualopensystems.com> 9 * 10 * This program is free software; you can redistribute it and/or modify 11 * it under the terms of the GNU General Public License version 2 as 12 * published by the Free Software Foundation. 13 * 14 * This program is distributed in the hope that it will be useful, 15 * but WITHOUT ANY WARRANTY; without even the implied warranty of 16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17 * GNU General Public License for more details. 18 * 19 * You should have received a copy of the GNU General Public License 20 * along with this program. If not, see <http://www.gnu.org/licenses/>. 21 */ 22 23#ifndef __ARM_KVM_H__ 24#define __ARM_KVM_H__ 25 26#define KVM_SPSR_EL1 0 27#define KVM_SPSR_SVC KVM_SPSR_EL1 28#define KVM_SPSR_ABT 1 29#define KVM_SPSR_UND 2 30#define KVM_SPSR_IRQ 3 31#define KVM_SPSR_FIQ 4 32#define KVM_NR_SPSR 5 33 34#ifndef __ASSEMBLY__ 35#include <linux/psci.h> 36#include <linux/types.h> 37#include <asm/ptrace.h> 38 39#define __KVM_HAVE_GUEST_DEBUG 40#define __KVM_HAVE_IRQ_LINE 41#define __KVM_HAVE_READONLY_MEM 42 43#define KVM_COALESCED_MMIO_PAGE_OFFSET 1 44 45#define KVM_REG_SIZE(id) \ 46 (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT)) 47 48struct kvm_regs { 49 struct user_pt_regs regs; /* sp = sp_el0 */ 50 51 __u64 sp_el1; 52 __u64 elr_el1; 53 54 __u64 spsr[KVM_NR_SPSR]; 55 56 struct user_fpsimd_state fp_regs; 57}; 58 59/* 60 * Supported CPU Targets - Adding a new target type is not recommended, 61 * unless there are some special registers not supported by the 62 * genericv8 syreg table. 63 */ 64#define KVM_ARM_TARGET_AEM_V8 0 65#define KVM_ARM_TARGET_FOUNDATION_V8 1 66#define KVM_ARM_TARGET_CORTEX_A57 2 67#define KVM_ARM_TARGET_XGENE_POTENZA 3 68#define KVM_ARM_TARGET_CORTEX_A53 4 69/* Generic ARM v8 target */ 70#define KVM_ARM_TARGET_GENERIC_V8 5 71 72#define KVM_ARM_NUM_TARGETS 6 73 74/* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */ 75#define KVM_ARM_DEVICE_TYPE_SHIFT 0 76#define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT) 77#define KVM_ARM_DEVICE_ID_SHIFT 16 78#define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT) 79 80/* Supported device IDs */ 81#define KVM_ARM_DEVICE_VGIC_V2 0 82 83/* Supported VGIC address types */ 84#define KVM_VGIC_V2_ADDR_TYPE_DIST 0 85#define KVM_VGIC_V2_ADDR_TYPE_CPU 1 86 87#define KVM_VGIC_V2_DIST_SIZE 0x1000 88#define KVM_VGIC_V2_CPU_SIZE 0x2000 89 90/* Supported VGICv3 address types */ 91#define KVM_VGIC_V3_ADDR_TYPE_DIST 2 92#define KVM_VGIC_V3_ADDR_TYPE_REDIST 3 93#define KVM_VGIC_ITS_ADDR_TYPE 4 94#define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION 5 95 96#define KVM_VGIC_V3_DIST_SIZE SZ_64K 97#define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K) 98#define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K) 99 100#define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */ 101#define KVM_ARM_VCPU_EL1_32BIT 1 /* CPU running a 32bit VM */ 102#define KVM_ARM_VCPU_PSCI_0_2 2 /* CPU uses PSCI v0.2 */ 103#define KVM_ARM_VCPU_PMU_V3 3 /* Support guest PMUv3 */ 104 105struct kvm_vcpu_init { 106 __u32 target; 107 __u32 features[7]; 108}; 109 110struct kvm_sregs { 111}; 112 113struct kvm_fpu { 114}; 115 116/* 117 * See v8 ARM ARM D7.3: Debug Registers 118 * 119 * The architectural limit is 16 debug registers of each type although 120 * in practice there are usually less (see ID_AA64DFR0_EL1). 121 * 122 * Although the control registers are architecturally defined as 32 123 * bits wide we use a 64 bit structure here to keep parity with 124 * KVM_GET/SET_ONE_REG behaviour which treats all system registers as 125 * 64 bit values. It also allows for the possibility of the 126 * architecture expanding the control registers without having to 127 * change the userspace ABI. 128 */ 129#define KVM_ARM_MAX_DBG_REGS 16 130struct kvm_guest_debug_arch { 131 __u64 dbg_bcr[KVM_ARM_MAX_DBG_REGS]; 132 __u64 dbg_bvr[KVM_ARM_MAX_DBG_REGS]; 133 __u64 dbg_wcr[KVM_ARM_MAX_DBG_REGS]; 134 __u64 dbg_wvr[KVM_ARM_MAX_DBG_REGS]; 135}; 136 137struct kvm_debug_exit_arch { 138 __u32 hsr; 139 __u64 far; /* used for watchpoints */ 140}; 141 142/* 143 * Architecture specific defines for kvm_guest_debug->control 144 */ 145 146#define KVM_GUESTDBG_USE_SW_BP (1 << 16) 147#define KVM_GUESTDBG_USE_HW (1 << 17) 148 149struct kvm_sync_regs { 150 /* Used with KVM_CAP_ARM_USER_IRQ */ 151 __u64 device_irq_level; 152}; 153 154struct kvm_arch_memory_slot { 155}; 156 157/* If you need to interpret the index values, here is the key: */ 158#define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000 159#define KVM_REG_ARM_COPROC_SHIFT 16 160 161/* Normal registers are mapped as coprocessor 16. */ 162#define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT) 163#define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / sizeof(__u32)) 164 165/* Some registers need more space to represent values. */ 166#define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT) 167#define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00 168#define KVM_REG_ARM_DEMUX_ID_SHIFT 8 169#define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT) 170#define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF 171#define KVM_REG_ARM_DEMUX_VAL_SHIFT 0 172 173/* AArch64 system registers */ 174#define KVM_REG_ARM64_SYSREG (0x0013 << KVM_REG_ARM_COPROC_SHIFT) 175#define KVM_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000 176#define KVM_REG_ARM64_SYSREG_OP0_SHIFT 14 177#define KVM_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800 178#define KVM_REG_ARM64_SYSREG_OP1_SHIFT 11 179#define KVM_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780 180#define KVM_REG_ARM64_SYSREG_CRN_SHIFT 7 181#define KVM_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078 182#define KVM_REG_ARM64_SYSREG_CRM_SHIFT 3 183#define KVM_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007 184#define KVM_REG_ARM64_SYSREG_OP2_SHIFT 0 185 186#define ARM64_SYS_REG_SHIFT_MASK(x,n) \ 187 (((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \ 188 KVM_REG_ARM64_SYSREG_ ## n ## _MASK) 189 190#define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \ 191 (KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \ 192 ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \ 193 ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \ 194 ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \ 195 ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \ 196 ARM64_SYS_REG_SHIFT_MASK(op2, OP2)) 197 198#define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64) 199 200/* Physical Timer EL0 Registers */ 201#define KVM_REG_ARM_PTIMER_CTL ARM64_SYS_REG(3, 3, 14, 2, 1) 202#define KVM_REG_ARM_PTIMER_CVAL ARM64_SYS_REG(3, 3, 14, 2, 2) 203#define KVM_REG_ARM_PTIMER_CNT ARM64_SYS_REG(3, 3, 14, 0, 1) 204 205/* EL0 Virtual Timer Registers */ 206#define KVM_REG_ARM_TIMER_CTL ARM64_SYS_REG(3, 3, 14, 3, 1) 207#define KVM_REG_ARM_TIMER_CNT ARM64_SYS_REG(3, 3, 14, 3, 2) 208#define KVM_REG_ARM_TIMER_CVAL ARM64_SYS_REG(3, 3, 14, 0, 2) 209 210/* KVM-as-firmware specific pseudo-registers */ 211#define KVM_REG_ARM_FW (0x0014 << KVM_REG_ARM_COPROC_SHIFT) 212#define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM64 | KVM_REG_SIZE_U64 | \ 213 KVM_REG_ARM_FW | ((r) & 0xffff)) 214#define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0) 215 216/* Device Control API: ARM VGIC */ 217#define KVM_DEV_ARM_VGIC_GRP_ADDR 0 218#define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1 219#define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2 220#define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32 221#define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT) 222#define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32 223#define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \ 224 (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT) 225#define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0 226#define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT) 227#define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff) 228#define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3 229#define KVM_DEV_ARM_VGIC_GRP_CTRL 4 230#define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5 231#define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6 232#define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7 233#define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8 234#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10 235#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \ 236 (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT) 237#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff 238#define VGIC_LEVEL_INFO_LINE_LEVEL 0 239 240#define KVM_DEV_ARM_VGIC_CTRL_INIT 0 241#define KVM_DEV_ARM_ITS_SAVE_TABLES 1 242#define KVM_DEV_ARM_ITS_RESTORE_TABLES 2 243#define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3 244#define KVM_DEV_ARM_ITS_CTRL_RESET 4 245 246/* Device Control API on vcpu fd */ 247#define KVM_ARM_VCPU_PMU_V3_CTRL 0 248#define KVM_ARM_VCPU_PMU_V3_IRQ 0 249#define KVM_ARM_VCPU_PMU_V3_INIT 1 250#define KVM_ARM_VCPU_TIMER_CTRL 1 251#define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0 252#define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1 253 254/* KVM_IRQ_LINE irq field index values */ 255#define KVM_ARM_IRQ_TYPE_SHIFT 24 256#define KVM_ARM_IRQ_TYPE_MASK 0xff 257#define KVM_ARM_IRQ_VCPU_SHIFT 16 258#define KVM_ARM_IRQ_VCPU_MASK 0xff 259#define KVM_ARM_IRQ_NUM_SHIFT 0 260#define KVM_ARM_IRQ_NUM_MASK 0xffff 261 262/* irq_type field */ 263#define KVM_ARM_IRQ_TYPE_CPU 0 264#define KVM_ARM_IRQ_TYPE_SPI 1 265#define KVM_ARM_IRQ_TYPE_PPI 2 266 267/* out-of-kernel GIC cpu interrupt injection irq_number field */ 268#define KVM_ARM_IRQ_CPU_IRQ 0 269#define KVM_ARM_IRQ_CPU_FIQ 1 270 271/* 272 * This used to hold the highest supported SPI, but it is now obsolete 273 * and only here to provide source code level compatibility with older 274 * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS. 275 */ 276#ifndef __KERNEL__ 277#define KVM_ARM_IRQ_GIC_MAX 127 278#endif 279 280/* One single KVM irqchip, ie. the VGIC */ 281#define KVM_NR_IRQCHIPS 1 282 283/* PSCI interface */ 284#define KVM_PSCI_FN_BASE 0x95c1ba5e 285#define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n)) 286 287#define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0) 288#define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1) 289#define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2) 290#define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3) 291 292#define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS 293#define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED 294#define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS 295#define KVM_PSCI_RET_DENIED PSCI_RET_DENIED 296 297#endif 298 299#endif /* __ARM_KVM_H__ */