Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v4.18 9930 lines 396 kB view raw
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 2 * All Rights Reserved. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the 6 * "Software"), to deal in the Software without restriction, including 7 * without limitation the rights to use, copy, modify, merge, publish, 8 * distribute, sub license, and/or sell copies of the Software, and to 9 * permit persons to whom the Software is furnished to do so, subject to 10 * the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the 13 * next paragraph) shall be included in all copies or substantial portions 14 * of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 23 */ 24 25#ifndef _I915_REG_H_ 26#define _I915_REG_H_ 27 28/** 29 * DOC: The i915 register macro definition style guide 30 * 31 * Follow the style described here for new macros, and while changing existing 32 * macros. Do **not** mass change existing definitions just to update the style. 33 * 34 * Layout 35 * '''''' 36 * 37 * Keep helper macros near the top. For example, _PIPE() and friends. 38 * 39 * Prefix macros that generally should not be used outside of this file with 40 * underscore '_'. For example, _PIPE() and friends, single instances of 41 * registers that are defined solely for the use by function-like macros. 42 * 43 * Avoid using the underscore prefixed macros outside of this file. There are 44 * exceptions, but keep them to a minimum. 45 * 46 * There are two basic types of register definitions: Single registers and 47 * register groups. Register groups are registers which have two or more 48 * instances, for example one per pipe, port, transcoder, etc. Register groups 49 * should be defined using function-like macros. 50 * 51 * For single registers, define the register offset first, followed by register 52 * contents. 53 * 54 * For register groups, define the register instance offsets first, prefixed 55 * with underscore, followed by a function-like macro choosing the right 56 * instance based on the parameter, followed by register contents. 57 * 58 * Define the register contents (i.e. bit and bit field macros) from most 59 * significant to least significant bit. Indent the register content macros 60 * using two extra spaces between ``#define`` and the macro name. 61 * 62 * For bit fields, define a ``_MASK`` and a ``_SHIFT`` macro. Define bit field 63 * contents so that they are already shifted in place, and can be directly 64 * OR'd. For convenience, function-like macros may be used to define bit fields, 65 * but do note that the macros may be needed to read as well as write the 66 * register contents. 67 * 68 * Define bits using ``(1 << N)`` instead of ``BIT(N)``. We may change this in 69 * the future, but this is the prevailing style. Do **not** add ``_BIT`` suffix 70 * to the name. 71 * 72 * Group the register and its contents together without blank lines, separate 73 * from other registers and their contents with one blank line. 74 * 75 * Indent macro values from macro names using TABs. Align values vertically. Use 76 * braces in macro values as needed to avoid unintended precedence after macro 77 * substitution. Use spaces in macro values according to kernel coding 78 * style. Use lower case in hexadecimal values. 79 * 80 * Naming 81 * '''''' 82 * 83 * Try to name registers according to the specs. If the register name changes in 84 * the specs from platform to another, stick to the original name. 85 * 86 * Try to re-use existing register macro definitions. Only add new macros for 87 * new register offsets, or when the register contents have changed enough to 88 * warrant a full redefinition. 89 * 90 * When a register macro changes for a new platform, prefix the new macro using 91 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The 92 * prefix signifies the start platform/generation using the register. 93 * 94 * When a bit (field) macro changes or gets added for a new platform, while 95 * retaining the existing register macro, add a platform acronym or generation 96 * suffix to the name. For example, ``_SKL`` or ``_GEN8``. 97 * 98 * Examples 99 * '''''''' 100 * 101 * (Note that the values in the example are indented using spaces instead of 102 * TABs to avoid misalignment in generated documentation. Use TABs in the 103 * definitions.):: 104 * 105 * #define _FOO_A 0xf000 106 * #define _FOO_B 0xf001 107 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B) 108 * #define FOO_ENABLE (1 << 31) 109 * #define FOO_MODE_MASK (0xf << 16) 110 * #define FOO_MODE_SHIFT 16 111 * #define FOO_MODE_BAR (0 << 16) 112 * #define FOO_MODE_BAZ (1 << 16) 113 * #define FOO_MODE_QUX_SNB (2 << 16) 114 * 115 * #define BAR _MMIO(0xb000) 116 * #define GEN8_BAR _MMIO(0xb888) 117 */ 118 119typedef struct { 120 uint32_t reg; 121} i915_reg_t; 122 123#define _MMIO(r) ((const i915_reg_t){ .reg = (r) }) 124 125#define INVALID_MMIO_REG _MMIO(0) 126 127static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg) 128{ 129 return reg.reg; 130} 131 132static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b) 133{ 134 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b); 135} 136 137static inline bool i915_mmio_reg_valid(i915_reg_t reg) 138{ 139 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG); 140} 141 142#define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index]) 143 144#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a))) 145#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b)) 146#define _PLANE(plane, a, b) _PIPE(plane, a, b) 147#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b) 148#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a))) 149#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b)) 150#define _PORT(port, a, b) ((a) + (port)*((b)-(a))) 151#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b)) 152#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c)) 153#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c)) 154#define _PLL(pll, a, b) ((a) + (pll)*((b)-(a))) 155#define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b)) 156#define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__) 157#define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c)) 158 159#define _MASKED_FIELD(mask, value) ({ \ 160 if (__builtin_constant_p(mask)) \ 161 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \ 162 if (__builtin_constant_p(value)) \ 163 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \ 164 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \ 165 BUILD_BUG_ON_MSG((value) & ~(mask), \ 166 "Incorrect value for mask"); \ 167 (mask) << 16 | (value); }) 168#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); }) 169#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0)) 170 171/* Engine ID */ 172 173#define RCS_HW 0 174#define VCS_HW 1 175#define BCS_HW 2 176#define VECS_HW 3 177#define VCS2_HW 4 178#define VCS3_HW 6 179#define VCS4_HW 7 180#define VECS2_HW 12 181 182/* Engine class */ 183 184#define RENDER_CLASS 0 185#define VIDEO_DECODE_CLASS 1 186#define VIDEO_ENHANCEMENT_CLASS 2 187#define COPY_ENGINE_CLASS 3 188#define OTHER_CLASS 4 189#define MAX_ENGINE_CLASS 4 190 191#define OTHER_GTPM_INSTANCE 1 192#define MAX_ENGINE_INSTANCE 3 193 194/* PCI config space */ 195 196#define MCHBAR_I915 0x44 197#define MCHBAR_I965 0x48 198#define MCHBAR_SIZE (4 * 4096) 199 200#define DEVEN 0x54 201#define DEVEN_MCHBAR_EN (1 << 28) 202 203/* BSM in include/drm/i915_drm.h */ 204 205#define HPLLCC 0xc0 /* 85x only */ 206#define GC_CLOCK_CONTROL_MASK (0x7 << 0) 207#define GC_CLOCK_133_200 (0 << 0) 208#define GC_CLOCK_100_200 (1 << 0) 209#define GC_CLOCK_100_133 (2 << 0) 210#define GC_CLOCK_133_266 (3 << 0) 211#define GC_CLOCK_133_200_2 (4 << 0) 212#define GC_CLOCK_133_266_2 (5 << 0) 213#define GC_CLOCK_166_266 (6 << 0) 214#define GC_CLOCK_166_250 (7 << 0) 215 216#define I915_GDRST 0xc0 /* PCI config register */ 217#define GRDOM_FULL (0 << 2) 218#define GRDOM_RENDER (1 << 2) 219#define GRDOM_MEDIA (3 << 2) 220#define GRDOM_MASK (3 << 2) 221#define GRDOM_RESET_STATUS (1 << 1) 222#define GRDOM_RESET_ENABLE (1 << 0) 223 224/* BSpec only has register offset, PCI device and bit found empirically */ 225#define I830_CLOCK_GATE 0xc8 /* device 0 */ 226#define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2) 227 228#define GCDGMBUS 0xcc 229 230#define GCFGC2 0xda 231#define GCFGC 0xf0 /* 915+ only */ 232#define GC_LOW_FREQUENCY_ENABLE (1 << 7) 233#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4) 234#define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4) 235#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4) 236#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4) 237#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4) 238#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4) 239#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4) 240#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4) 241#define GC_DISPLAY_CLOCK_MASK (7 << 4) 242#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0) 243#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0) 244#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0) 245#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0) 246#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0) 247#define I965_GC_RENDER_CLOCK_MASK (0xf << 0) 248#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0) 249#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0) 250#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0) 251#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0) 252#define I945_GC_RENDER_CLOCK_MASK (7 << 0) 253#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0) 254#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0) 255#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0) 256#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0) 257#define I915_GC_RENDER_CLOCK_MASK (7 << 0) 258#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0) 259#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0) 260#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0) 261 262#define ASLE 0xe4 263#define ASLS 0xfc 264 265#define SWSCI 0xe8 266#define SWSCI_SCISEL (1 << 15) 267#define SWSCI_GSSCIE (1 << 0) 268 269#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */ 270 271 272#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4) 273#define ILK_GRDOM_FULL (0<<1) 274#define ILK_GRDOM_RENDER (1<<1) 275#define ILK_GRDOM_MEDIA (3<<1) 276#define ILK_GRDOM_MASK (3<<1) 277#define ILK_GRDOM_RESET_ENABLE (1<<0) 278 279#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */ 280#define GEN6_MBC_SNPCR_SHIFT 21 281#define GEN6_MBC_SNPCR_MASK (3<<21) 282#define GEN6_MBC_SNPCR_MAX (0<<21) 283#define GEN6_MBC_SNPCR_MED (1<<21) 284#define GEN6_MBC_SNPCR_LOW (2<<21) 285#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */ 286 287#define VLV_G3DCTL _MMIO(0x9024) 288#define VLV_GSCKGCTL _MMIO(0x9028) 289 290#define GEN6_MBCTL _MMIO(0x0907c) 291#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4) 292#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3) 293#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2) 294#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1) 295#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0) 296 297#define GEN6_GDRST _MMIO(0x941c) 298#define GEN6_GRDOM_FULL (1 << 0) 299#define GEN6_GRDOM_RENDER (1 << 1) 300#define GEN6_GRDOM_MEDIA (1 << 2) 301#define GEN6_GRDOM_BLT (1 << 3) 302#define GEN6_GRDOM_VECS (1 << 4) 303#define GEN9_GRDOM_GUC (1 << 5) 304#define GEN8_GRDOM_MEDIA2 (1 << 7) 305/* GEN11 changed all bit defs except for FULL & RENDER */ 306#define GEN11_GRDOM_FULL GEN6_GRDOM_FULL 307#define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER 308#define GEN11_GRDOM_BLT (1 << 2) 309#define GEN11_GRDOM_GUC (1 << 3) 310#define GEN11_GRDOM_MEDIA (1 << 5) 311#define GEN11_GRDOM_MEDIA2 (1 << 6) 312#define GEN11_GRDOM_MEDIA3 (1 << 7) 313#define GEN11_GRDOM_MEDIA4 (1 << 8) 314#define GEN11_GRDOM_VECS (1 << 13) 315#define GEN11_GRDOM_VECS2 (1 << 14) 316 317#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228) 318#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518) 319#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220) 320#define PP_DIR_DCLV_2G 0xffffffff 321 322#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4) 323#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8) 324 325#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8) 326#define GEN8_RPCS_ENABLE (1 << 31) 327#define GEN8_RPCS_S_CNT_ENABLE (1 << 18) 328#define GEN8_RPCS_S_CNT_SHIFT 15 329#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT) 330#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11) 331#define GEN8_RPCS_SS_CNT_SHIFT 8 332#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT) 333#define GEN8_RPCS_EU_MAX_SHIFT 4 334#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT) 335#define GEN8_RPCS_EU_MIN_SHIFT 0 336#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT) 337 338#define WAIT_FOR_RC6_EXIT _MMIO(0x20CC) 339/* HSW only */ 340#define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2 341#define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT) 342#define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4 343#define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT) 344/* HSW+ */ 345#define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0) 346#define HSW_RCS_CONTEXT_ENABLE (1 << 7) 347#define HSW_RCS_INHIBIT (1 << 8) 348/* Gen8 */ 349#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 350#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) 351#define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4 352#define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT) 353#define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6) 354#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9 355#define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT) 356#define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11 357#define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT) 358#define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13) 359 360#define GAM_ECOCHK _MMIO(0x4090) 361#define BDW_DISABLE_HDC_INVALIDATION (1<<25) 362#define ECOCHK_SNB_BIT (1<<10) 363#define ECOCHK_DIS_TLB (1<<8) 364#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6) 365#define ECOCHK_PPGTT_CACHE64B (0x3<<3) 366#define ECOCHK_PPGTT_CACHE4B (0x0<<3) 367#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4) 368#define ECOCHK_PPGTT_LLC_IVB (0x1<<3) 369#define ECOCHK_PPGTT_UC_HSW (0x1<<3) 370#define ECOCHK_PPGTT_WT_HSW (0x2<<3) 371#define ECOCHK_PPGTT_WB_HSW (0x3<<3) 372 373#define GAC_ECO_BITS _MMIO(0x14090) 374#define ECOBITS_SNB_BIT (1<<13) 375#define ECOBITS_PPGTT_CACHE64B (3<<8) 376#define ECOBITS_PPGTT_CACHE4B (0<<8) 377 378#define GAB_CTL _MMIO(0x24000) 379#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8) 380 381#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0) 382#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20) 383#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18) 384#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4) 385#define GEN6_STOLEN_RESERVED_1M (0 << 4) 386#define GEN6_STOLEN_RESERVED_512K (1 << 4) 387#define GEN6_STOLEN_RESERVED_256K (2 << 4) 388#define GEN6_STOLEN_RESERVED_128K (3 << 4) 389#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5) 390#define GEN7_STOLEN_RESERVED_1M (0 << 5) 391#define GEN7_STOLEN_RESERVED_256K (1 << 5) 392#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7) 393#define GEN8_STOLEN_RESERVED_1M (0 << 7) 394#define GEN8_STOLEN_RESERVED_2M (1 << 7) 395#define GEN8_STOLEN_RESERVED_4M (2 << 7) 396#define GEN8_STOLEN_RESERVED_8M (3 << 7) 397#define GEN6_STOLEN_RESERVED_ENABLE (1 << 0) 398 399/* VGA stuff */ 400 401#define VGA_ST01_MDA 0x3ba 402#define VGA_ST01_CGA 0x3da 403 404#define _VGA_MSR_WRITE _MMIO(0x3c2) 405#define VGA_MSR_WRITE 0x3c2 406#define VGA_MSR_READ 0x3cc 407#define VGA_MSR_MEM_EN (1<<1) 408#define VGA_MSR_CGA_MODE (1<<0) 409 410#define VGA_SR_INDEX 0x3c4 411#define SR01 1 412#define VGA_SR_DATA 0x3c5 413 414#define VGA_AR_INDEX 0x3c0 415#define VGA_AR_VID_EN (1<<5) 416#define VGA_AR_DATA_WRITE 0x3c0 417#define VGA_AR_DATA_READ 0x3c1 418 419#define VGA_GR_INDEX 0x3ce 420#define VGA_GR_DATA 0x3cf 421/* GR05 */ 422#define VGA_GR_MEM_READ_MODE_SHIFT 3 423#define VGA_GR_MEM_READ_MODE_PLANE 1 424/* GR06 */ 425#define VGA_GR_MEM_MODE_MASK 0xc 426#define VGA_GR_MEM_MODE_SHIFT 2 427#define VGA_GR_MEM_A0000_AFFFF 0 428#define VGA_GR_MEM_A0000_BFFFF 1 429#define VGA_GR_MEM_B0000_B7FFF 2 430#define VGA_GR_MEM_B0000_BFFFF 3 431 432#define VGA_DACMASK 0x3c6 433#define VGA_DACRX 0x3c7 434#define VGA_DACWX 0x3c8 435#define VGA_DACDATA 0x3c9 436 437#define VGA_CR_INDEX_MDA 0x3b4 438#define VGA_CR_DATA_MDA 0x3b5 439#define VGA_CR_INDEX_CGA 0x3d4 440#define VGA_CR_DATA_CGA 0x3d5 441 442#define MI_PREDICATE_SRC0 _MMIO(0x2400) 443#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4) 444#define MI_PREDICATE_SRC1 _MMIO(0x2408) 445#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4) 446 447#define MI_PREDICATE_RESULT_2 _MMIO(0x2214) 448#define LOWER_SLICE_ENABLED (1<<0) 449#define LOWER_SLICE_DISABLED (0<<0) 450 451/* 452 * Registers used only by the command parser 453 */ 454#define BCS_SWCTRL _MMIO(0x22200) 455 456#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290) 457#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4) 458#define HS_INVOCATION_COUNT _MMIO(0x2300) 459#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4) 460#define DS_INVOCATION_COUNT _MMIO(0x2308) 461#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4) 462#define IA_VERTICES_COUNT _MMIO(0x2310) 463#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4) 464#define IA_PRIMITIVES_COUNT _MMIO(0x2318) 465#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4) 466#define VS_INVOCATION_COUNT _MMIO(0x2320) 467#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4) 468#define GS_INVOCATION_COUNT _MMIO(0x2328) 469#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4) 470#define GS_PRIMITIVES_COUNT _MMIO(0x2330) 471#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4) 472#define CL_INVOCATION_COUNT _MMIO(0x2338) 473#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4) 474#define CL_PRIMITIVES_COUNT _MMIO(0x2340) 475#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4) 476#define PS_INVOCATION_COUNT _MMIO(0x2348) 477#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4) 478#define PS_DEPTH_COUNT _MMIO(0x2350) 479#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4) 480 481/* There are the 4 64-bit counter registers, one for each stream output */ 482#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8) 483#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4) 484 485#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8) 486#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4) 487 488#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420) 489#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430) 490#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434) 491#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438) 492#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C) 493#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440) 494 495#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500) 496#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504) 497#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508) 498 499/* There are the 16 64-bit CS General Purpose Registers */ 500#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8) 501#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4) 502 503#define GEN7_OACONTROL _MMIO(0x2360) 504#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000 505#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F 506#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6 507#define GEN7_OACONTROL_TIMER_ENABLE (1<<5) 508#define GEN7_OACONTROL_FORMAT_A13 (0<<2) 509#define GEN7_OACONTROL_FORMAT_A29 (1<<2) 510#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2) 511#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2) 512#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2) 513#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2) 514#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2) 515#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2) 516#define GEN7_OACONTROL_FORMAT_SHIFT 2 517#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1) 518#define GEN7_OACONTROL_ENABLE (1<<0) 519 520#define GEN8_OACTXID _MMIO(0x2364) 521 522#define GEN8_OA_DEBUG _MMIO(0x2B04) 523#define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1<<5) 524#define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1<<6) 525#define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1<<2) 526#define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1<<1) 527 528#define GEN8_OACONTROL _MMIO(0x2B00) 529#define GEN8_OA_REPORT_FORMAT_A12 (0<<2) 530#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2) 531#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2) 532#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2) 533#define GEN8_OA_REPORT_FORMAT_SHIFT 2 534#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1) 535#define GEN8_OA_COUNTER_ENABLE (1<<0) 536 537#define GEN8_OACTXCONTROL _MMIO(0x2360) 538#define GEN8_OA_TIMER_PERIOD_MASK 0x3F 539#define GEN8_OA_TIMER_PERIOD_SHIFT 2 540#define GEN8_OA_TIMER_ENABLE (1<<1) 541#define GEN8_OA_COUNTER_RESUME (1<<0) 542 543#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */ 544#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3) 545#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2) 546#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1) 547#define GEN7_OABUFFER_RESUME (1<<0) 548 549#define GEN8_OABUFFER_UDW _MMIO(0x23b4) 550#define GEN8_OABUFFER _MMIO(0x2b14) 551#define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */ 552 553#define GEN7_OASTATUS1 _MMIO(0x2364) 554#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0 555#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2) 556#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1) 557#define GEN7_OASTATUS1_REPORT_LOST (1<<0) 558 559#define GEN7_OASTATUS2 _MMIO(0x2368) 560#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0 561#define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */ 562 563#define GEN8_OASTATUS _MMIO(0x2b08) 564#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3) 565#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2) 566#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1) 567#define GEN8_OASTATUS_REPORT_LOST (1<<0) 568 569#define GEN8_OAHEADPTR _MMIO(0x2B0C) 570#define GEN8_OAHEADPTR_MASK 0xffffffc0 571#define GEN8_OATAILPTR _MMIO(0x2B10) 572#define GEN8_OATAILPTR_MASK 0xffffffc0 573 574#define OABUFFER_SIZE_128K (0<<3) 575#define OABUFFER_SIZE_256K (1<<3) 576#define OABUFFER_SIZE_512K (2<<3) 577#define OABUFFER_SIZE_1M (3<<3) 578#define OABUFFER_SIZE_2M (4<<3) 579#define OABUFFER_SIZE_4M (5<<3) 580#define OABUFFER_SIZE_8M (6<<3) 581#define OABUFFER_SIZE_16M (7<<3) 582 583/* 584 * Flexible, Aggregate EU Counter Registers. 585 * Note: these aren't contiguous 586 */ 587#define EU_PERF_CNTL0 _MMIO(0xe458) 588#define EU_PERF_CNTL1 _MMIO(0xe558) 589#define EU_PERF_CNTL2 _MMIO(0xe658) 590#define EU_PERF_CNTL3 _MMIO(0xe758) 591#define EU_PERF_CNTL4 _MMIO(0xe45c) 592#define EU_PERF_CNTL5 _MMIO(0xe55c) 593#define EU_PERF_CNTL6 _MMIO(0xe65c) 594 595/* 596 * OA Boolean state 597 */ 598 599#define OASTARTTRIG1 _MMIO(0x2710) 600#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 601#define OASTARTTRIG1_THRESHOLD_MASK 0xffff 602 603#define OASTARTTRIG2 _MMIO(0x2714) 604#define OASTARTTRIG2_INVERT_A_0 (1<<0) 605#define OASTARTTRIG2_INVERT_A_1 (1<<1) 606#define OASTARTTRIG2_INVERT_A_2 (1<<2) 607#define OASTARTTRIG2_INVERT_A_3 (1<<3) 608#define OASTARTTRIG2_INVERT_A_4 (1<<4) 609#define OASTARTTRIG2_INVERT_A_5 (1<<5) 610#define OASTARTTRIG2_INVERT_A_6 (1<<6) 611#define OASTARTTRIG2_INVERT_A_7 (1<<7) 612#define OASTARTTRIG2_INVERT_A_8 (1<<8) 613#define OASTARTTRIG2_INVERT_A_9 (1<<9) 614#define OASTARTTRIG2_INVERT_A_10 (1<<10) 615#define OASTARTTRIG2_INVERT_A_11 (1<<11) 616#define OASTARTTRIG2_INVERT_A_12 (1<<12) 617#define OASTARTTRIG2_INVERT_A_13 (1<<13) 618#define OASTARTTRIG2_INVERT_A_14 (1<<14) 619#define OASTARTTRIG2_INVERT_A_15 (1<<15) 620#define OASTARTTRIG2_INVERT_B_0 (1<<16) 621#define OASTARTTRIG2_INVERT_B_1 (1<<17) 622#define OASTARTTRIG2_INVERT_B_2 (1<<18) 623#define OASTARTTRIG2_INVERT_B_3 (1<<19) 624#define OASTARTTRIG2_INVERT_C_0 (1<<20) 625#define OASTARTTRIG2_INVERT_C_1 (1<<21) 626#define OASTARTTRIG2_INVERT_D_0 (1<<22) 627#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23) 628#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24) 629#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28) 630#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29) 631#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30) 632#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31) 633 634#define OASTARTTRIG3 _MMIO(0x2718) 635#define OASTARTTRIG3_NOA_SELECT_MASK 0xf 636#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0 637#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4 638#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8 639#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12 640#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16 641#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20 642#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24 643#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28 644 645#define OASTARTTRIG4 _MMIO(0x271c) 646#define OASTARTTRIG4_NOA_SELECT_MASK 0xf 647#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0 648#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4 649#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8 650#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12 651#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16 652#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20 653#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24 654#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28 655 656#define OASTARTTRIG5 _MMIO(0x2720) 657#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000 658#define OASTARTTRIG5_THRESHOLD_MASK 0xffff 659 660#define OASTARTTRIG6 _MMIO(0x2724) 661#define OASTARTTRIG6_INVERT_A_0 (1<<0) 662#define OASTARTTRIG6_INVERT_A_1 (1<<1) 663#define OASTARTTRIG6_INVERT_A_2 (1<<2) 664#define OASTARTTRIG6_INVERT_A_3 (1<<3) 665#define OASTARTTRIG6_INVERT_A_4 (1<<4) 666#define OASTARTTRIG6_INVERT_A_5 (1<<5) 667#define OASTARTTRIG6_INVERT_A_6 (1<<6) 668#define OASTARTTRIG6_INVERT_A_7 (1<<7) 669#define OASTARTTRIG6_INVERT_A_8 (1<<8) 670#define OASTARTTRIG6_INVERT_A_9 (1<<9) 671#define OASTARTTRIG6_INVERT_A_10 (1<<10) 672#define OASTARTTRIG6_INVERT_A_11 (1<<11) 673#define OASTARTTRIG6_INVERT_A_12 (1<<12) 674#define OASTARTTRIG6_INVERT_A_13 (1<<13) 675#define OASTARTTRIG6_INVERT_A_14 (1<<14) 676#define OASTARTTRIG6_INVERT_A_15 (1<<15) 677#define OASTARTTRIG6_INVERT_B_0 (1<<16) 678#define OASTARTTRIG6_INVERT_B_1 (1<<17) 679#define OASTARTTRIG6_INVERT_B_2 (1<<18) 680#define OASTARTTRIG6_INVERT_B_3 (1<<19) 681#define OASTARTTRIG6_INVERT_C_0 (1<<20) 682#define OASTARTTRIG6_INVERT_C_1 (1<<21) 683#define OASTARTTRIG6_INVERT_D_0 (1<<22) 684#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23) 685#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24) 686#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28) 687#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29) 688#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30) 689#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31) 690 691#define OASTARTTRIG7 _MMIO(0x2728) 692#define OASTARTTRIG7_NOA_SELECT_MASK 0xf 693#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0 694#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4 695#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8 696#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12 697#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16 698#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20 699#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24 700#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28 701 702#define OASTARTTRIG8 _MMIO(0x272c) 703#define OASTARTTRIG8_NOA_SELECT_MASK 0xf 704#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0 705#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4 706#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8 707#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12 708#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16 709#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20 710#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24 711#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28 712 713#define OAREPORTTRIG1 _MMIO(0x2740) 714#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff 715#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */ 716 717#define OAREPORTTRIG2 _MMIO(0x2744) 718#define OAREPORTTRIG2_INVERT_A_0 (1<<0) 719#define OAREPORTTRIG2_INVERT_A_1 (1<<1) 720#define OAREPORTTRIG2_INVERT_A_2 (1<<2) 721#define OAREPORTTRIG2_INVERT_A_3 (1<<3) 722#define OAREPORTTRIG2_INVERT_A_4 (1<<4) 723#define OAREPORTTRIG2_INVERT_A_5 (1<<5) 724#define OAREPORTTRIG2_INVERT_A_6 (1<<6) 725#define OAREPORTTRIG2_INVERT_A_7 (1<<7) 726#define OAREPORTTRIG2_INVERT_A_8 (1<<8) 727#define OAREPORTTRIG2_INVERT_A_9 (1<<9) 728#define OAREPORTTRIG2_INVERT_A_10 (1<<10) 729#define OAREPORTTRIG2_INVERT_A_11 (1<<11) 730#define OAREPORTTRIG2_INVERT_A_12 (1<<12) 731#define OAREPORTTRIG2_INVERT_A_13 (1<<13) 732#define OAREPORTTRIG2_INVERT_A_14 (1<<14) 733#define OAREPORTTRIG2_INVERT_A_15 (1<<15) 734#define OAREPORTTRIG2_INVERT_B_0 (1<<16) 735#define OAREPORTTRIG2_INVERT_B_1 (1<<17) 736#define OAREPORTTRIG2_INVERT_B_2 (1<<18) 737#define OAREPORTTRIG2_INVERT_B_3 (1<<19) 738#define OAREPORTTRIG2_INVERT_C_0 (1<<20) 739#define OAREPORTTRIG2_INVERT_C_1 (1<<21) 740#define OAREPORTTRIG2_INVERT_D_0 (1<<22) 741#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23) 742#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31) 743 744#define OAREPORTTRIG3 _MMIO(0x2748) 745#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf 746#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0 747#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4 748#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8 749#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12 750#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16 751#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20 752#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24 753#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28 754 755#define OAREPORTTRIG4 _MMIO(0x274c) 756#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf 757#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0 758#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4 759#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8 760#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12 761#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16 762#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20 763#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24 764#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28 765 766#define OAREPORTTRIG5 _MMIO(0x2750) 767#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff 768#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */ 769 770#define OAREPORTTRIG6 _MMIO(0x2754) 771#define OAREPORTTRIG6_INVERT_A_0 (1<<0) 772#define OAREPORTTRIG6_INVERT_A_1 (1<<1) 773#define OAREPORTTRIG6_INVERT_A_2 (1<<2) 774#define OAREPORTTRIG6_INVERT_A_3 (1<<3) 775#define OAREPORTTRIG6_INVERT_A_4 (1<<4) 776#define OAREPORTTRIG6_INVERT_A_5 (1<<5) 777#define OAREPORTTRIG6_INVERT_A_6 (1<<6) 778#define OAREPORTTRIG6_INVERT_A_7 (1<<7) 779#define OAREPORTTRIG6_INVERT_A_8 (1<<8) 780#define OAREPORTTRIG6_INVERT_A_9 (1<<9) 781#define OAREPORTTRIG6_INVERT_A_10 (1<<10) 782#define OAREPORTTRIG6_INVERT_A_11 (1<<11) 783#define OAREPORTTRIG6_INVERT_A_12 (1<<12) 784#define OAREPORTTRIG6_INVERT_A_13 (1<<13) 785#define OAREPORTTRIG6_INVERT_A_14 (1<<14) 786#define OAREPORTTRIG6_INVERT_A_15 (1<<15) 787#define OAREPORTTRIG6_INVERT_B_0 (1<<16) 788#define OAREPORTTRIG6_INVERT_B_1 (1<<17) 789#define OAREPORTTRIG6_INVERT_B_2 (1<<18) 790#define OAREPORTTRIG6_INVERT_B_3 (1<<19) 791#define OAREPORTTRIG6_INVERT_C_0 (1<<20) 792#define OAREPORTTRIG6_INVERT_C_1 (1<<21) 793#define OAREPORTTRIG6_INVERT_D_0 (1<<22) 794#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23) 795#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31) 796 797#define OAREPORTTRIG7 _MMIO(0x2758) 798#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf 799#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0 800#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4 801#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8 802#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12 803#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16 804#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20 805#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24 806#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28 807 808#define OAREPORTTRIG8 _MMIO(0x275c) 809#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf 810#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0 811#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4 812#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8 813#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12 814#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16 815#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20 816#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24 817#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28 818 819/* CECX_0 */ 820#define OACEC_COMPARE_LESS_OR_EQUAL 6 821#define OACEC_COMPARE_NOT_EQUAL 5 822#define OACEC_COMPARE_LESS_THAN 4 823#define OACEC_COMPARE_GREATER_OR_EQUAL 3 824#define OACEC_COMPARE_EQUAL 2 825#define OACEC_COMPARE_GREATER_THAN 1 826#define OACEC_COMPARE_ANY_EQUAL 0 827 828#define OACEC_COMPARE_VALUE_MASK 0xffff 829#define OACEC_COMPARE_VALUE_SHIFT 3 830 831#define OACEC_SELECT_NOA (0<<19) 832#define OACEC_SELECT_PREV (1<<19) 833#define OACEC_SELECT_BOOLEAN (2<<19) 834 835/* CECX_1 */ 836#define OACEC_MASK_MASK 0xffff 837#define OACEC_CONSIDERATIONS_MASK 0xffff 838#define OACEC_CONSIDERATIONS_SHIFT 16 839 840#define OACEC0_0 _MMIO(0x2770) 841#define OACEC0_1 _MMIO(0x2774) 842#define OACEC1_0 _MMIO(0x2778) 843#define OACEC1_1 _MMIO(0x277c) 844#define OACEC2_0 _MMIO(0x2780) 845#define OACEC2_1 _MMIO(0x2784) 846#define OACEC3_0 _MMIO(0x2788) 847#define OACEC3_1 _MMIO(0x278c) 848#define OACEC4_0 _MMIO(0x2790) 849#define OACEC4_1 _MMIO(0x2794) 850#define OACEC5_0 _MMIO(0x2798) 851#define OACEC5_1 _MMIO(0x279c) 852#define OACEC6_0 _MMIO(0x27a0) 853#define OACEC6_1 _MMIO(0x27a4) 854#define OACEC7_0 _MMIO(0x27a8) 855#define OACEC7_1 _MMIO(0x27ac) 856 857/* OA perf counters */ 858#define OA_PERFCNT1_LO _MMIO(0x91B8) 859#define OA_PERFCNT1_HI _MMIO(0x91BC) 860#define OA_PERFCNT2_LO _MMIO(0x91C0) 861#define OA_PERFCNT2_HI _MMIO(0x91C4) 862#define OA_PERFCNT3_LO _MMIO(0x91C8) 863#define OA_PERFCNT3_HI _MMIO(0x91CC) 864#define OA_PERFCNT4_LO _MMIO(0x91D8) 865#define OA_PERFCNT4_HI _MMIO(0x91DC) 866 867#define OA_PERFMATRIX_LO _MMIO(0x91C8) 868#define OA_PERFMATRIX_HI _MMIO(0x91CC) 869 870/* RPM unit config (Gen8+) */ 871#define RPM_CONFIG0 _MMIO(0x0D00) 872#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3 873#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT) 874#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0 875#define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1 876#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3 877#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT) 878#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0 879#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1 880#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2 881#define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3 882#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1 883#define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT) 884 885#define RPM_CONFIG1 _MMIO(0x0D04) 886#define GEN10_GT_NOA_ENABLE (1 << 9) 887 888/* GPM unit config (Gen9+) */ 889#define CTC_MODE _MMIO(0xA26C) 890#define CTC_SOURCE_PARAMETER_MASK 1 891#define CTC_SOURCE_CRYSTAL_CLOCK 0 892#define CTC_SOURCE_DIVIDE_LOGIC 1 893#define CTC_SHIFT_PARAMETER_SHIFT 1 894#define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT) 895 896/* RCP unit config (Gen8+) */ 897#define RCP_CONFIG _MMIO(0x0D08) 898 899/* NOA (HSW) */ 900#define HSW_MBVID2_NOA0 _MMIO(0x9E80) 901#define HSW_MBVID2_NOA1 _MMIO(0x9E84) 902#define HSW_MBVID2_NOA2 _MMIO(0x9E88) 903#define HSW_MBVID2_NOA3 _MMIO(0x9E8C) 904#define HSW_MBVID2_NOA4 _MMIO(0x9E90) 905#define HSW_MBVID2_NOA5 _MMIO(0x9E94) 906#define HSW_MBVID2_NOA6 _MMIO(0x9E98) 907#define HSW_MBVID2_NOA7 _MMIO(0x9E9C) 908#define HSW_MBVID2_NOA8 _MMIO(0x9EA0) 909#define HSW_MBVID2_NOA9 _MMIO(0x9EA4) 910 911#define HSW_MBVID2_MISR0 _MMIO(0x9EC0) 912 913/* NOA (Gen8+) */ 914#define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4) 915 916#define MICRO_BP0_0 _MMIO(0x9800) 917#define MICRO_BP0_2 _MMIO(0x9804) 918#define MICRO_BP0_1 _MMIO(0x9808) 919 920#define MICRO_BP1_0 _MMIO(0x980C) 921#define MICRO_BP1_2 _MMIO(0x9810) 922#define MICRO_BP1_1 _MMIO(0x9814) 923 924#define MICRO_BP2_0 _MMIO(0x9818) 925#define MICRO_BP2_2 _MMIO(0x981C) 926#define MICRO_BP2_1 _MMIO(0x9820) 927 928#define MICRO_BP3_0 _MMIO(0x9824) 929#define MICRO_BP3_2 _MMIO(0x9828) 930#define MICRO_BP3_1 _MMIO(0x982C) 931 932#define MICRO_BP_TRIGGER _MMIO(0x9830) 933#define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834) 934#define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838) 935#define MICRO_BP_FIRED_ARMED _MMIO(0x983C) 936 937#define GDT_CHICKEN_BITS _MMIO(0x9840) 938#define GT_NOA_ENABLE 0x00000080 939 940#define NOA_DATA _MMIO(0x986C) 941#define NOA_WRITE _MMIO(0x9888) 942 943#define _GEN7_PIPEA_DE_LOAD_SL 0x70068 944#define _GEN7_PIPEB_DE_LOAD_SL 0x71068 945#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL) 946 947/* 948 * Reset registers 949 */ 950#define DEBUG_RESET_I830 _MMIO(0x6070) 951#define DEBUG_RESET_FULL (1<<7) 952#define DEBUG_RESET_RENDER (1<<8) 953#define DEBUG_RESET_DISPLAY (1<<9) 954 955/* 956 * IOSF sideband 957 */ 958#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100) 959#define IOSF_DEVFN_SHIFT 24 960#define IOSF_OPCODE_SHIFT 16 961#define IOSF_PORT_SHIFT 8 962#define IOSF_BYTE_ENABLES_SHIFT 4 963#define IOSF_BAR_SHIFT 1 964#define IOSF_SB_BUSY (1<<0) 965#define IOSF_PORT_BUNIT 0x03 966#define IOSF_PORT_PUNIT 0x04 967#define IOSF_PORT_NC 0x11 968#define IOSF_PORT_DPIO 0x12 969#define IOSF_PORT_GPIO_NC 0x13 970#define IOSF_PORT_CCK 0x14 971#define IOSF_PORT_DPIO_2 0x1a 972#define IOSF_PORT_FLISDSI 0x1b 973#define IOSF_PORT_GPIO_SC 0x48 974#define IOSF_PORT_GPIO_SUS 0xa8 975#define IOSF_PORT_CCU 0xa9 976#define CHV_IOSF_PORT_GPIO_N 0x13 977#define CHV_IOSF_PORT_GPIO_SE 0x48 978#define CHV_IOSF_PORT_GPIO_E 0xa8 979#define CHV_IOSF_PORT_GPIO_SW 0xb2 980#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104) 981#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108) 982 983/* See configdb bunit SB addr map */ 984#define BUNIT_REG_BISOC 0x11 985 986#define PUNIT_REG_DSPFREQ 0x36 987#define DSPFREQSTAT_SHIFT_CHV 24 988#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV) 989#define DSPFREQGUAR_SHIFT_CHV 8 990#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV) 991#define DSPFREQSTAT_SHIFT 30 992#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT) 993#define DSPFREQGUAR_SHIFT 14 994#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT) 995#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */ 996#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */ 997#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */ 998#define _DP_SSC(val, pipe) ((val) << (2 * (pipe))) 999#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe)) 1000#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe)) 1001#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe)) 1002#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe)) 1003#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe)) 1004#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16)) 1005#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe)) 1006#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe)) 1007#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe)) 1008#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe)) 1009#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe)) 1010 1011/* 1012 * i915_power_well_id: 1013 * 1014 * Platform specific IDs used to look up power wells and - except for custom 1015 * power wells - to define request/status register flag bit positions. As such 1016 * the set of IDs on a given platform must be unique and except for custom 1017 * power wells their value must stay fixed. 1018 */ 1019enum i915_power_well_id { 1020 /* 1021 * I830 1022 * - custom power well 1023 */ 1024 I830_DISP_PW_PIPES = 0, 1025 1026 /* 1027 * VLV/CHV 1028 * - PUNIT_REG_PWRGT_CTRL (bit: id*2), 1029 * PUNIT_REG_PWRGT_STATUS (bit: id*2) (PUNIT HAS v0.8) 1030 */ 1031 PUNIT_POWER_WELL_RENDER = 0, 1032 PUNIT_POWER_WELL_MEDIA = 1, 1033 PUNIT_POWER_WELL_DISP2D = 3, 1034 PUNIT_POWER_WELL_DPIO_CMN_BC = 5, 1035 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6, 1036 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7, 1037 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8, 1038 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9, 1039 PUNIT_POWER_WELL_DPIO_RX0 = 10, 1040 PUNIT_POWER_WELL_DPIO_RX1 = 11, 1041 PUNIT_POWER_WELL_DPIO_CMN_D = 12, 1042 /* - custom power well */ 1043 CHV_DISP_PW_PIPE_A, /* 13 */ 1044 1045 /* 1046 * HSW/BDW 1047 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1) 1048 */ 1049 HSW_DISP_PW_GLOBAL = 15, 1050 1051 /* 1052 * GEN9+ 1053 * - HSW_PWR_WELL_CTL_DRIVER(0) (status bit: id*2, req bit: id*2+1) 1054 */ 1055 SKL_DISP_PW_MISC_IO = 0, 1056 SKL_DISP_PW_DDI_A_E, 1057 GLK_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E, 1058 CNL_DISP_PW_DDI_A = SKL_DISP_PW_DDI_A_E, 1059 SKL_DISP_PW_DDI_B, 1060 SKL_DISP_PW_DDI_C, 1061 SKL_DISP_PW_DDI_D, 1062 CNL_DISP_PW_DDI_F = 6, 1063 1064 GLK_DISP_PW_AUX_A = 8, 1065 GLK_DISP_PW_AUX_B, 1066 GLK_DISP_PW_AUX_C, 1067 CNL_DISP_PW_AUX_A = GLK_DISP_PW_AUX_A, 1068 CNL_DISP_PW_AUX_B = GLK_DISP_PW_AUX_B, 1069 CNL_DISP_PW_AUX_C = GLK_DISP_PW_AUX_C, 1070 CNL_DISP_PW_AUX_D, 1071 CNL_DISP_PW_AUX_F, 1072 1073 SKL_DISP_PW_1 = 14, 1074 SKL_DISP_PW_2, 1075 1076 /* - custom power wells */ 1077 SKL_DISP_PW_DC_OFF, 1078 BXT_DPIO_CMN_A, 1079 BXT_DPIO_CMN_BC, 1080 GLK_DPIO_CMN_C, /* 19 */ 1081 1082 /* 1083 * Multiple platforms. 1084 * Must start following the highest ID of any platform. 1085 * - custom power wells 1086 */ 1087 I915_DISP_PW_ALWAYS_ON = 20, 1088}; 1089 1090#define PUNIT_REG_PWRGT_CTRL 0x60 1091#define PUNIT_REG_PWRGT_STATUS 0x61 1092#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2)) 1093#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2)) 1094#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2)) 1095#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2)) 1096#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2)) 1097 1098#define PUNIT_REG_GPU_LFM 0xd3 1099#define PUNIT_REG_GPU_FREQ_REQ 0xd4 1100#define PUNIT_REG_GPU_FREQ_STS 0xd8 1101#define GPLLENABLE (1<<4) 1102#define GENFREQSTATUS (1<<0) 1103#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc 1104#define PUNIT_REG_CZ_TIMESTAMP 0xce 1105 1106#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */ 1107#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */ 1108 1109#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136 1110#define FB_GFX_FREQ_FUSE_MASK 0xff 1111#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24 1112#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16 1113#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8 1114 1115#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137 1116#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8 1117 1118#define PUNIT_REG_DDR_SETUP2 0x139 1119#define FORCE_DDR_FREQ_REQ_ACK (1 << 8) 1120#define FORCE_DDR_LOW_FREQ (1 << 1) 1121#define FORCE_DDR_HIGH_FREQ (1 << 0) 1122 1123#define PUNIT_GPU_STATUS_REG 0xdb 1124#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16 1125#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff 1126#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8 1127#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff 1128 1129#define PUNIT_GPU_DUTYCYCLE_REG 0xdf 1130#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8 1131#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff 1132 1133#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c 1134#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3 1135#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8 1136#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11 1137#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800 1138#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34 1139#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007 1140#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30 1141#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27 1142#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000 1143 1144#define VLV_TURBO_SOC_OVERRIDE 0x04 1145#define VLV_OVERRIDE_EN 1 1146#define VLV_SOC_TDP_EN (1 << 1) 1147#define VLV_BIAS_CPU_125_SOC_875 (6 << 2) 1148#define CHV_BIAS_CPU_50_SOC_50 (3 << 2) 1149 1150/* vlv2 north clock has */ 1151#define CCK_FUSE_REG 0x8 1152#define CCK_FUSE_HPLL_FREQ_MASK 0x3 1153#define CCK_REG_DSI_PLL_FUSE 0x44 1154#define CCK_REG_DSI_PLL_CONTROL 0x48 1155#define DSI_PLL_VCO_EN (1 << 31) 1156#define DSI_PLL_LDO_GATE (1 << 30) 1157#define DSI_PLL_P1_POST_DIV_SHIFT 17 1158#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17) 1159#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13) 1160#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12) 1161#define DSI_PLL_MUX_MASK (3 << 9) 1162#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10) 1163#define DSI_PLL_MUX_DSI0_CCK (1 << 10) 1164#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9) 1165#define DSI_PLL_MUX_DSI1_CCK (1 << 9) 1166#define DSI_PLL_CLK_GATE_MASK (0xf << 5) 1167#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8) 1168#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7) 1169#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6) 1170#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5) 1171#define DSI_PLL_LOCK (1 << 0) 1172#define CCK_REG_DSI_PLL_DIVIDER 0x4c 1173#define DSI_PLL_LFSR (1 << 31) 1174#define DSI_PLL_FRACTION_EN (1 << 30) 1175#define DSI_PLL_FRAC_COUNTER_SHIFT 27 1176#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27) 1177#define DSI_PLL_USYNC_CNT_SHIFT 18 1178#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18) 1179#define DSI_PLL_N1_DIV_SHIFT 16 1180#define DSI_PLL_N1_DIV_MASK (3 << 16) 1181#define DSI_PLL_M1_DIV_SHIFT 0 1182#define DSI_PLL_M1_DIV_MASK (0x1ff << 0) 1183#define CCK_CZ_CLOCK_CONTROL 0x62 1184#define CCK_GPLL_CLOCK_CONTROL 0x67 1185#define CCK_DISPLAY_CLOCK_CONTROL 0x6b 1186#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c 1187#define CCK_TRUNK_FORCE_ON (1 << 17) 1188#define CCK_TRUNK_FORCE_OFF (1 << 16) 1189#define CCK_FREQUENCY_STATUS (0x1f << 8) 1190#define CCK_FREQUENCY_STATUS_SHIFT 8 1191#define CCK_FREQUENCY_VALUES (0x1f << 0) 1192 1193/* DPIO registers */ 1194#define DPIO_DEVFN 0 1195 1196#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110) 1197#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */ 1198#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */ 1199#define DPIO_SFR_BYPASS (1<<1) 1200#define DPIO_CMNRST (1<<0) 1201 1202#define DPIO_PHY(pipe) ((pipe) >> 1) 1203#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy]) 1204 1205/* 1206 * Per pipe/PLL DPIO regs 1207 */ 1208#define _VLV_PLL_DW3_CH0 0x800c 1209#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */ 1210#define DPIO_POST_DIV_DAC 0 1211#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */ 1212#define DPIO_POST_DIV_LVDS1 2 1213#define DPIO_POST_DIV_LVDS2 3 1214#define DPIO_K_SHIFT (24) /* 4 bits */ 1215#define DPIO_P1_SHIFT (21) /* 3 bits */ 1216#define DPIO_P2_SHIFT (16) /* 5 bits */ 1217#define DPIO_N_SHIFT (12) /* 4 bits */ 1218#define DPIO_ENABLE_CALIBRATION (1<<11) 1219#define DPIO_M1DIV_SHIFT (8) /* 3 bits */ 1220#define DPIO_M2DIV_MASK 0xff 1221#define _VLV_PLL_DW3_CH1 0x802c 1222#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1) 1223 1224#define _VLV_PLL_DW5_CH0 0x8014 1225#define DPIO_REFSEL_OVERRIDE 27 1226#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */ 1227#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */ 1228#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */ 1229#define DPIO_PLL_REFCLK_SEL_MASK 3 1230#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */ 1231#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */ 1232#define _VLV_PLL_DW5_CH1 0x8034 1233#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1) 1234 1235#define _VLV_PLL_DW7_CH0 0x801c 1236#define _VLV_PLL_DW7_CH1 0x803c 1237#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1) 1238 1239#define _VLV_PLL_DW8_CH0 0x8040 1240#define _VLV_PLL_DW8_CH1 0x8060 1241#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1) 1242 1243#define VLV_PLL_DW9_BCAST 0xc044 1244#define _VLV_PLL_DW9_CH0 0x8044 1245#define _VLV_PLL_DW9_CH1 0x8064 1246#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1) 1247 1248#define _VLV_PLL_DW10_CH0 0x8048 1249#define _VLV_PLL_DW10_CH1 0x8068 1250#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1) 1251 1252#define _VLV_PLL_DW11_CH0 0x804c 1253#define _VLV_PLL_DW11_CH1 0x806c 1254#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1) 1255 1256/* Spec for ref block start counts at DW10 */ 1257#define VLV_REF_DW13 0x80ac 1258 1259#define VLV_CMN_DW0 0x8100 1260 1261/* 1262 * Per DDI channel DPIO regs 1263 */ 1264 1265#define _VLV_PCS_DW0_CH0 0x8200 1266#define _VLV_PCS_DW0_CH1 0x8400 1267#define DPIO_PCS_TX_LANE2_RESET (1<<16) 1268#define DPIO_PCS_TX_LANE1_RESET (1<<7) 1269#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4) 1270#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3) 1271#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1) 1272 1273#define _VLV_PCS01_DW0_CH0 0x200 1274#define _VLV_PCS23_DW0_CH0 0x400 1275#define _VLV_PCS01_DW0_CH1 0x2600 1276#define _VLV_PCS23_DW0_CH1 0x2800 1277#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1) 1278#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1) 1279 1280#define _VLV_PCS_DW1_CH0 0x8204 1281#define _VLV_PCS_DW1_CH1 0x8404 1282#define CHV_PCS_REQ_SOFTRESET_EN (1<<23) 1283#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22) 1284#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21) 1285#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6) 1286#define DPIO_PCS_CLK_SOFT_RESET (1<<5) 1287#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1) 1288 1289#define _VLV_PCS01_DW1_CH0 0x204 1290#define _VLV_PCS23_DW1_CH0 0x404 1291#define _VLV_PCS01_DW1_CH1 0x2604 1292#define _VLV_PCS23_DW1_CH1 0x2804 1293#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1) 1294#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1) 1295 1296#define _VLV_PCS_DW8_CH0 0x8220 1297#define _VLV_PCS_DW8_CH1 0x8420 1298#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20) 1299#define CHV_PCS_USEDCLKCHANNEL (1 << 21) 1300#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1) 1301 1302#define _VLV_PCS01_DW8_CH0 0x0220 1303#define _VLV_PCS23_DW8_CH0 0x0420 1304#define _VLV_PCS01_DW8_CH1 0x2620 1305#define _VLV_PCS23_DW8_CH1 0x2820 1306#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1) 1307#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1) 1308 1309#define _VLV_PCS_DW9_CH0 0x8224 1310#define _VLV_PCS_DW9_CH1 0x8424 1311#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13) 1312#define DPIO_PCS_TX2MARGIN_000 (0<<13) 1313#define DPIO_PCS_TX2MARGIN_101 (1<<13) 1314#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10) 1315#define DPIO_PCS_TX1MARGIN_000 (0<<10) 1316#define DPIO_PCS_TX1MARGIN_101 (1<<10) 1317#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1) 1318 1319#define _VLV_PCS01_DW9_CH0 0x224 1320#define _VLV_PCS23_DW9_CH0 0x424 1321#define _VLV_PCS01_DW9_CH1 0x2624 1322#define _VLV_PCS23_DW9_CH1 0x2824 1323#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1) 1324#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1) 1325 1326#define _CHV_PCS_DW10_CH0 0x8228 1327#define _CHV_PCS_DW10_CH1 0x8428 1328#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30) 1329#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31) 1330#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24) 1331#define DPIO_PCS_TX2DEEMP_9P5 (0<<24) 1332#define DPIO_PCS_TX2DEEMP_6P0 (2<<24) 1333#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16) 1334#define DPIO_PCS_TX1DEEMP_9P5 (0<<16) 1335#define DPIO_PCS_TX1DEEMP_6P0 (2<<16) 1336#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1) 1337 1338#define _VLV_PCS01_DW10_CH0 0x0228 1339#define _VLV_PCS23_DW10_CH0 0x0428 1340#define _VLV_PCS01_DW10_CH1 0x2628 1341#define _VLV_PCS23_DW10_CH1 0x2828 1342#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1) 1343#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1) 1344 1345#define _VLV_PCS_DW11_CH0 0x822c 1346#define _VLV_PCS_DW11_CH1 0x842c 1347#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24) 1348#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3) 1349#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1) 1350#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0) 1351#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1) 1352 1353#define _VLV_PCS01_DW11_CH0 0x022c 1354#define _VLV_PCS23_DW11_CH0 0x042c 1355#define _VLV_PCS01_DW11_CH1 0x262c 1356#define _VLV_PCS23_DW11_CH1 0x282c 1357#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1) 1358#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1) 1359 1360#define _VLV_PCS01_DW12_CH0 0x0230 1361#define _VLV_PCS23_DW12_CH0 0x0430 1362#define _VLV_PCS01_DW12_CH1 0x2630 1363#define _VLV_PCS23_DW12_CH1 0x2830 1364#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1) 1365#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1) 1366 1367#define _VLV_PCS_DW12_CH0 0x8230 1368#define _VLV_PCS_DW12_CH1 0x8430 1369#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20) 1370#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16) 1371#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8) 1372#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6) 1373#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0) 1374#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1) 1375 1376#define _VLV_PCS_DW14_CH0 0x8238 1377#define _VLV_PCS_DW14_CH1 0x8438 1378#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1) 1379 1380#define _VLV_PCS_DW23_CH0 0x825c 1381#define _VLV_PCS_DW23_CH1 0x845c 1382#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1) 1383 1384#define _VLV_TX_DW2_CH0 0x8288 1385#define _VLV_TX_DW2_CH1 0x8488 1386#define DPIO_SWING_MARGIN000_SHIFT 16 1387#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT) 1388#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8 1389#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1) 1390 1391#define _VLV_TX_DW3_CH0 0x828c 1392#define _VLV_TX_DW3_CH1 0x848c 1393/* The following bit for CHV phy */ 1394#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27) 1395#define DPIO_SWING_MARGIN101_SHIFT 16 1396#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT) 1397#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1) 1398 1399#define _VLV_TX_DW4_CH0 0x8290 1400#define _VLV_TX_DW4_CH1 0x8490 1401#define DPIO_SWING_DEEMPH9P5_SHIFT 24 1402#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT) 1403#define DPIO_SWING_DEEMPH6P0_SHIFT 16 1404#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT) 1405#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1) 1406 1407#define _VLV_TX3_DW4_CH0 0x690 1408#define _VLV_TX3_DW4_CH1 0x2a90 1409#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1) 1410 1411#define _VLV_TX_DW5_CH0 0x8294 1412#define _VLV_TX_DW5_CH1 0x8494 1413#define DPIO_TX_OCALINIT_EN (1<<31) 1414#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1) 1415 1416#define _VLV_TX_DW11_CH0 0x82ac 1417#define _VLV_TX_DW11_CH1 0x84ac 1418#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1) 1419 1420#define _VLV_TX_DW14_CH0 0x82b8 1421#define _VLV_TX_DW14_CH1 0x84b8 1422#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1) 1423 1424/* CHV dpPhy registers */ 1425#define _CHV_PLL_DW0_CH0 0x8000 1426#define _CHV_PLL_DW0_CH1 0x8180 1427#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1) 1428 1429#define _CHV_PLL_DW1_CH0 0x8004 1430#define _CHV_PLL_DW1_CH1 0x8184 1431#define DPIO_CHV_N_DIV_SHIFT 8 1432#define DPIO_CHV_M1_DIV_BY_2 (0 << 0) 1433#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1) 1434 1435#define _CHV_PLL_DW2_CH0 0x8008 1436#define _CHV_PLL_DW2_CH1 0x8188 1437#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1) 1438 1439#define _CHV_PLL_DW3_CH0 0x800c 1440#define _CHV_PLL_DW3_CH1 0x818c 1441#define DPIO_CHV_FRAC_DIV_EN (1 << 16) 1442#define DPIO_CHV_FIRST_MOD (0 << 8) 1443#define DPIO_CHV_SECOND_MOD (1 << 8) 1444#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0 1445#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0) 1446#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1) 1447 1448#define _CHV_PLL_DW6_CH0 0x8018 1449#define _CHV_PLL_DW6_CH1 0x8198 1450#define DPIO_CHV_GAIN_CTRL_SHIFT 16 1451#define DPIO_CHV_INT_COEFF_SHIFT 8 1452#define DPIO_CHV_PROP_COEFF_SHIFT 0 1453#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1) 1454 1455#define _CHV_PLL_DW8_CH0 0x8020 1456#define _CHV_PLL_DW8_CH1 0x81A0 1457#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0 1458#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0) 1459#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1) 1460 1461#define _CHV_PLL_DW9_CH0 0x8024 1462#define _CHV_PLL_DW9_CH1 0x81A4 1463#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */ 1464#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1) 1465#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */ 1466#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1) 1467 1468#define _CHV_CMN_DW0_CH0 0x8100 1469#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19 1470#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18 1471#define DPIO_ALLDL_POWERDOWN (1 << 1) 1472#define DPIO_ANYDL_POWERDOWN (1 << 0) 1473 1474#define _CHV_CMN_DW5_CH0 0x8114 1475#define CHV_BUFRIGHTENA1_DISABLE (0 << 20) 1476#define CHV_BUFRIGHTENA1_NORMAL (1 << 20) 1477#define CHV_BUFRIGHTENA1_FORCE (3 << 20) 1478#define CHV_BUFRIGHTENA1_MASK (3 << 20) 1479#define CHV_BUFLEFTENA1_DISABLE (0 << 22) 1480#define CHV_BUFLEFTENA1_NORMAL (1 << 22) 1481#define CHV_BUFLEFTENA1_FORCE (3 << 22) 1482#define CHV_BUFLEFTENA1_MASK (3 << 22) 1483 1484#define _CHV_CMN_DW13_CH0 0x8134 1485#define _CHV_CMN_DW0_CH1 0x8080 1486#define DPIO_CHV_S1_DIV_SHIFT 21 1487#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */ 1488#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */ 1489#define DPIO_CHV_K_DIV_SHIFT 4 1490#define DPIO_PLL_FREQLOCK (1 << 1) 1491#define DPIO_PLL_LOCK (1 << 0) 1492#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1) 1493 1494#define _CHV_CMN_DW14_CH0 0x8138 1495#define _CHV_CMN_DW1_CH1 0x8084 1496#define DPIO_AFC_RECAL (1 << 14) 1497#define DPIO_DCLKP_EN (1 << 13) 1498#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */ 1499#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */ 1500#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */ 1501#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */ 1502#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */ 1503#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */ 1504#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */ 1505#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */ 1506#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1) 1507 1508#define _CHV_CMN_DW19_CH0 0x814c 1509#define _CHV_CMN_DW6_CH1 0x8098 1510#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */ 1511#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */ 1512#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */ 1513#define CHV_CMN_USEDCLKCHANNEL (1 << 13) 1514 1515#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1) 1516 1517#define CHV_CMN_DW28 0x8170 1518#define DPIO_CL1POWERDOWNEN (1 << 23) 1519#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22) 1520#define DPIO_SUS_CLK_CONFIG_ON (0 << 0) 1521#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0) 1522#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0) 1523#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0) 1524 1525#define CHV_CMN_DW30 0x8178 1526#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6) 1527#define DPIO_LRC_BYPASS (1 << 3) 1528 1529#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \ 1530 (lane) * 0x200 + (offset)) 1531 1532#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80) 1533#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84) 1534#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88) 1535#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c) 1536#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90) 1537#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94) 1538#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98) 1539#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c) 1540#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0) 1541#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4) 1542#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8) 1543#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac) 1544#define DPIO_FRC_LATENCY_SHFIT 8 1545#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8) 1546#define DPIO_UPAR_SHIFT 30 1547 1548/* BXT PHY registers */ 1549#define _BXT_PHY0_BASE 0x6C000 1550#define _BXT_PHY1_BASE 0x162000 1551#define _BXT_PHY2_BASE 0x163000 1552#define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \ 1553 _BXT_PHY1_BASE, \ 1554 _BXT_PHY2_BASE) 1555 1556#define _BXT_PHY(phy, reg) \ 1557 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg)) 1558 1559#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ 1560 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \ 1561 (reg_ch1) - _BXT_PHY0_BASE)) 1562#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \ 1563 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1)) 1564 1565#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090) 1566#define MIPIO_RST_CTRL (1 << 2) 1567 1568#define _BXT_PHY_CTL_DDI_A 0x64C00 1569#define _BXT_PHY_CTL_DDI_B 0x64C10 1570#define _BXT_PHY_CTL_DDI_C 0x64C20 1571#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10) 1572#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9) 1573#define BXT_PHY_LANE_ENABLED (1 << 8) 1574#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \ 1575 _BXT_PHY_CTL_DDI_B) 1576 1577#define _PHY_CTL_FAMILY_EDP 0x64C80 1578#define _PHY_CTL_FAMILY_DDI 0x64C90 1579#define _PHY_CTL_FAMILY_DDI_C 0x64CA0 1580#define COMMON_RESET_DIS (1 << 31) 1581#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \ 1582 _PHY_CTL_FAMILY_EDP, \ 1583 _PHY_CTL_FAMILY_DDI_C) 1584 1585/* BXT PHY PLL registers */ 1586#define _PORT_PLL_A 0x46074 1587#define _PORT_PLL_B 0x46078 1588#define _PORT_PLL_C 0x4607c 1589#define PORT_PLL_ENABLE (1 << 31) 1590#define PORT_PLL_LOCK (1 << 30) 1591#define PORT_PLL_REF_SEL (1 << 27) 1592#define PORT_PLL_POWER_ENABLE (1 << 26) 1593#define PORT_PLL_POWER_STATE (1 << 25) 1594#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B) 1595 1596#define _PORT_PLL_EBB_0_A 0x162034 1597#define _PORT_PLL_EBB_0_B 0x6C034 1598#define _PORT_PLL_EBB_0_C 0x6C340 1599#define PORT_PLL_P1_SHIFT 13 1600#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT) 1601#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT) 1602#define PORT_PLL_P2_SHIFT 8 1603#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT) 1604#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT) 1605#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1606 _PORT_PLL_EBB_0_B, \ 1607 _PORT_PLL_EBB_0_C) 1608 1609#define _PORT_PLL_EBB_4_A 0x162038 1610#define _PORT_PLL_EBB_4_B 0x6C038 1611#define _PORT_PLL_EBB_4_C 0x6C344 1612#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13) 1613#define PORT_PLL_RECALIBRATE (1 << 14) 1614#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 1615 _PORT_PLL_EBB_4_B, \ 1616 _PORT_PLL_EBB_4_C) 1617 1618#define _PORT_PLL_0_A 0x162100 1619#define _PORT_PLL_0_B 0x6C100 1620#define _PORT_PLL_0_C 0x6C380 1621/* PORT_PLL_0_A */ 1622#define PORT_PLL_M2_MASK 0xFF 1623/* PORT_PLL_1_A */ 1624#define PORT_PLL_N_SHIFT 8 1625#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT) 1626#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT) 1627/* PORT_PLL_2_A */ 1628#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF 1629/* PORT_PLL_3_A */ 1630#define PORT_PLL_M2_FRAC_ENABLE (1 << 16) 1631/* PORT_PLL_6_A */ 1632#define PORT_PLL_PROP_COEFF_MASK 0xF 1633#define PORT_PLL_INT_COEFF_MASK (0x1F << 8) 1634#define PORT_PLL_INT_COEFF(x) ((x) << 8) 1635#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16) 1636#define PORT_PLL_GAIN_CTL(x) ((x) << 16) 1637/* PORT_PLL_8_A */ 1638#define PORT_PLL_TARGET_CNT_MASK 0x3FF 1639/* PORT_PLL_9_A */ 1640#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1 1641#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT) 1642/* PORT_PLL_10_A */ 1643#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27) 1644#define PORT_PLL_DCO_AMP_DEFAULT 15 1645#define PORT_PLL_DCO_AMP_MASK 0x3c00 1646#define PORT_PLL_DCO_AMP(x) ((x)<<10) 1647#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \ 1648 _PORT_PLL_0_B, \ 1649 _PORT_PLL_0_C) 1650#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \ 1651 (idx) * 4) 1652 1653/* BXT PHY common lane registers */ 1654#define _PORT_CL1CM_DW0_A 0x162000 1655#define _PORT_CL1CM_DW0_BC 0x6C000 1656#define PHY_POWER_GOOD (1 << 16) 1657#define PHY_RESERVED (1 << 7) 1658#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC) 1659 1660#define CNL_PORT_CL1CM_DW5 _MMIO(0x162014) 1661#define CL_POWER_DOWN_ENABLE (1 << 4) 1662#define SUS_CLOCK_CONFIG (3 << 0) 1663 1664#define _ICL_PORT_CL_DW5_A 0x162014 1665#define _ICL_PORT_CL_DW5_B 0x6C014 1666#define ICL_PORT_CL_DW5(port) _MMIO_PORT(port, _ICL_PORT_CL_DW5_A, \ 1667 _ICL_PORT_CL_DW5_B) 1668 1669#define _PORT_CL1CM_DW9_A 0x162024 1670#define _PORT_CL1CM_DW9_BC 0x6C024 1671#define IREF0RC_OFFSET_SHIFT 8 1672#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT) 1673#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC) 1674 1675#define _PORT_CL1CM_DW10_A 0x162028 1676#define _PORT_CL1CM_DW10_BC 0x6C028 1677#define IREF1RC_OFFSET_SHIFT 8 1678#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT) 1679#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC) 1680 1681#define _PORT_CL1CM_DW28_A 0x162070 1682#define _PORT_CL1CM_DW28_BC 0x6C070 1683#define OCL1_POWER_DOWN_EN (1 << 23) 1684#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22) 1685#define SUS_CLK_CONFIG 0x3 1686#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC) 1687 1688#define _PORT_CL1CM_DW30_A 0x162078 1689#define _PORT_CL1CM_DW30_BC 0x6C078 1690#define OCL2_LDOFUSE_PWR_DIS (1 << 6) 1691#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC) 1692 1693#define _CNL_PORT_PCS_DW1_GRP_AE 0x162304 1694#define _CNL_PORT_PCS_DW1_GRP_B 0x162384 1695#define _CNL_PORT_PCS_DW1_GRP_C 0x162B04 1696#define _CNL_PORT_PCS_DW1_GRP_D 0x162B84 1697#define _CNL_PORT_PCS_DW1_GRP_F 0x162A04 1698#define _CNL_PORT_PCS_DW1_LN0_AE 0x162404 1699#define _CNL_PORT_PCS_DW1_LN0_B 0x162604 1700#define _CNL_PORT_PCS_DW1_LN0_C 0x162C04 1701#define _CNL_PORT_PCS_DW1_LN0_D 0x162E04 1702#define _CNL_PORT_PCS_DW1_LN0_F 0x162804 1703#define CNL_PORT_PCS_DW1_GRP(port) _MMIO(_PICK(port, \ 1704 _CNL_PORT_PCS_DW1_GRP_AE, \ 1705 _CNL_PORT_PCS_DW1_GRP_B, \ 1706 _CNL_PORT_PCS_DW1_GRP_C, \ 1707 _CNL_PORT_PCS_DW1_GRP_D, \ 1708 _CNL_PORT_PCS_DW1_GRP_AE, \ 1709 _CNL_PORT_PCS_DW1_GRP_F)) 1710 1711#define CNL_PORT_PCS_DW1_LN0(port) _MMIO(_PICK(port, \ 1712 _CNL_PORT_PCS_DW1_LN0_AE, \ 1713 _CNL_PORT_PCS_DW1_LN0_B, \ 1714 _CNL_PORT_PCS_DW1_LN0_C, \ 1715 _CNL_PORT_PCS_DW1_LN0_D, \ 1716 _CNL_PORT_PCS_DW1_LN0_AE, \ 1717 _CNL_PORT_PCS_DW1_LN0_F)) 1718#define _ICL_PORT_PCS_DW1_GRP_A 0x162604 1719#define _ICL_PORT_PCS_DW1_GRP_B 0x6C604 1720#define _ICL_PORT_PCS_DW1_LN0_A 0x162804 1721#define _ICL_PORT_PCS_DW1_LN0_B 0x6C804 1722#define ICL_PORT_PCS_DW1_GRP(port) _MMIO_PORT(port,\ 1723 _ICL_PORT_PCS_DW1_GRP_A, \ 1724 _ICL_PORT_PCS_DW1_GRP_B) 1725#define ICL_PORT_PCS_DW1_LN0(port) _MMIO_PORT(port, \ 1726 _ICL_PORT_PCS_DW1_LN0_A, \ 1727 _ICL_PORT_PCS_DW1_LN0_B) 1728#define COMMON_KEEPER_EN (1 << 26) 1729 1730/* CNL Port TX registers */ 1731#define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340 1732#define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0 1733#define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40 1734#define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0 1735#define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40 1736#define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440 1737#define _CNL_PORT_TX_B_LN0_OFFSET 0x162640 1738#define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40 1739#define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40 1740#define _CNL_PORT_TX_F_LN0_OFFSET 0x162840 1741#define _CNL_PORT_TX_DW_GRP(port, dw) (_PICK((port), \ 1742 _CNL_PORT_TX_AE_GRP_OFFSET, \ 1743 _CNL_PORT_TX_B_GRP_OFFSET, \ 1744 _CNL_PORT_TX_B_GRP_OFFSET, \ 1745 _CNL_PORT_TX_D_GRP_OFFSET, \ 1746 _CNL_PORT_TX_AE_GRP_OFFSET, \ 1747 _CNL_PORT_TX_F_GRP_OFFSET) + \ 1748 4*(dw)) 1749#define _CNL_PORT_TX_DW_LN0(port, dw) (_PICK((port), \ 1750 _CNL_PORT_TX_AE_LN0_OFFSET, \ 1751 _CNL_PORT_TX_B_LN0_OFFSET, \ 1752 _CNL_PORT_TX_B_LN0_OFFSET, \ 1753 _CNL_PORT_TX_D_LN0_OFFSET, \ 1754 _CNL_PORT_TX_AE_LN0_OFFSET, \ 1755 _CNL_PORT_TX_F_LN0_OFFSET) + \ 1756 4*(dw)) 1757 1758#define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 2)) 1759#define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 2)) 1760#define _ICL_PORT_TX_DW2_GRP_A 0x162688 1761#define _ICL_PORT_TX_DW2_GRP_B 0x6C688 1762#define _ICL_PORT_TX_DW2_LN0_A 0x162888 1763#define _ICL_PORT_TX_DW2_LN0_B 0x6C888 1764#define ICL_PORT_TX_DW2_GRP(port) _MMIO_PORT(port, \ 1765 _ICL_PORT_TX_DW2_GRP_A, \ 1766 _ICL_PORT_TX_DW2_GRP_B) 1767#define ICL_PORT_TX_DW2_LN0(port) _MMIO_PORT(port, \ 1768 _ICL_PORT_TX_DW2_LN0_A, \ 1769 _ICL_PORT_TX_DW2_LN0_B) 1770#define SWING_SEL_UPPER(x) (((x) >> 3) << 15) 1771#define SWING_SEL_UPPER_MASK (1 << 15) 1772#define SWING_SEL_LOWER(x) (((x) & 0x7) << 11) 1773#define SWING_SEL_LOWER_MASK (0x7 << 11) 1774#define RCOMP_SCALAR(x) ((x) << 0) 1775#define RCOMP_SCALAR_MASK (0xFF << 0) 1776 1777#define _CNL_PORT_TX_DW4_LN0_AE 0x162450 1778#define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0 1779#define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 4)) 1780#define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4)) 1781#define CNL_PORT_TX_DW4_LN(port, ln) _MMIO(_CNL_PORT_TX_DW_LN0((port), 4) + \ 1782 (ln * (_CNL_PORT_TX_DW4_LN1_AE - \ 1783 _CNL_PORT_TX_DW4_LN0_AE))) 1784#define _ICL_PORT_TX_DW4_GRP_A 0x162690 1785#define _ICL_PORT_TX_DW4_GRP_B 0x6C690 1786#define _ICL_PORT_TX_DW4_LN0_A 0x162890 1787#define _ICL_PORT_TX_DW4_LN1_A 0x162990 1788#define _ICL_PORT_TX_DW4_LN0_B 0x6C890 1789#define ICL_PORT_TX_DW4_GRP(port) _MMIO_PORT(port, \ 1790 _ICL_PORT_TX_DW4_GRP_A, \ 1791 _ICL_PORT_TX_DW4_GRP_B) 1792#define ICL_PORT_TX_DW4_LN(port, ln) _MMIO(_PORT(port, \ 1793 _ICL_PORT_TX_DW4_LN0_A, \ 1794 _ICL_PORT_TX_DW4_LN0_B) + \ 1795 (ln * (_ICL_PORT_TX_DW4_LN1_A - \ 1796 _ICL_PORT_TX_DW4_LN0_A))) 1797#define LOADGEN_SELECT (1 << 31) 1798#define POST_CURSOR_1(x) ((x) << 12) 1799#define POST_CURSOR_1_MASK (0x3F << 12) 1800#define POST_CURSOR_2(x) ((x) << 6) 1801#define POST_CURSOR_2_MASK (0x3F << 6) 1802#define CURSOR_COEFF(x) ((x) << 0) 1803#define CURSOR_COEFF_MASK (0x3F << 0) 1804 1805#define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 5)) 1806#define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 5)) 1807#define _ICL_PORT_TX_DW5_GRP_A 0x162694 1808#define _ICL_PORT_TX_DW5_GRP_B 0x6C694 1809#define _ICL_PORT_TX_DW5_LN0_A 0x162894 1810#define _ICL_PORT_TX_DW5_LN0_B 0x6C894 1811#define ICL_PORT_TX_DW5_GRP(port) _MMIO_PORT(port, \ 1812 _ICL_PORT_TX_DW5_GRP_A, \ 1813 _ICL_PORT_TX_DW5_GRP_B) 1814#define ICL_PORT_TX_DW5_LN0(port) _MMIO_PORT(port, \ 1815 _ICL_PORT_TX_DW5_LN0_A, \ 1816 _ICL_PORT_TX_DW5_LN0_B) 1817#define TX_TRAINING_EN (1 << 31) 1818#define TAP2_DISABLE (1 << 30) 1819#define TAP3_DISABLE (1 << 29) 1820#define SCALING_MODE_SEL(x) ((x) << 18) 1821#define SCALING_MODE_SEL_MASK (0x7 << 18) 1822#define RTERM_SELECT(x) ((x) << 3) 1823#define RTERM_SELECT_MASK (0x7 << 3) 1824 1825#define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP((port), 7)) 1826#define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0((port), 7)) 1827#define N_SCALAR(x) ((x) << 24) 1828#define N_SCALAR_MASK (0x7F << 24) 1829 1830#define _ICL_MG_PHY_PORT_LN(port, ln, ln0p1, ln0p2, ln1p1) \ 1831 _MMIO(_PORT((port) - PORT_C, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1))) 1832 1833#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C 1834#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C 1835#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C 1836#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C 1837#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C 1838#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C 1839#define _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C 1840#define _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C 1841#define ICL_PORT_MG_TX1_LINK_PARAMS(port, ln) \ 1842 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT1, \ 1843 _ICL_MG_TX_LINK_PARAMS_TX1LN0_PORT2, \ 1844 _ICL_MG_TX_LINK_PARAMS_TX1LN1_PORT1) 1845 1846#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC 1847#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC 1848#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC 1849#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC 1850#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC 1851#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC 1852#define _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC 1853#define _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC 1854#define ICL_PORT_MG_TX2_LINK_PARAMS(port, ln) \ 1855 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT1, \ 1856 _ICL_MG_TX_LINK_PARAMS_TX2LN0_PORT2, \ 1857 _ICL_MG_TX_LINK_PARAMS_TX2LN1_PORT1) 1858#define CRI_USE_FS32 (1 << 5) 1859 1860#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C 1861#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C 1862#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C 1863#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C 1864#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C 1865#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C 1866#define _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C 1867#define _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C 1868#define ICL_PORT_MG_TX1_PISO_READLOAD(port, ln) \ 1869 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT1, \ 1870 _ICL_MG_TX_PISO_READLOAD_TX1LN0_PORT2, \ 1871 _ICL_MG_TX_PISO_READLOAD_TX1LN1_PORT1) 1872 1873#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC 1874#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC 1875#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC 1876#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC 1877#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC 1878#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC 1879#define _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC 1880#define _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC 1881#define ICL_PORT_MG_TX2_PISO_READLOAD(port, ln) \ 1882 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT1, \ 1883 _ICL_MG_TX_PISO_READLOAD_TX2LN0_PORT2, \ 1884 _ICL_MG_TX_PISO_READLOAD_TX2LN1_PORT1) 1885#define CRI_CALCINIT (1 << 1) 1886 1887#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148 1888#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548 1889#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148 1890#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548 1891#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148 1892#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548 1893#define _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148 1894#define _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548 1895#define ICL_PORT_MG_TX1_SWINGCTRL(port, ln) \ 1896 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT1, \ 1897 _ICL_MG_TX_SWINGCTRL_TX1LN0_PORT2, \ 1898 _ICL_MG_TX_SWINGCTRL_TX1LN1_PORT1) 1899 1900#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8 1901#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8 1902#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8 1903#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8 1904#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8 1905#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8 1906#define _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8 1907#define _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8 1908#define ICL_PORT_MG_TX2_SWINGCTRL(port, ln) \ 1909 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT1, \ 1910 _ICL_MG_TX_SWINGCTRL_TX2LN0_PORT2, \ 1911 _ICL_MG_TX_SWINGCTRL_TX2LN1_PORT1) 1912#define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0) 1913#define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0) 1914 1915#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1 0x168144 1916#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1 0x168544 1917#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2 0x169144 1918#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT2 0x169544 1919#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT3 0x16A144 1920#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT3 0x16A544 1921#define _ICL_MG_TX_DRVCTRL_TX1LN0_PORT4 0x16B144 1922#define _ICL_MG_TX_DRVCTRL_TX1LN1_PORT4 0x16B544 1923#define ICL_PORT_MG_TX1_DRVCTRL(port, ln) \ 1924 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX1LN0_PORT1, \ 1925 _ICL_MG_TX_DRVCTRL_TX1LN0_PORT2, \ 1926 _ICL_MG_TX_DRVCTRL_TX1LN1_PORT1) 1927 1928#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4 1929#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4 1930#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4 1931#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4 1932#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4 1933#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4 1934#define _ICL_MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4 1935#define _ICL_MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4 1936#define ICL_PORT_MG_TX2_DRVCTRL(port, ln) \ 1937 _ICL_MG_PHY_PORT_LN(port, ln, _ICL_MG_TX_DRVCTRL_TX2LN0_PORT1, \ 1938 _ICL_MG_TX_DRVCTRL_TX2LN0_PORT2, \ 1939 _ICL_MG_TX_DRVCTRL_TX2LN1_PORT1) 1940#define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24) 1941#define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24) 1942#define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22) 1943#define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16) 1944#define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16) 1945 1946/* The spec defines this only for BXT PHY0, but lets assume that this 1947 * would exist for PHY1 too if it had a second channel. 1948 */ 1949#define _PORT_CL2CM_DW6_A 0x162358 1950#define _PORT_CL2CM_DW6_BC 0x6C358 1951#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC) 1952#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28) 1953 1954#define CNL_PORT_COMP_DW0 _MMIO(0x162100) 1955#define COMP_INIT (1 << 31) 1956#define CNL_PORT_COMP_DW1 _MMIO(0x162104) 1957#define CNL_PORT_COMP_DW3 _MMIO(0x16210c) 1958#define PROCESS_INFO_DOT_0 (0 << 26) 1959#define PROCESS_INFO_DOT_1 (1 << 26) 1960#define PROCESS_INFO_DOT_4 (2 << 26) 1961#define PROCESS_INFO_MASK (7 << 26) 1962#define PROCESS_INFO_SHIFT 26 1963#define VOLTAGE_INFO_0_85V (0 << 24) 1964#define VOLTAGE_INFO_0_95V (1 << 24) 1965#define VOLTAGE_INFO_1_05V (2 << 24) 1966#define VOLTAGE_INFO_MASK (3 << 24) 1967#define VOLTAGE_INFO_SHIFT 24 1968#define CNL_PORT_COMP_DW9 _MMIO(0x162124) 1969#define CNL_PORT_COMP_DW10 _MMIO(0x162128) 1970 1971#define _ICL_PORT_COMP_DW0_A 0x162100 1972#define _ICL_PORT_COMP_DW0_B 0x6C100 1973#define ICL_PORT_COMP_DW0(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW0_A, \ 1974 _ICL_PORT_COMP_DW0_B) 1975#define _ICL_PORT_COMP_DW1_A 0x162104 1976#define _ICL_PORT_COMP_DW1_B 0x6C104 1977#define ICL_PORT_COMP_DW1(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW1_A, \ 1978 _ICL_PORT_COMP_DW1_B) 1979#define _ICL_PORT_COMP_DW3_A 0x16210C 1980#define _ICL_PORT_COMP_DW3_B 0x6C10C 1981#define ICL_PORT_COMP_DW3(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW3_A, \ 1982 _ICL_PORT_COMP_DW3_B) 1983#define _ICL_PORT_COMP_DW9_A 0x162124 1984#define _ICL_PORT_COMP_DW9_B 0x6C124 1985#define ICL_PORT_COMP_DW9(port) _MMIO_PORT(port, _ICL_PORT_COMP_DW9_A, \ 1986 _ICL_PORT_COMP_DW9_B) 1987#define _ICL_PORT_COMP_DW10_A 0x162128 1988#define _ICL_PORT_COMP_DW10_B 0x6C128 1989#define ICL_PORT_COMP_DW10(port) _MMIO_PORT(port, \ 1990 _ICL_PORT_COMP_DW10_A, \ 1991 _ICL_PORT_COMP_DW10_B) 1992 1993/* BXT PHY Ref registers */ 1994#define _PORT_REF_DW3_A 0x16218C 1995#define _PORT_REF_DW3_BC 0x6C18C 1996#define GRC_DONE (1 << 22) 1997#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC) 1998 1999#define _PORT_REF_DW6_A 0x162198 2000#define _PORT_REF_DW6_BC 0x6C198 2001#define GRC_CODE_SHIFT 24 2002#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT) 2003#define GRC_CODE_FAST_SHIFT 16 2004#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT) 2005#define GRC_CODE_SLOW_SHIFT 8 2006#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT) 2007#define GRC_CODE_NOM_MASK 0xFF 2008#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC) 2009 2010#define _PORT_REF_DW8_A 0x1621A0 2011#define _PORT_REF_DW8_BC 0x6C1A0 2012#define GRC_DIS (1 << 15) 2013#define GRC_RDY_OVRD (1 << 1) 2014#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC) 2015 2016/* BXT PHY PCS registers */ 2017#define _PORT_PCS_DW10_LN01_A 0x162428 2018#define _PORT_PCS_DW10_LN01_B 0x6C428 2019#define _PORT_PCS_DW10_LN01_C 0x6C828 2020#define _PORT_PCS_DW10_GRP_A 0x162C28 2021#define _PORT_PCS_DW10_GRP_B 0x6CC28 2022#define _PORT_PCS_DW10_GRP_C 0x6CE28 2023#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2024 _PORT_PCS_DW10_LN01_B, \ 2025 _PORT_PCS_DW10_LN01_C) 2026#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2027 _PORT_PCS_DW10_GRP_B, \ 2028 _PORT_PCS_DW10_GRP_C) 2029 2030#define TX2_SWING_CALC_INIT (1 << 31) 2031#define TX1_SWING_CALC_INIT (1 << 30) 2032 2033#define _PORT_PCS_DW12_LN01_A 0x162430 2034#define _PORT_PCS_DW12_LN01_B 0x6C430 2035#define _PORT_PCS_DW12_LN01_C 0x6C830 2036#define _PORT_PCS_DW12_LN23_A 0x162630 2037#define _PORT_PCS_DW12_LN23_B 0x6C630 2038#define _PORT_PCS_DW12_LN23_C 0x6CA30 2039#define _PORT_PCS_DW12_GRP_A 0x162c30 2040#define _PORT_PCS_DW12_GRP_B 0x6CC30 2041#define _PORT_PCS_DW12_GRP_C 0x6CE30 2042#define LANESTAGGER_STRAP_OVRD (1 << 6) 2043#define LANE_STAGGER_MASK 0x1F 2044#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2045 _PORT_PCS_DW12_LN01_B, \ 2046 _PORT_PCS_DW12_LN01_C) 2047#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2048 _PORT_PCS_DW12_LN23_B, \ 2049 _PORT_PCS_DW12_LN23_C) 2050#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2051 _PORT_PCS_DW12_GRP_B, \ 2052 _PORT_PCS_DW12_GRP_C) 2053 2054/* BXT PHY TX registers */ 2055#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \ 2056 ((lane) & 1) * 0x80) 2057 2058#define _PORT_TX_DW2_LN0_A 0x162508 2059#define _PORT_TX_DW2_LN0_B 0x6C508 2060#define _PORT_TX_DW2_LN0_C 0x6C908 2061#define _PORT_TX_DW2_GRP_A 0x162D08 2062#define _PORT_TX_DW2_GRP_B 0x6CD08 2063#define _PORT_TX_DW2_GRP_C 0x6CF08 2064#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2065 _PORT_TX_DW2_LN0_B, \ 2066 _PORT_TX_DW2_LN0_C) 2067#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2068 _PORT_TX_DW2_GRP_B, \ 2069 _PORT_TX_DW2_GRP_C) 2070#define MARGIN_000_SHIFT 16 2071#define MARGIN_000 (0xFF << MARGIN_000_SHIFT) 2072#define UNIQ_TRANS_SCALE_SHIFT 8 2073#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT) 2074 2075#define _PORT_TX_DW3_LN0_A 0x16250C 2076#define _PORT_TX_DW3_LN0_B 0x6C50C 2077#define _PORT_TX_DW3_LN0_C 0x6C90C 2078#define _PORT_TX_DW3_GRP_A 0x162D0C 2079#define _PORT_TX_DW3_GRP_B 0x6CD0C 2080#define _PORT_TX_DW3_GRP_C 0x6CF0C 2081#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2082 _PORT_TX_DW3_LN0_B, \ 2083 _PORT_TX_DW3_LN0_C) 2084#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2085 _PORT_TX_DW3_GRP_B, \ 2086 _PORT_TX_DW3_GRP_C) 2087#define SCALE_DCOMP_METHOD (1 << 26) 2088#define UNIQUE_TRANGE_EN_METHOD (1 << 27) 2089 2090#define _PORT_TX_DW4_LN0_A 0x162510 2091#define _PORT_TX_DW4_LN0_B 0x6C510 2092#define _PORT_TX_DW4_LN0_C 0x6C910 2093#define _PORT_TX_DW4_GRP_A 0x162D10 2094#define _PORT_TX_DW4_GRP_B 0x6CD10 2095#define _PORT_TX_DW4_GRP_C 0x6CF10 2096#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2097 _PORT_TX_DW4_LN0_B, \ 2098 _PORT_TX_DW4_LN0_C) 2099#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2100 _PORT_TX_DW4_GRP_B, \ 2101 _PORT_TX_DW4_GRP_C) 2102#define DEEMPH_SHIFT 24 2103#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT) 2104 2105#define _PORT_TX_DW5_LN0_A 0x162514 2106#define _PORT_TX_DW5_LN0_B 0x6C514 2107#define _PORT_TX_DW5_LN0_C 0x6C914 2108#define _PORT_TX_DW5_GRP_A 0x162D14 2109#define _PORT_TX_DW5_GRP_B 0x6CD14 2110#define _PORT_TX_DW5_GRP_C 0x6CF14 2111#define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2112 _PORT_TX_DW5_LN0_B, \ 2113 _PORT_TX_DW5_LN0_C) 2114#define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \ 2115 _PORT_TX_DW5_GRP_B, \ 2116 _PORT_TX_DW5_GRP_C) 2117#define DCC_DELAY_RANGE_1 (1 << 9) 2118#define DCC_DELAY_RANGE_2 (1 << 8) 2119 2120#define _PORT_TX_DW14_LN0_A 0x162538 2121#define _PORT_TX_DW14_LN0_B 0x6C538 2122#define _PORT_TX_DW14_LN0_C 0x6C938 2123#define LATENCY_OPTIM_SHIFT 30 2124#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT) 2125#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \ 2126 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \ 2127 _PORT_TX_DW14_LN0_C) + \ 2128 _BXT_LANE_OFFSET(lane)) 2129 2130/* UAIMI scratch pad register 1 */ 2131#define UAIMI_SPR1 _MMIO(0x4F074) 2132/* SKL VccIO mask */ 2133#define SKL_VCCIO_MASK 0x1 2134/* SKL balance leg register */ 2135#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C) 2136/* I_boost values */ 2137#define BALANCE_LEG_SHIFT(port) (8+3*(port)) 2138#define BALANCE_LEG_MASK(port) (7<<(8+3*(port))) 2139/* Balance leg disable bits */ 2140#define BALANCE_LEG_DISABLE_SHIFT 23 2141#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port))) 2142 2143/* 2144 * Fence registers 2145 * [0-7] @ 0x2000 gen2,gen3 2146 * [8-15] @ 0x3000 945,g33,pnv 2147 * 2148 * [0-15] @ 0x3000 gen4,gen5 2149 * 2150 * [0-15] @ 0x100000 gen6,vlv,chv 2151 * [0-31] @ 0x100000 gen7+ 2152 */ 2153#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4) 2154#define I830_FENCE_START_MASK 0x07f80000 2155#define I830_FENCE_TILING_Y_SHIFT 12 2156#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8) 2157#define I830_FENCE_PITCH_SHIFT 4 2158#define I830_FENCE_REG_VALID (1<<0) 2159#define I915_FENCE_MAX_PITCH_VAL 4 2160#define I830_FENCE_MAX_PITCH_VAL 6 2161#define I830_FENCE_MAX_SIZE_VAL (1<<8) 2162 2163#define I915_FENCE_START_MASK 0x0ff00000 2164#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8) 2165 2166#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8) 2167#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4) 2168#define I965_FENCE_PITCH_SHIFT 2 2169#define I965_FENCE_TILING_Y_SHIFT 1 2170#define I965_FENCE_REG_VALID (1<<0) 2171#define I965_FENCE_MAX_PITCH_VAL 0x0400 2172 2173#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8) 2174#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4) 2175#define GEN6_FENCE_PITCH_SHIFT 32 2176#define GEN7_FENCE_MAX_PITCH_VAL 0x0800 2177 2178 2179/* control register for cpu gtt access */ 2180#define TILECTL _MMIO(0x101000) 2181#define TILECTL_SWZCTL (1 << 0) 2182#define TILECTL_TLBPF (1 << 1) 2183#define TILECTL_TLB_PREFETCH_DIS (1 << 2) 2184#define TILECTL_BACKSNOOP_DIS (1 << 3) 2185 2186/* 2187 * Instruction and interrupt control regs 2188 */ 2189#define PGTBL_CTL _MMIO(0x02020) 2190#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */ 2191#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */ 2192#define PGTBL_ER _MMIO(0x02024) 2193#define PRB0_BASE (0x2030-0x30) 2194#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */ 2195#define PRB2_BASE (0x2050-0x30) /* gen3 */ 2196#define SRB0_BASE (0x2100-0x30) /* gen2 */ 2197#define SRB1_BASE (0x2110-0x30) /* gen2 */ 2198#define SRB2_BASE (0x2120-0x30) /* 830 */ 2199#define SRB3_BASE (0x2130-0x30) /* 830 */ 2200#define RENDER_RING_BASE 0x02000 2201#define BSD_RING_BASE 0x04000 2202#define GEN6_BSD_RING_BASE 0x12000 2203#define GEN8_BSD2_RING_BASE 0x1c000 2204#define GEN11_BSD_RING_BASE 0x1c0000 2205#define GEN11_BSD2_RING_BASE 0x1c4000 2206#define GEN11_BSD3_RING_BASE 0x1d0000 2207#define GEN11_BSD4_RING_BASE 0x1d4000 2208#define VEBOX_RING_BASE 0x1a000 2209#define GEN11_VEBOX_RING_BASE 0x1c8000 2210#define GEN11_VEBOX2_RING_BASE 0x1d8000 2211#define BLT_RING_BASE 0x22000 2212#define RING_TAIL(base) _MMIO((base)+0x30) 2213#define RING_HEAD(base) _MMIO((base)+0x34) 2214#define RING_START(base) _MMIO((base)+0x38) 2215#define RING_CTL(base) _MMIO((base)+0x3c) 2216#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */ 2217#define RING_SYNC_0(base) _MMIO((base)+0x40) 2218#define RING_SYNC_1(base) _MMIO((base)+0x44) 2219#define RING_SYNC_2(base) _MMIO((base)+0x48) 2220#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE)) 2221#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE)) 2222#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE)) 2223#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE)) 2224#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE)) 2225#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE)) 2226#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE)) 2227#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE)) 2228#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE)) 2229#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE)) 2230#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE)) 2231#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE)) 2232#define GEN6_NOSYNC INVALID_MMIO_REG 2233#define RING_PSMI_CTL(base) _MMIO((base)+0x50) 2234#define RING_MAX_IDLE(base) _MMIO((base)+0x54) 2235#define RING_HWS_PGA(base) _MMIO((base)+0x80) 2236#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080) 2237#define RING_RESET_CTL(base) _MMIO((base)+0xd0) 2238#define RESET_CTL_REQUEST_RESET (1 << 0) 2239#define RESET_CTL_READY_TO_RESET (1 << 1) 2240 2241#define HSW_GTT_CACHE_EN _MMIO(0x4024) 2242#define GTT_CACHE_EN_ALL 0xF0007FFF 2243#define GEN7_WR_WATERMARK _MMIO(0x4028) 2244#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C) 2245#define ARB_MODE _MMIO(0x4030) 2246#define ARB_MODE_SWIZZLE_SNB (1<<4) 2247#define ARB_MODE_SWIZZLE_IVB (1<<5) 2248#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034) 2249#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038) 2250/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */ 2251#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4) 2252#define GEN7_LRA_LIMITS_REG_NUM 13 2253#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070) 2254#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074) 2255 2256#define GAMTARBMODE _MMIO(0x04a08) 2257#define ARB_MODE_BWGTLB_DISABLE (1<<9) 2258#define ARB_MODE_SWIZZLE_BDW (1<<1) 2259#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080) 2260#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id) 2261#define GEN8_RING_FAULT_REG _MMIO(0x4094) 2262#define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7) 2263#define RING_FAULT_GTTSEL_MASK (1<<11) 2264#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff) 2265#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3) 2266#define RING_FAULT_VALID (1<<0) 2267#define DONE_REG _MMIO(0x40b0) 2268#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0) 2269#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4) 2270#define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index)*4) 2271#define BSD_HWS_PGA_GEN7 _MMIO(0x04180) 2272#define BLT_HWS_PGA_GEN7 _MMIO(0x04280) 2273#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380) 2274#define RING_ACTHD(base) _MMIO((base)+0x74) 2275#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c) 2276#define RING_NOPID(base) _MMIO((base)+0x94) 2277#define RING_IMR(base) _MMIO((base)+0xa8) 2278#define RING_HWSTAM(base) _MMIO((base)+0x98) 2279#define RING_TIMESTAMP(base) _MMIO((base)+0x358) 2280#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4) 2281#define TAIL_ADDR 0x001FFFF8 2282#define HEAD_WRAP_COUNT 0xFFE00000 2283#define HEAD_WRAP_ONE 0x00200000 2284#define HEAD_ADDR 0x001FFFFC 2285#define RING_NR_PAGES 0x001FF000 2286#define RING_REPORT_MASK 0x00000006 2287#define RING_REPORT_64K 0x00000002 2288#define RING_REPORT_128K 0x00000004 2289#define RING_NO_REPORT 0x00000000 2290#define RING_VALID_MASK 0x00000001 2291#define RING_VALID 0x00000001 2292#define RING_INVALID 0x00000000 2293#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */ 2294#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */ 2295#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */ 2296 2297#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4) 2298#define RING_MAX_NONPRIV_SLOTS 12 2299 2300#define GEN7_TLB_RD_ADDR _MMIO(0x4700) 2301 2302#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0) 2303#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18) 2304 2305#define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080) 2306#define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF 2307 2308#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8) 2309#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28) 2310#define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1<<24) 2311 2312#if 0 2313#define PRB0_TAIL _MMIO(0x2030) 2314#define PRB0_HEAD _MMIO(0x2034) 2315#define PRB0_START _MMIO(0x2038) 2316#define PRB0_CTL _MMIO(0x203c) 2317#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */ 2318#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */ 2319#define PRB1_START _MMIO(0x2048) /* 915+ only */ 2320#define PRB1_CTL _MMIO(0x204c) /* 915+ only */ 2321#endif 2322#define IPEIR_I965 _MMIO(0x2064) 2323#define IPEHR_I965 _MMIO(0x2068) 2324#define GEN7_SC_INSTDONE _MMIO(0x7100) 2325#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160) 2326#define GEN7_ROW_INSTDONE _MMIO(0xe164) 2327#define GEN8_MCR_SELECTOR _MMIO(0xfdc) 2328#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26) 2329#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3) 2330#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24) 2331#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3) 2332#define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27) 2333#define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf) 2334#define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24) 2335#define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7) 2336#define RING_IPEIR(base) _MMIO((base)+0x64) 2337#define RING_IPEHR(base) _MMIO((base)+0x68) 2338/* 2339 * On GEN4, only the render ring INSTDONE exists and has a different 2340 * layout than the GEN7+ version. 2341 * The GEN2 counterpart of this register is GEN2_INSTDONE. 2342 */ 2343#define RING_INSTDONE(base) _MMIO((base)+0x6c) 2344#define RING_INSTPS(base) _MMIO((base)+0x70) 2345#define RING_DMA_FADD(base) _MMIO((base)+0x78) 2346#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */ 2347#define RING_INSTPM(base) _MMIO((base)+0xc0) 2348#define RING_MI_MODE(base) _MMIO((base)+0x9c) 2349#define INSTPS _MMIO(0x2070) /* 965+ only */ 2350#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */ 2351#define ACTHD_I965 _MMIO(0x2074) 2352#define HWS_PGA _MMIO(0x2080) 2353#define HWS_ADDRESS_MASK 0xfffff000 2354#define HWS_START_ADDRESS_SHIFT 4 2355#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */ 2356#define PWRCTX_EN (1<<0) 2357#define IPEIR _MMIO(0x2088) 2358#define IPEHR _MMIO(0x208c) 2359#define GEN2_INSTDONE _MMIO(0x2090) 2360#define NOPID _MMIO(0x2094) 2361#define HWSTAM _MMIO(0x2098) 2362#define DMA_FADD_I8XX _MMIO(0x20d0) 2363#define RING_BBSTATE(base) _MMIO((base)+0x110) 2364#define RING_BB_PPGTT (1 << 5) 2365#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */ 2366#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */ 2367#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */ 2368#define RING_BBADDR(base) _MMIO((base)+0x140) 2369#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */ 2370#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */ 2371#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */ 2372#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */ 2373#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */ 2374 2375#define ERROR_GEN6 _MMIO(0x40a0) 2376#define GEN7_ERR_INT _MMIO(0x44040) 2377#define ERR_INT_POISON (1<<31) 2378#define ERR_INT_MMIO_UNCLAIMED (1<<13) 2379#define ERR_INT_PIPE_CRC_DONE_C (1<<8) 2380#define ERR_INT_FIFO_UNDERRUN_C (1<<6) 2381#define ERR_INT_PIPE_CRC_DONE_B (1<<5) 2382#define ERR_INT_FIFO_UNDERRUN_B (1<<3) 2383#define ERR_INT_PIPE_CRC_DONE_A (1<<2) 2384#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3)) 2385#define ERR_INT_FIFO_UNDERRUN_A (1<<0) 2386#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3)) 2387 2388#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10) 2389#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14) 2390#define FAULT_VA_HIGH_BITS (0xf << 0) 2391#define FAULT_GTT_SEL (1 << 4) 2392 2393#define FPGA_DBG _MMIO(0x42300) 2394#define FPGA_DBG_RM_NOCLAIM (1<<31) 2395 2396#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028) 2397#define CLAIM_ER_CLR (1 << 31) 2398#define CLAIM_ER_OVERFLOW (1 << 16) 2399#define CLAIM_ER_CTR_MASK 0xffff 2400 2401#define DERRMR _MMIO(0x44050) 2402/* Note that HBLANK events are reserved on bdw+ */ 2403#define DERRMR_PIPEA_SCANLINE (1<<0) 2404#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1) 2405#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2) 2406#define DERRMR_PIPEA_VBLANK (1<<3) 2407#define DERRMR_PIPEA_HBLANK (1<<5) 2408#define DERRMR_PIPEB_SCANLINE (1<<8) 2409#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9) 2410#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10) 2411#define DERRMR_PIPEB_VBLANK (1<<11) 2412#define DERRMR_PIPEB_HBLANK (1<<13) 2413/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */ 2414#define DERRMR_PIPEC_SCANLINE (1<<14) 2415#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15) 2416#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20) 2417#define DERRMR_PIPEC_VBLANK (1<<21) 2418#define DERRMR_PIPEC_HBLANK (1<<22) 2419 2420 2421/* GM45+ chicken bits -- debug workaround bits that may be required 2422 * for various sorts of correct behavior. The top 16 bits of each are 2423 * the enables for writing to the corresponding low bit. 2424 */ 2425#define _3D_CHICKEN _MMIO(0x2084) 2426#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10) 2427#define _3D_CHICKEN2 _MMIO(0x208c) 2428 2429#define FF_SLICE_CHICKEN _MMIO(0x2088) 2430#define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1) 2431 2432/* Disables pipelining of read flushes past the SF-WIZ interface. 2433 * Required on all Ironlake steppings according to the B-Spec, but the 2434 * particular danger of not doing so is not specified. 2435 */ 2436# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14) 2437#define _3D_CHICKEN3 _MMIO(0x2090) 2438#define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12) 2439#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10) 2440#define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5) 2441#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5) 2442#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */ 2443#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */ 2444 2445#define MI_MODE _MMIO(0x209c) 2446# define VS_TIMER_DISPATCH (1 << 6) 2447# define MI_FLUSH_ENABLE (1 << 12) 2448# define ASYNC_FLIP_PERF_DISABLE (1 << 14) 2449# define MODE_IDLE (1 << 9) 2450# define STOP_RING (1 << 8) 2451 2452#define GEN6_GT_MODE _MMIO(0x20d0) 2453#define GEN7_GT_MODE _MMIO(0x7008) 2454#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7)) 2455#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0) 2456#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1) 2457#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0) 2458#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1) 2459#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5) 2460#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2)) 2461#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2)) 2462 2463/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */ 2464#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4) 2465#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2) 2466 2467/* WaClearTdlStateAckDirtyBits */ 2468#define GEN8_STATE_ACK _MMIO(0x20F0) 2469#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8) 2470#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100) 2471#define GEN9_STATE_ACK_TDL0 (1 << 12) 2472#define GEN9_STATE_ACK_TDL1 (1 << 13) 2473#define GEN9_STATE_ACK_TDL2 (1 << 14) 2474#define GEN9_STATE_ACK_TDL3 (1 << 15) 2475#define GEN9_SUBSLICE_TDL_ACK_BITS \ 2476 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \ 2477 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0) 2478 2479#define GFX_MODE _MMIO(0x2520) 2480#define GFX_MODE_GEN7 _MMIO(0x229c) 2481#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c) 2482#define GFX_RUN_LIST_ENABLE (1<<15) 2483#define GFX_INTERRUPT_STEERING (1<<14) 2484#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13) 2485#define GFX_SURFACE_FAULT_ENABLE (1<<12) 2486#define GFX_REPLAY_MODE (1<<11) 2487#define GFX_PSMI_GRANULARITY (1<<10) 2488#define GFX_PPGTT_ENABLE (1<<9) 2489#define GEN8_GFX_PPGTT_48B (1<<7) 2490 2491#define GFX_FORWARD_VBLANK_MASK (3<<5) 2492#define GFX_FORWARD_VBLANK_NEVER (0<<5) 2493#define GFX_FORWARD_VBLANK_ALWAYS (1<<5) 2494#define GFX_FORWARD_VBLANK_COND (2<<5) 2495 2496#define GEN11_GFX_DISABLE_LEGACY_MODE (1<<3) 2497 2498#define VLV_DISPLAY_BASE 0x180000 2499#define VLV_MIPI_BASE VLV_DISPLAY_BASE 2500#define BXT_MIPI_BASE 0x60000 2501 2502#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030) 2503#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034) 2504#define SCPD0 _MMIO(0x209c) /* 915+ only */ 2505#define IER _MMIO(0x20a0) 2506#define IIR _MMIO(0x20a4) 2507#define IMR _MMIO(0x20a8) 2508#define ISR _MMIO(0x20ac) 2509#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060) 2510#define GINT_DIS (1<<22) 2511#define GCFG_DIS (1<<8) 2512#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064) 2513#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084) 2514#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0) 2515#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4) 2516#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8) 2517#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac) 2518#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120) 2519#define VLV_PCBR_ADDR_SHIFT 12 2520 2521#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */ 2522#define EIR _MMIO(0x20b0) 2523#define EMR _MMIO(0x20b4) 2524#define ESR _MMIO(0x20b8) 2525#define GM45_ERROR_PAGE_TABLE (1<<5) 2526#define GM45_ERROR_MEM_PRIV (1<<4) 2527#define I915_ERROR_PAGE_TABLE (1<<4) 2528#define GM45_ERROR_CP_PRIV (1<<3) 2529#define I915_ERROR_MEMORY_REFRESH (1<<1) 2530#define I915_ERROR_INSTRUCTION (1<<0) 2531#define INSTPM _MMIO(0x20c0) 2532#define INSTPM_SELF_EN (1<<12) /* 915GM only */ 2533#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts 2534 will not assert AGPBUSY# and will only 2535 be delivered when out of C3. */ 2536#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */ 2537#define INSTPM_TLB_INVALIDATE (1<<9) 2538#define INSTPM_SYNC_FLUSH (1<<5) 2539#define ACTHD _MMIO(0x20c8) 2540#define MEM_MODE _MMIO(0x20cc) 2541#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */ 2542#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */ 2543#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */ 2544#define FW_BLC _MMIO(0x20d8) 2545#define FW_BLC2 _MMIO(0x20dc) 2546#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */ 2547#define FW_BLC_SELF_EN_MASK (1<<31) 2548#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */ 2549#define FW_BLC_SELF_EN (1<<15) /* 945 only */ 2550#define MM_BURST_LENGTH 0x00700000 2551#define MM_FIFO_WATERMARK 0x0001F000 2552#define LM_BURST_LENGTH 0x00000700 2553#define LM_FIFO_WATERMARK 0x0000001F 2554#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */ 2555 2556#define MBUS_ABOX_CTL _MMIO(0x45038) 2557#define MBUS_ABOX_BW_CREDIT_MASK (3 << 20) 2558#define MBUS_ABOX_BW_CREDIT(x) ((x) << 20) 2559#define MBUS_ABOX_B_CREDIT_MASK (0xF << 16) 2560#define MBUS_ABOX_B_CREDIT(x) ((x) << 16) 2561#define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8) 2562#define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8) 2563#define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0) 2564#define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0) 2565 2566#define _PIPEA_MBUS_DBOX_CTL 0x7003C 2567#define _PIPEB_MBUS_DBOX_CTL 0x7103C 2568#define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \ 2569 _PIPEB_MBUS_DBOX_CTL) 2570#define MBUS_DBOX_BW_CREDIT_MASK (3 << 14) 2571#define MBUS_DBOX_BW_CREDIT(x) ((x) << 14) 2572#define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8) 2573#define MBUS_DBOX_B_CREDIT(x) ((x) << 8) 2574#define MBUS_DBOX_A_CREDIT_MASK (0xF << 0) 2575#define MBUS_DBOX_A_CREDIT(x) ((x) << 0) 2576 2577#define MBUS_UBOX_CTL _MMIO(0x4503C) 2578#define MBUS_BBOX_CTL_S1 _MMIO(0x45040) 2579#define MBUS_BBOX_CTL_S2 _MMIO(0x45044) 2580 2581/* Make render/texture TLB fetches lower priorty than associated data 2582 * fetches. This is not turned on by default 2583 */ 2584#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15) 2585 2586/* Isoch request wait on GTT enable (Display A/B/C streams). 2587 * Make isoch requests stall on the TLB update. May cause 2588 * display underruns (test mode only) 2589 */ 2590#define MI_ARB_ISOCH_WAIT_GTT (1 << 14) 2591 2592/* Block grant count for isoch requests when block count is 2593 * set to a finite value. 2594 */ 2595#define MI_ARB_BLOCK_GRANT_MASK (3 << 12) 2596#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */ 2597#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */ 2598#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */ 2599#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */ 2600 2601/* Enable render writes to complete in C2/C3/C4 power states. 2602 * If this isn't enabled, render writes are prevented in low 2603 * power states. That seems bad to me. 2604 */ 2605#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11) 2606 2607/* This acknowledges an async flip immediately instead 2608 * of waiting for 2TLB fetches. 2609 */ 2610#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10) 2611 2612/* Enables non-sequential data reads through arbiter 2613 */ 2614#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9) 2615 2616/* Disable FSB snooping of cacheable write cycles from binner/render 2617 * command stream 2618 */ 2619#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8) 2620 2621/* Arbiter time slice for non-isoch streams */ 2622#define MI_ARB_TIME_SLICE_MASK (7 << 5) 2623#define MI_ARB_TIME_SLICE_1 (0 << 5) 2624#define MI_ARB_TIME_SLICE_2 (1 << 5) 2625#define MI_ARB_TIME_SLICE_4 (2 << 5) 2626#define MI_ARB_TIME_SLICE_6 (3 << 5) 2627#define MI_ARB_TIME_SLICE_8 (4 << 5) 2628#define MI_ARB_TIME_SLICE_10 (5 << 5) 2629#define MI_ARB_TIME_SLICE_14 (6 << 5) 2630#define MI_ARB_TIME_SLICE_16 (7 << 5) 2631 2632/* Low priority grace period page size */ 2633#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */ 2634#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4) 2635 2636/* Disable display A/B trickle feed */ 2637#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) 2638 2639/* Set display plane priority */ 2640#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */ 2641#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */ 2642 2643#define MI_STATE _MMIO(0x20e4) /* gen2 only */ 2644#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */ 2645#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */ 2646 2647#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */ 2648#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8) 2649#define CM0_IZ_OPT_DISABLE (1<<6) 2650#define CM0_ZR_OPT_DISABLE (1<<5) 2651#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5) 2652#define CM0_DEPTH_EVICT_DISABLE (1<<4) 2653#define CM0_COLOR_EVICT_DISABLE (1<<3) 2654#define CM0_DEPTH_WRITE_DISABLE (1<<1) 2655#define CM0_RC_OP_FLUSH_DISABLE (1<<0) 2656#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */ 2657#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008) 2658#define GFX_FLSH_CNTL_EN (1<<0) 2659#define ECOSKPD _MMIO(0x21d0) 2660#define ECO_GATING_CX_ONLY (1<<3) 2661#define ECO_FLIP_DONE (1<<0) 2662 2663#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */ 2664#define RC_OP_FLUSH_ENABLE (1<<0) 2665#define HIZ_RAW_STALL_OPT_DISABLE (1<<2) 2666#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */ 2667#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6) 2668#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6) 2669#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1) 2670 2671#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0) 2672#define GEN6_BLITTER_LOCK_SHIFT 16 2673#define GEN6_BLITTER_FBC_NOTIFY (1<<3) 2674 2675#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050) 2676#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0) 2677#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12) 2678#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10) 2679 2680#define GEN6_RCS_PWR_FSM _MMIO(0x22ac) 2681#define GEN9_RCS_FE_FSM2 _MMIO(0x22a4) 2682 2683/* Fuse readout registers for GT */ 2684#define HSW_PAVP_FUSE1 _MMIO(0x911C) 2685#define HSW_F1_EU_DIS_SHIFT 16 2686#define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT) 2687#define HSW_F1_EU_DIS_10EUS 0 2688#define HSW_F1_EU_DIS_8EUS 1 2689#define HSW_F1_EU_DIS_6EUS 2 2690 2691#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168) 2692#define CHV_FGT_DISABLE_SS0 (1 << 10) 2693#define CHV_FGT_DISABLE_SS1 (1 << 11) 2694#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16 2695#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT) 2696#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20 2697#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT) 2698#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24 2699#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT) 2700#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28 2701#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT) 2702 2703#define GEN8_FUSE2 _MMIO(0x9120) 2704#define GEN8_F2_SS_DIS_SHIFT 21 2705#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT) 2706#define GEN8_F2_S_ENA_SHIFT 25 2707#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT) 2708 2709#define GEN9_F2_SS_DIS_SHIFT 20 2710#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT) 2711 2712#define GEN10_F2_S_ENA_SHIFT 22 2713#define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT) 2714#define GEN10_F2_SS_DIS_SHIFT 18 2715#define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT) 2716 2717#define GEN8_EU_DISABLE0 _MMIO(0x9134) 2718#define GEN8_EU_DIS0_S0_MASK 0xffffff 2719#define GEN8_EU_DIS0_S1_SHIFT 24 2720#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT) 2721 2722#define GEN8_EU_DISABLE1 _MMIO(0x9138) 2723#define GEN8_EU_DIS1_S1_MASK 0xffff 2724#define GEN8_EU_DIS1_S2_SHIFT 16 2725#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT) 2726 2727#define GEN8_EU_DISABLE2 _MMIO(0x913c) 2728#define GEN8_EU_DIS2_S2_MASK 0xff 2729 2730#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4) 2731 2732#define GEN10_EU_DISABLE3 _MMIO(0x9140) 2733#define GEN10_EU_DIS_SS_MASK 0xff 2734 2735#define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140) 2736#define GEN11_GT_VDBOX_DISABLE_MASK 0xff 2737#define GEN11_GT_VEBOX_DISABLE_SHIFT 16 2738#define GEN11_GT_VEBOX_DISABLE_MASK (0xff << GEN11_GT_VEBOX_DISABLE_SHIFT) 2739 2740#define GEN11_EU_DISABLE _MMIO(0x9134) 2741#define GEN11_EU_DIS_MASK 0xFF 2742 2743#define GEN11_GT_SLICE_ENABLE _MMIO(0x9138) 2744#define GEN11_GT_S_ENA_MASK 0xFF 2745 2746#define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C) 2747 2748#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050) 2749#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0) 2750#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2) 2751#define GEN6_BSD_SLEEP_INDICATOR (1 << 3) 2752#define GEN6_BSD_GO_INDICATOR (1 << 4) 2753 2754/* On modern GEN architectures interrupt control consists of two sets 2755 * of registers. The first set pertains to the ring generating the 2756 * interrupt. The second control is for the functional block generating the 2757 * interrupt. These are PM, GT, DE, etc. 2758 * 2759 * Luckily *knocks on wood* all the ring interrupt bits match up with the 2760 * GT interrupt bits, so we don't need to duplicate the defines. 2761 * 2762 * These defines should cover us well from SNB->HSW with minor exceptions 2763 * it can also work on ILK. 2764 */ 2765#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26) 2766#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25) 2767#define GT_BLT_USER_INTERRUPT (1 << 22) 2768#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15) 2769#define GT_BSD_USER_INTERRUPT (1 << 12) 2770#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */ 2771#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8) 2772#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */ 2773#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4) 2774#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3) 2775#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2) 2776#define GT_RENDER_DEBUG_INTERRUPT (1 << 1) 2777#define GT_RENDER_USER_INTERRUPT (1 << 0) 2778 2779#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */ 2780#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */ 2781 2782#define GT_PARITY_ERROR(dev_priv) \ 2783 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \ 2784 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0)) 2785 2786/* These are all the "old" interrupts */ 2787#define ILK_BSD_USER_INTERRUPT (1<<5) 2788 2789#define I915_PM_INTERRUPT (1<<31) 2790#define I915_ISP_INTERRUPT (1<<22) 2791#define I915_LPE_PIPE_B_INTERRUPT (1<<21) 2792#define I915_LPE_PIPE_A_INTERRUPT (1<<20) 2793#define I915_MIPIC_INTERRUPT (1<<19) 2794#define I915_MIPIA_INTERRUPT (1<<18) 2795#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18) 2796#define I915_DISPLAY_PORT_INTERRUPT (1<<17) 2797#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16) 2798#define I915_MASTER_ERROR_INTERRUPT (1<<15) 2799#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15) 2800#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14) 2801#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */ 2802#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13) 2803#define I915_HWB_OOM_INTERRUPT (1<<13) 2804#define I915_LPE_PIPE_C_INTERRUPT (1<<12) 2805#define I915_SYNC_STATUS_INTERRUPT (1<<12) 2806#define I915_MISC_INTERRUPT (1<<11) 2807#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11) 2808#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10) 2809#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10) 2810#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9) 2811#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9) 2812#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8) 2813#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8) 2814#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7) 2815#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6) 2816#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5) 2817#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4) 2818#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3) 2819#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2) 2820#define I915_DEBUG_INTERRUPT (1<<2) 2821#define I915_WINVALID_INTERRUPT (1<<1) 2822#define I915_USER_INTERRUPT (1<<1) 2823#define I915_ASLE_INTERRUPT (1<<0) 2824#define I915_BSD_USER_INTERRUPT (1<<25) 2825 2826#define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000) 2827#define I915_HDMI_LPE_AUDIO_SIZE 0x1000 2828 2829/* DisplayPort Audio w/ LPE */ 2830#define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38) 2831#define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0) 2832 2833#define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20) 2834#define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30) 2835#define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34) 2836#define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \ 2837 _VLV_AUD_PORT_EN_B_DBG, \ 2838 _VLV_AUD_PORT_EN_C_DBG, \ 2839 _VLV_AUD_PORT_EN_D_DBG) 2840#define VLV_AMP_MUTE (1 << 1) 2841 2842#define GEN6_BSD_RNCID _MMIO(0x12198) 2843 2844#define GEN7_FF_THREAD_MODE _MMIO(0x20a0) 2845#define GEN7_FF_SCHED_MASK 0x0077070 2846#define GEN8_FF_DS_REF_CNT_FFME (1 << 19) 2847#define GEN7_FF_TS_SCHED_HS1 (0x5<<16) 2848#define GEN7_FF_TS_SCHED_HS0 (0x3<<16) 2849#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16) 2850#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */ 2851#define GEN7_FF_VS_REF_CNT_FFME (1 << 15) 2852#define GEN7_FF_VS_SCHED_HS1 (0x5<<12) 2853#define GEN7_FF_VS_SCHED_HS0 (0x3<<12) 2854#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */ 2855#define GEN7_FF_VS_SCHED_HW (0x0<<12) 2856#define GEN7_FF_DS_SCHED_HS1 (0x5<<4) 2857#define GEN7_FF_DS_SCHED_HS0 (0x3<<4) 2858#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */ 2859#define GEN7_FF_DS_SCHED_HW (0x0<<4) 2860 2861/* 2862 * Framebuffer compression (915+ only) 2863 */ 2864 2865#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */ 2866#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */ 2867#define FBC_CONTROL _MMIO(0x3208) 2868#define FBC_CTL_EN (1<<31) 2869#define FBC_CTL_PERIODIC (1<<30) 2870#define FBC_CTL_INTERVAL_SHIFT (16) 2871#define FBC_CTL_UNCOMPRESSIBLE (1<<14) 2872#define FBC_CTL_C3_IDLE (1<<13) 2873#define FBC_CTL_STRIDE_SHIFT (5) 2874#define FBC_CTL_FENCENO_SHIFT (0) 2875#define FBC_COMMAND _MMIO(0x320c) 2876#define FBC_CMD_COMPRESS (1<<0) 2877#define FBC_STATUS _MMIO(0x3210) 2878#define FBC_STAT_COMPRESSING (1<<31) 2879#define FBC_STAT_COMPRESSED (1<<30) 2880#define FBC_STAT_MODIFIED (1<<29) 2881#define FBC_STAT_CURRENT_LINE_SHIFT (0) 2882#define FBC_CONTROL2 _MMIO(0x3214) 2883#define FBC_CTL_FENCE_DBL (0<<4) 2884#define FBC_CTL_IDLE_IMM (0<<2) 2885#define FBC_CTL_IDLE_FULL (1<<2) 2886#define FBC_CTL_IDLE_LINE (2<<2) 2887#define FBC_CTL_IDLE_DEBUG (3<<2) 2888#define FBC_CTL_CPU_FENCE (1<<1) 2889#define FBC_CTL_PLANE(plane) ((plane)<<0) 2890#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */ 2891#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4) 2892 2893#define FBC_LL_SIZE (1536) 2894 2895#define FBC_LLC_READ_CTRL _MMIO(0x9044) 2896#define FBC_LLC_FULLY_OPEN (1<<30) 2897 2898/* Framebuffer compression for GM45+ */ 2899#define DPFC_CB_BASE _MMIO(0x3200) 2900#define DPFC_CONTROL _MMIO(0x3208) 2901#define DPFC_CTL_EN (1<<31) 2902#define DPFC_CTL_PLANE(plane) ((plane)<<30) 2903#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29) 2904#define DPFC_CTL_FENCE_EN (1<<29) 2905#define IVB_DPFC_CTL_FENCE_EN (1<<28) 2906#define DPFC_CTL_PERSISTENT_MODE (1<<25) 2907#define DPFC_SR_EN (1<<10) 2908#define DPFC_CTL_LIMIT_1X (0<<6) 2909#define DPFC_CTL_LIMIT_2X (1<<6) 2910#define DPFC_CTL_LIMIT_4X (2<<6) 2911#define DPFC_RECOMP_CTL _MMIO(0x320c) 2912#define DPFC_RECOMP_STALL_EN (1<<27) 2913#define DPFC_RECOMP_STALL_WM_SHIFT (16) 2914#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000) 2915#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0) 2916#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f) 2917#define DPFC_STATUS _MMIO(0x3210) 2918#define DPFC_INVAL_SEG_SHIFT (16) 2919#define DPFC_INVAL_SEG_MASK (0x07ff0000) 2920#define DPFC_COMP_SEG_SHIFT (0) 2921#define DPFC_COMP_SEG_MASK (0x000007ff) 2922#define DPFC_STATUS2 _MMIO(0x3214) 2923#define DPFC_FENCE_YOFF _MMIO(0x3218) 2924#define DPFC_CHICKEN _MMIO(0x3224) 2925#define DPFC_HT_MODIFY (1<<31) 2926 2927/* Framebuffer compression for Ironlake */ 2928#define ILK_DPFC_CB_BASE _MMIO(0x43200) 2929#define ILK_DPFC_CONTROL _MMIO(0x43208) 2930#define FBC_CTL_FALSE_COLOR (1<<10) 2931/* The bit 28-8 is reserved */ 2932#define DPFC_RESERVED (0x1FFFFF00) 2933#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c) 2934#define ILK_DPFC_STATUS _MMIO(0x43210) 2935#define ILK_DPFC_COMP_SEG_MASK 0x7ff 2936#define IVB_FBC_STATUS2 _MMIO(0x43214) 2937#define IVB_FBC_COMP_SEG_MASK 0x7ff 2938#define BDW_FBC_COMP_SEG_MASK 0xfff 2939#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218) 2940#define ILK_DPFC_CHICKEN _MMIO(0x43224) 2941#define ILK_DPFC_DISABLE_DUMMY0 (1<<8) 2942#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23) 2943#define ILK_FBC_RT_BASE _MMIO(0x2128) 2944#define ILK_FBC_RT_VALID (1<<0) 2945#define SNB_FBC_FRONT_BUFFER (1<<1) 2946 2947#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000) 2948#define ILK_FBCQ_DIS (1<<22) 2949#define ILK_PABSTRETCH_DIS (1<<21) 2950 2951 2952/* 2953 * Framebuffer compression for Sandybridge 2954 * 2955 * The following two registers are of type GTTMMADR 2956 */ 2957#define SNB_DPFC_CTL_SA _MMIO(0x100100) 2958#define SNB_CPU_FENCE_ENABLE (1<<29) 2959#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104) 2960 2961/* Framebuffer compression for Ivybridge */ 2962#define IVB_FBC_RT_BASE _MMIO(0x7020) 2963 2964#define IPS_CTL _MMIO(0x43408) 2965#define IPS_ENABLE (1 << 31) 2966 2967#define MSG_FBC_REND_STATE _MMIO(0x50380) 2968#define FBC_REND_NUKE (1<<2) 2969#define FBC_REND_CACHE_CLEAN (1<<1) 2970 2971/* 2972 * GPIO regs 2973 */ 2974#define GPIOA _MMIO(0x5010) 2975#define GPIOB _MMIO(0x5014) 2976#define GPIOC _MMIO(0x5018) 2977#define GPIOD _MMIO(0x501c) 2978#define GPIOE _MMIO(0x5020) 2979#define GPIOF _MMIO(0x5024) 2980#define GPIOG _MMIO(0x5028) 2981#define GPIOH _MMIO(0x502c) 2982# define GPIO_CLOCK_DIR_MASK (1 << 0) 2983# define GPIO_CLOCK_DIR_IN (0 << 1) 2984# define GPIO_CLOCK_DIR_OUT (1 << 1) 2985# define GPIO_CLOCK_VAL_MASK (1 << 2) 2986# define GPIO_CLOCK_VAL_OUT (1 << 3) 2987# define GPIO_CLOCK_VAL_IN (1 << 4) 2988# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5) 2989# define GPIO_DATA_DIR_MASK (1 << 8) 2990# define GPIO_DATA_DIR_IN (0 << 9) 2991# define GPIO_DATA_DIR_OUT (1 << 9) 2992# define GPIO_DATA_VAL_MASK (1 << 10) 2993# define GPIO_DATA_VAL_OUT (1 << 11) 2994# define GPIO_DATA_VAL_IN (1 << 12) 2995# define GPIO_DATA_PULLUP_DISABLE (1 << 13) 2996 2997#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */ 2998#define GMBUS_AKSV_SELECT (1<<11) 2999#define GMBUS_RATE_100KHZ (0<<8) 3000#define GMBUS_RATE_50KHZ (1<<8) 3001#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */ 3002#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */ 3003#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */ 3004#define GMBUS_PIN_DISABLED 0 3005#define GMBUS_PIN_SSC 1 3006#define GMBUS_PIN_VGADDC 2 3007#define GMBUS_PIN_PANEL 3 3008#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */ 3009#define GMBUS_PIN_DPC 4 /* HDMIC */ 3010#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */ 3011#define GMBUS_PIN_DPD 6 /* HDMID */ 3012#define GMBUS_PIN_RESERVED 7 /* 7 reserved */ 3013#define GMBUS_PIN_1_BXT 1 /* BXT+ (atom) and CNP+ (big core) */ 3014#define GMBUS_PIN_2_BXT 2 3015#define GMBUS_PIN_3_BXT 3 3016#define GMBUS_PIN_4_CNP 4 3017#define GMBUS_PIN_9_TC1_ICP 9 3018#define GMBUS_PIN_10_TC2_ICP 10 3019#define GMBUS_PIN_11_TC3_ICP 11 3020#define GMBUS_PIN_12_TC4_ICP 12 3021 3022#define GMBUS_NUM_PINS 13 /* including 0 */ 3023#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */ 3024#define GMBUS_SW_CLR_INT (1<<31) 3025#define GMBUS_SW_RDY (1<<30) 3026#define GMBUS_ENT (1<<29) /* enable timeout */ 3027#define GMBUS_CYCLE_NONE (0<<25) 3028#define GMBUS_CYCLE_WAIT (1<<25) 3029#define GMBUS_CYCLE_INDEX (2<<25) 3030#define GMBUS_CYCLE_STOP (4<<25) 3031#define GMBUS_BYTE_COUNT_SHIFT 16 3032#define GMBUS_BYTE_COUNT_MAX 256U 3033#define GMBUS_SLAVE_INDEX_SHIFT 8 3034#define GMBUS_SLAVE_ADDR_SHIFT 1 3035#define GMBUS_SLAVE_READ (1<<0) 3036#define GMBUS_SLAVE_WRITE (0<<0) 3037#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */ 3038#define GMBUS_INUSE (1<<15) 3039#define GMBUS_HW_WAIT_PHASE (1<<14) 3040#define GMBUS_STALL_TIMEOUT (1<<13) 3041#define GMBUS_INT (1<<12) 3042#define GMBUS_HW_RDY (1<<11) 3043#define GMBUS_SATOER (1<<10) 3044#define GMBUS_ACTIVE (1<<9) 3045#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */ 3046#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */ 3047#define GMBUS_SLAVE_TIMEOUT_EN (1<<4) 3048#define GMBUS_NAK_EN (1<<3) 3049#define GMBUS_IDLE_EN (1<<2) 3050#define GMBUS_HW_WAIT_EN (1<<1) 3051#define GMBUS_HW_RDY_EN (1<<0) 3052#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */ 3053#define GMBUS_2BYTE_INDEX_EN (1<<31) 3054 3055/* 3056 * Clock control & power management 3057 */ 3058#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014) 3059#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018) 3060#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030) 3061#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C) 3062 3063#define VGA0 _MMIO(0x6000) 3064#define VGA1 _MMIO(0x6004) 3065#define VGA_PD _MMIO(0x6010) 3066#define VGA0_PD_P2_DIV_4 (1 << 7) 3067#define VGA0_PD_P1_DIV_2 (1 << 5) 3068#define VGA0_PD_P1_SHIFT 0 3069#define VGA0_PD_P1_MASK (0x1f << 0) 3070#define VGA1_PD_P2_DIV_4 (1 << 15) 3071#define VGA1_PD_P1_DIV_2 (1 << 13) 3072#define VGA1_PD_P1_SHIFT 8 3073#define VGA1_PD_P1_MASK (0x1f << 8) 3074#define DPLL_VCO_ENABLE (1 << 31) 3075#define DPLL_SDVO_HIGH_SPEED (1 << 30) 3076#define DPLL_DVO_2X_MODE (1 << 30) 3077#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30) 3078#define DPLL_SYNCLOCK_ENABLE (1 << 29) 3079#define DPLL_REF_CLK_ENABLE_VLV (1 << 29) 3080#define DPLL_VGA_MODE_DIS (1 << 28) 3081#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */ 3082#define DPLLB_MODE_LVDS (2 << 26) /* i915 */ 3083#define DPLL_MODE_MASK (3 << 26) 3084#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */ 3085#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */ 3086#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */ 3087#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */ 3088#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */ 3089#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */ 3090#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */ 3091#define DPLL_LOCK_VLV (1<<15) 3092#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14) 3093#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13) 3094#define DPLL_SSC_REF_CLK_CHV (1<<13) 3095#define DPLL_PORTC_READY_MASK (0xf << 4) 3096#define DPLL_PORTB_READY_MASK (0xf) 3097 3098#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000 3099 3100/* Additional CHV pll/phy registers */ 3101#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240) 3102#define DPLL_PORTD_READY_MASK (0xf) 3103#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100) 3104#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27)) 3105#define PHY_LDO_DELAY_0NS 0x0 3106#define PHY_LDO_DELAY_200NS 0x1 3107#define PHY_LDO_DELAY_600NS 0x2 3108#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23)) 3109#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11)) 3110#define PHY_CH_SU_PSR 0x1 3111#define PHY_CH_DEEP_PSR 0x7 3112#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2)) 3113#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy)) 3114#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104) 3115#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30)) 3116#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch)))) 3117#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline)))) 3118 3119/* 3120 * The i830 generation, in LVDS mode, defines P1 as the bit number set within 3121 * this field (only one bit may be set). 3122 */ 3123#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000 3124#define DPLL_FPA01_P1_POST_DIV_SHIFT 16 3125#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15 3126/* i830, required in DVO non-gang */ 3127#define PLL_P2_DIVIDE_BY_4 (1 << 23) 3128#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */ 3129#define PLL_REF_INPUT_DREFCLK (0 << 13) 3130#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */ 3131#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */ 3132#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13) 3133#define PLL_REF_INPUT_MASK (3 << 13) 3134#define PLL_LOAD_PULSE_PHASE_SHIFT 9 3135/* Ironlake */ 3136# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9 3137# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9) 3138# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9) 3139# define DPLL_FPA1_P1_POST_DIV_SHIFT 0 3140# define DPLL_FPA1_P1_POST_DIV_MASK 0xff 3141 3142/* 3143 * Parallel to Serial Load Pulse phase selection. 3144 * Selects the phase for the 10X DPLL clock for the PCIe 3145 * digital display port. The range is 4 to 13; 10 or more 3146 * is just a flip delay. The default is 6 3147 */ 3148#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT) 3149#define DISPLAY_RATE_SELECT_FPA1 (1 << 8) 3150/* 3151 * SDVO multiplier for 945G/GM. Not used on 965. 3152 */ 3153#define SDVO_MULTIPLIER_MASK 0x000000ff 3154#define SDVO_MULTIPLIER_SHIFT_HIRES 4 3155#define SDVO_MULTIPLIER_SHIFT_VGA 0 3156 3157#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c) 3158#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020) 3159#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c) 3160#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD) 3161 3162/* 3163 * UDI pixel divider, controlling how many pixels are stuffed into a packet. 3164 * 3165 * Value is pixels minus 1. Must be set to 1 pixel for SDVO. 3166 */ 3167#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000 3168#define DPLL_MD_UDI_DIVIDER_SHIFT 24 3169/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */ 3170#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000 3171#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16 3172/* 3173 * SDVO/UDI pixel multiplier. 3174 * 3175 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus 3176 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate 3177 * modes, the bus rate would be below the limits, so SDVO allows for stuffing 3178 * dummy bytes in the datastream at an increased clock rate, with both sides of 3179 * the link knowing how many bytes are fill. 3180 * 3181 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock 3182 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be 3183 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and 3184 * through an SDVO command. 3185 * 3186 * This register field has values of multiplication factor minus 1, with 3187 * a maximum multiplier of 5 for SDVO. 3188 */ 3189#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00 3190#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8 3191/* 3192 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK. 3193 * This best be set to the default value (3) or the CRT won't work. No, 3194 * I don't entirely understand what this does... 3195 */ 3196#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f 3197#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0 3198 3199#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024) 3200 3201#define _FPA0 0x6040 3202#define _FPA1 0x6044 3203#define _FPB0 0x6048 3204#define _FPB1 0x604c 3205#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0) 3206#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1) 3207#define FP_N_DIV_MASK 0x003f0000 3208#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000 3209#define FP_N_DIV_SHIFT 16 3210#define FP_M1_DIV_MASK 0x00003f00 3211#define FP_M1_DIV_SHIFT 8 3212#define FP_M2_DIV_MASK 0x0000003f 3213#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff 3214#define FP_M2_DIV_SHIFT 0 3215#define DPLL_TEST _MMIO(0x606c) 3216#define DPLLB_TEST_SDVO_DIV_1 (0 << 22) 3217#define DPLLB_TEST_SDVO_DIV_2 (1 << 22) 3218#define DPLLB_TEST_SDVO_DIV_4 (2 << 22) 3219#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22) 3220#define DPLLB_TEST_N_BYPASS (1 << 19) 3221#define DPLLB_TEST_M_BYPASS (1 << 18) 3222#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16) 3223#define DPLLA_TEST_N_BYPASS (1 << 3) 3224#define DPLLA_TEST_M_BYPASS (1 << 2) 3225#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0) 3226#define D_STATE _MMIO(0x6104) 3227#define DSTATE_GFX_RESET_I830 (1<<6) 3228#define DSTATE_PLL_D3_OFF (1<<3) 3229#define DSTATE_GFX_CLOCK_GATING (1<<1) 3230#define DSTATE_DOT_CLOCK_GATING (1<<0) 3231#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200) 3232# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ 3233# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ 3234# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ 3235# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ 3236# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ 3237# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ 3238# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ 3239# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */ 3240# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ 3241# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ 3242# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ 3243# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ 3244# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ 3245# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ 3246# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ 3247# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ 3248# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ 3249# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ 3250# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ 3251# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ 3252# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) 3253# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) 3254# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) 3255# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) 3256# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ 3257# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ 3258# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ 3259# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) 3260# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) 3261/* 3262 * This bit must be set on the 830 to prevent hangs when turning off the 3263 * overlay scaler. 3264 */ 3265# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) 3266# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) 3267# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) 3268# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ 3269# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ 3270 3271#define RENCLK_GATE_D1 _MMIO(0x6204) 3272# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */ 3273# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */ 3274# define PC_FE_CLOCK_GATE_DISABLE (1 << 11) 3275# define PC_BE_CLOCK_GATE_DISABLE (1 << 10) 3276# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9) 3277# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8) 3278# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7) 3279# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6) 3280# define MAG_CLOCK_GATE_DISABLE (1 << 5) 3281/* This bit must be unset on 855,865 */ 3282# define MECI_CLOCK_GATE_DISABLE (1 << 4) 3283# define DCMP_CLOCK_GATE_DISABLE (1 << 3) 3284# define MEC_CLOCK_GATE_DISABLE (1 << 2) 3285# define MECO_CLOCK_GATE_DISABLE (1 << 1) 3286/* This bit must be set on 855,865. */ 3287# define SV_CLOCK_GATE_DISABLE (1 << 0) 3288# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16) 3289# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15) 3290# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14) 3291# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13) 3292# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12) 3293# define I915_WM_CLOCK_GATE_DISABLE (1 << 11) 3294# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10) 3295# define I915_PI_CLOCK_GATE_DISABLE (1 << 9) 3296# define I915_DI_CLOCK_GATE_DISABLE (1 << 8) 3297# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7) 3298# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6) 3299# define I915_SC_CLOCK_GATE_DISABLE (1 << 5) 3300# define I915_FL_CLOCK_GATE_DISABLE (1 << 4) 3301# define I915_DM_CLOCK_GATE_DISABLE (1 << 3) 3302# define I915_PS_CLOCK_GATE_DISABLE (1 << 2) 3303# define I915_CC_CLOCK_GATE_DISABLE (1 << 1) 3304# define I915_BY_CLOCK_GATE_DISABLE (1 << 0) 3305 3306# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30) 3307/* This bit must always be set on 965G/965GM */ 3308# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29) 3309# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28) 3310# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27) 3311# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26) 3312# define I965_GW_CLOCK_GATE_DISABLE (1 << 25) 3313# define I965_TD_CLOCK_GATE_DISABLE (1 << 24) 3314/* This bit must always be set on 965G */ 3315# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23) 3316# define I965_IC_CLOCK_GATE_DISABLE (1 << 22) 3317# define I965_EU_CLOCK_GATE_DISABLE (1 << 21) 3318# define I965_IF_CLOCK_GATE_DISABLE (1 << 20) 3319# define I965_TC_CLOCK_GATE_DISABLE (1 << 19) 3320# define I965_SO_CLOCK_GATE_DISABLE (1 << 17) 3321# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16) 3322# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15) 3323# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14) 3324# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13) 3325# define I965_EM_CLOCK_GATE_DISABLE (1 << 12) 3326# define I965_UC_CLOCK_GATE_DISABLE (1 << 11) 3327# define I965_SI_CLOCK_GATE_DISABLE (1 << 6) 3328# define I965_MT_CLOCK_GATE_DISABLE (1 << 5) 3329# define I965_PL_CLOCK_GATE_DISABLE (1 << 4) 3330# define I965_DG_CLOCK_GATE_DISABLE (1 << 3) 3331# define I965_QC_CLOCK_GATE_DISABLE (1 << 2) 3332# define I965_FT_CLOCK_GATE_DISABLE (1 << 1) 3333# define I965_DM_CLOCK_GATE_DISABLE (1 << 0) 3334 3335#define RENCLK_GATE_D2 _MMIO(0x6208) 3336#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9) 3337#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7) 3338#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6) 3339 3340#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */ 3341#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4) 3342 3343#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */ 3344#define DEUC _MMIO(0x6214) /* CRL only */ 3345 3346#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500) 3347#define FW_CSPWRDWNEN (1<<15) 3348 3349#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504) 3350 3351#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508) 3352#define CDCLK_FREQ_SHIFT 4 3353#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT) 3354#define CZCLK_FREQ_MASK 0xf 3355 3356#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C) 3357#define PFI_CREDIT_63 (9 << 28) /* chv only */ 3358#define PFI_CREDIT_31 (8 << 28) /* chv only */ 3359#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */ 3360#define PFI_CREDIT_RESEND (1 << 27) 3361#define VGA_FAST_MODE_DISABLE (1 << 14) 3362 3363#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510) 3364 3365/* 3366 * Palette regs 3367 */ 3368#define PALETTE_A_OFFSET 0xa000 3369#define PALETTE_B_OFFSET 0xa800 3370#define CHV_PALETTE_C_OFFSET 0xc000 3371#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \ 3372 dev_priv->info.display_mmio_offset + (i) * 4) 3373 3374/* MCH MMIO space */ 3375 3376/* 3377 * MCHBAR mirror. 3378 * 3379 * This mirrors the MCHBAR MMIO space whose location is determined by 3380 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in 3381 * every way. It is not accessible from the CP register read instructions. 3382 * 3383 * Starting from Haswell, you can't write registers using the MCHBAR mirror, 3384 * just read. 3385 */ 3386#define MCHBAR_MIRROR_BASE 0x10000 3387 3388#define MCHBAR_MIRROR_BASE_SNB 0x140000 3389 3390#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34) 3391#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48) 3392#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16) 3393#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4) 3394#define G4X_STOLEN_RESERVED_ENABLE (1 << 0) 3395 3396/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */ 3397#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04) 3398 3399/* 915-945 and GM965 MCH register controlling DRAM channel access */ 3400#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200) 3401#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0) 3402#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0) 3403#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0) 3404#define DCC_ADDRESSING_MODE_MASK (3 << 0) 3405#define DCC_CHANNEL_XOR_DISABLE (1 << 10) 3406#define DCC_CHANNEL_XOR_BIT_17 (1 << 9) 3407#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204) 3408#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20) 3409 3410/* Pineview MCH register contains DDR3 setting */ 3411#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8) 3412#define CSHRDDR3CTL_DDR3 (1 << 2) 3413 3414/* 965 MCH register controlling DRAM channel configuration */ 3415#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206) 3416#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606) 3417 3418/* snb MCH registers for reading the DRAM channel configuration */ 3419#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004) 3420#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008) 3421#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C) 3422#define MAD_DIMM_ECC_MASK (0x3 << 24) 3423#define MAD_DIMM_ECC_OFF (0x0 << 24) 3424#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24) 3425#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24) 3426#define MAD_DIMM_ECC_ON (0x3 << 24) 3427#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22) 3428#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21) 3429#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */ 3430#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */ 3431#define MAD_DIMM_B_DUAL_RANK (0x1 << 18) 3432#define MAD_DIMM_A_DUAL_RANK (0x1 << 17) 3433#define MAD_DIMM_A_SELECT (0x1 << 16) 3434/* DIMM sizes are in multiples of 256mb. */ 3435#define MAD_DIMM_B_SIZE_SHIFT 8 3436#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT) 3437#define MAD_DIMM_A_SIZE_SHIFT 0 3438#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT) 3439 3440/* snb MCH registers for priority tuning */ 3441#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10) 3442#define MCH_SSKPD_WM0_MASK 0x3f 3443#define MCH_SSKPD_WM0_VAL 0xc 3444 3445#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c) 3446 3447/* Clocking configuration register */ 3448#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00) 3449#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */ 3450#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */ 3451#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */ 3452#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */ 3453#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */ 3454#define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */ 3455#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */ 3456/* 3457 * Note that on at least on ELK the below value is reported for both 3458 * 333 and 400 MHz BIOS FSB setting, but given that the gmch datasheet 3459 * lists only 200/266/333 MHz FSB as supported let's decode it as 333 MHz. 3460 */ 3461#define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */ 3462#define CLKCFG_FSB_MASK (7 << 0) 3463#define CLKCFG_MEM_533 (1 << 4) 3464#define CLKCFG_MEM_667 (2 << 4) 3465#define CLKCFG_MEM_800 (3 << 4) 3466#define CLKCFG_MEM_MASK (7 << 4) 3467 3468#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38) 3469#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f) 3470 3471#define TSC1 _MMIO(0x11001) 3472#define TSE (1<<0) 3473#define TR1 _MMIO(0x11006) 3474#define TSFS _MMIO(0x11020) 3475#define TSFS_SLOPE_MASK 0x0000ff00 3476#define TSFS_SLOPE_SHIFT 8 3477#define TSFS_INTR_MASK 0x000000ff 3478 3479#define CRSTANDVID _MMIO(0x11100) 3480#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */ 3481#define PXVFREQ_PX_MASK 0x7f000000 3482#define PXVFREQ_PX_SHIFT 24 3483#define VIDFREQ_BASE _MMIO(0x11110) 3484#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */ 3485#define VIDFREQ2 _MMIO(0x11114) 3486#define VIDFREQ3 _MMIO(0x11118) 3487#define VIDFREQ4 _MMIO(0x1111c) 3488#define VIDFREQ_P0_MASK 0x1f000000 3489#define VIDFREQ_P0_SHIFT 24 3490#define VIDFREQ_P0_CSCLK_MASK 0x00f00000 3491#define VIDFREQ_P0_CSCLK_SHIFT 20 3492#define VIDFREQ_P0_CRCLK_MASK 0x000f0000 3493#define VIDFREQ_P0_CRCLK_SHIFT 16 3494#define VIDFREQ_P1_MASK 0x00001f00 3495#define VIDFREQ_P1_SHIFT 8 3496#define VIDFREQ_P1_CSCLK_MASK 0x000000f0 3497#define VIDFREQ_P1_CSCLK_SHIFT 4 3498#define VIDFREQ_P1_CRCLK_MASK 0x0000000f 3499#define INTTOEXT_BASE_ILK _MMIO(0x11300) 3500#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */ 3501#define INTTOEXT_MAP3_SHIFT 24 3502#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT) 3503#define INTTOEXT_MAP2_SHIFT 16 3504#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT) 3505#define INTTOEXT_MAP1_SHIFT 8 3506#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT) 3507#define INTTOEXT_MAP0_SHIFT 0 3508#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT) 3509#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */ 3510#define MEMCTL_CMD_MASK 0xe000 3511#define MEMCTL_CMD_SHIFT 13 3512#define MEMCTL_CMD_RCLK_OFF 0 3513#define MEMCTL_CMD_RCLK_ON 1 3514#define MEMCTL_CMD_CHFREQ 2 3515#define MEMCTL_CMD_CHVID 3 3516#define MEMCTL_CMD_VMMOFF 4 3517#define MEMCTL_CMD_VMMON 5 3518#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears 3519 when command complete */ 3520#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */ 3521#define MEMCTL_FREQ_SHIFT 8 3522#define MEMCTL_SFCAVM (1<<7) 3523#define MEMCTL_TGT_VID_MASK 0x007f 3524#define MEMIHYST _MMIO(0x1117c) 3525#define MEMINTREN _MMIO(0x11180) /* 16 bits */ 3526#define MEMINT_RSEXIT_EN (1<<8) 3527#define MEMINT_CX_SUPR_EN (1<<7) 3528#define MEMINT_CONT_BUSY_EN (1<<6) 3529#define MEMINT_AVG_BUSY_EN (1<<5) 3530#define MEMINT_EVAL_CHG_EN (1<<4) 3531#define MEMINT_MON_IDLE_EN (1<<3) 3532#define MEMINT_UP_EVAL_EN (1<<2) 3533#define MEMINT_DOWN_EVAL_EN (1<<1) 3534#define MEMINT_SW_CMD_EN (1<<0) 3535#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */ 3536#define MEM_RSEXIT_MASK 0xc000 3537#define MEM_RSEXIT_SHIFT 14 3538#define MEM_CONT_BUSY_MASK 0x3000 3539#define MEM_CONT_BUSY_SHIFT 12 3540#define MEM_AVG_BUSY_MASK 0x0c00 3541#define MEM_AVG_BUSY_SHIFT 10 3542#define MEM_EVAL_CHG_MASK 0x0300 3543#define MEM_EVAL_BUSY_SHIFT 8 3544#define MEM_MON_IDLE_MASK 0x00c0 3545#define MEM_MON_IDLE_SHIFT 6 3546#define MEM_UP_EVAL_MASK 0x0030 3547#define MEM_UP_EVAL_SHIFT 4 3548#define MEM_DOWN_EVAL_MASK 0x000c 3549#define MEM_DOWN_EVAL_SHIFT 2 3550#define MEM_SW_CMD_MASK 0x0003 3551#define MEM_INT_STEER_GFX 0 3552#define MEM_INT_STEER_CMR 1 3553#define MEM_INT_STEER_SMI 2 3554#define MEM_INT_STEER_SCI 3 3555#define MEMINTRSTS _MMIO(0x11184) 3556#define MEMINT_RSEXIT (1<<7) 3557#define MEMINT_CONT_BUSY (1<<6) 3558#define MEMINT_AVG_BUSY (1<<5) 3559#define MEMINT_EVAL_CHG (1<<4) 3560#define MEMINT_MON_IDLE (1<<3) 3561#define MEMINT_UP_EVAL (1<<2) 3562#define MEMINT_DOWN_EVAL (1<<1) 3563#define MEMINT_SW_CMD (1<<0) 3564#define MEMMODECTL _MMIO(0x11190) 3565#define MEMMODE_BOOST_EN (1<<31) 3566#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */ 3567#define MEMMODE_BOOST_FREQ_SHIFT 24 3568#define MEMMODE_IDLE_MODE_MASK 0x00030000 3569#define MEMMODE_IDLE_MODE_SHIFT 16 3570#define MEMMODE_IDLE_MODE_EVAL 0 3571#define MEMMODE_IDLE_MODE_CONT 1 3572#define MEMMODE_HWIDLE_EN (1<<15) 3573#define MEMMODE_SWMODE_EN (1<<14) 3574#define MEMMODE_RCLK_GATE (1<<13) 3575#define MEMMODE_HW_UPDATE (1<<12) 3576#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */ 3577#define MEMMODE_FSTART_SHIFT 8 3578#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */ 3579#define MEMMODE_FMAX_SHIFT 4 3580#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */ 3581#define RCBMAXAVG _MMIO(0x1119c) 3582#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */ 3583#define SWMEMCMD_RENDER_OFF (0 << 13) 3584#define SWMEMCMD_RENDER_ON (1 << 13) 3585#define SWMEMCMD_SWFREQ (2 << 13) 3586#define SWMEMCMD_TARVID (3 << 13) 3587#define SWMEMCMD_VRM_OFF (4 << 13) 3588#define SWMEMCMD_VRM_ON (5 << 13) 3589#define CMDSTS (1<<12) 3590#define SFCAVM (1<<11) 3591#define SWFREQ_MASK 0x0380 /* P0-7 */ 3592#define SWFREQ_SHIFT 7 3593#define TARVID_MASK 0x001f 3594#define MEMSTAT_CTG _MMIO(0x111a0) 3595#define RCBMINAVG _MMIO(0x111a0) 3596#define RCUPEI _MMIO(0x111b0) 3597#define RCDNEI _MMIO(0x111b4) 3598#define RSTDBYCTL _MMIO(0x111b8) 3599#define RS1EN (1<<31) 3600#define RS2EN (1<<30) 3601#define RS3EN (1<<29) 3602#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */ 3603#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */ 3604#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */ 3605#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */ 3606#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */ 3607#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */ 3608#define RSX_STATUS_MASK (7<<20) 3609#define RSX_STATUS_ON (0<<20) 3610#define RSX_STATUS_RC1 (1<<20) 3611#define RSX_STATUS_RC1E (2<<20) 3612#define RSX_STATUS_RS1 (3<<20) 3613#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */ 3614#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */ 3615#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */ 3616#define RSX_STATUS_RSVD2 (7<<20) 3617#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */ 3618#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */ 3619#define JRSC (1<<17) /* rsx coupled to cpu c-state */ 3620#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */ 3621#define RS1CONTSAV_MASK (3<<14) 3622#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */ 3623#define RS1CONTSAV_RSVD (1<<14) 3624#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */ 3625#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */ 3626#define NORMSLEXLAT_MASK (3<<12) 3627#define SLOW_RS123 (0<<12) 3628#define SLOW_RS23 (1<<12) 3629#define SLOW_RS3 (2<<12) 3630#define NORMAL_RS123 (3<<12) 3631#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */ 3632#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */ 3633#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */ 3634#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */ 3635#define RS_CSTATE_MASK (3<<4) 3636#define RS_CSTATE_C367_RS1 (0<<4) 3637#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4) 3638#define RS_CSTATE_RSVD (2<<4) 3639#define RS_CSTATE_C367_RS2 (3<<4) 3640#define REDSAVES (1<<3) /* no context save if was idle during rs0 */ 3641#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */ 3642#define VIDCTL _MMIO(0x111c0) 3643#define VIDSTS _MMIO(0x111c8) 3644#define VIDSTART _MMIO(0x111cc) /* 8 bits */ 3645#define MEMSTAT_ILK _MMIO(0x111f8) 3646#define MEMSTAT_VID_MASK 0x7f00 3647#define MEMSTAT_VID_SHIFT 8 3648#define MEMSTAT_PSTATE_MASK 0x00f8 3649#define MEMSTAT_PSTATE_SHIFT 3 3650#define MEMSTAT_MON_ACTV (1<<2) 3651#define MEMSTAT_SRC_CTL_MASK 0x0003 3652#define MEMSTAT_SRC_CTL_CORE 0 3653#define MEMSTAT_SRC_CTL_TRB 1 3654#define MEMSTAT_SRC_CTL_THM 2 3655#define MEMSTAT_SRC_CTL_STDBY 3 3656#define RCPREVBSYTUPAVG _MMIO(0x113b8) 3657#define RCPREVBSYTDNAVG _MMIO(0x113bc) 3658#define PMMISC _MMIO(0x11214) 3659#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */ 3660#define SDEW _MMIO(0x1124c) 3661#define CSIEW0 _MMIO(0x11250) 3662#define CSIEW1 _MMIO(0x11254) 3663#define CSIEW2 _MMIO(0x11258) 3664#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */ 3665#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */ 3666#define MCHAFE _MMIO(0x112c0) 3667#define CSIEC _MMIO(0x112e0) 3668#define DMIEC _MMIO(0x112e4) 3669#define DDREC _MMIO(0x112e8) 3670#define PEG0EC _MMIO(0x112ec) 3671#define PEG1EC _MMIO(0x112f0) 3672#define GFXEC _MMIO(0x112f4) 3673#define RPPREVBSYTUPAVG _MMIO(0x113b8) 3674#define RPPREVBSYTDNAVG _MMIO(0x113bc) 3675#define ECR _MMIO(0x11600) 3676#define ECR_GPFE (1<<31) 3677#define ECR_IMONE (1<<30) 3678#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */ 3679#define OGW0 _MMIO(0x11608) 3680#define OGW1 _MMIO(0x1160c) 3681#define EG0 _MMIO(0x11610) 3682#define EG1 _MMIO(0x11614) 3683#define EG2 _MMIO(0x11618) 3684#define EG3 _MMIO(0x1161c) 3685#define EG4 _MMIO(0x11620) 3686#define EG5 _MMIO(0x11624) 3687#define EG6 _MMIO(0x11628) 3688#define EG7 _MMIO(0x1162c) 3689#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */ 3690#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */ 3691#define LCFUSE02 _MMIO(0x116c0) 3692#define LCFUSE_HIV_MASK 0x000000ff 3693#define CSIPLL0 _MMIO(0x12c10) 3694#define DDRMPLL1 _MMIO(0X12c20) 3695#define PEG_BAND_GAP_DATA _MMIO(0x14d68) 3696 3697#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c) 3698#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7 3699 3700#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948) 3701#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070) 3702#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994) 3703#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998) 3704#define BXT_RP_STATE_CAP _MMIO(0x138170) 3705 3706/* 3707 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS 3708 * 8300) freezing up around GPU hangs. Looks as if even 3709 * scheduling/timer interrupts start misbehaving if the RPS 3710 * EI/thresholds are "bad", leading to a very sluggish or even 3711 * frozen machine. 3712 */ 3713#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25) 3714#define INTERVAL_1_33_US(us) (((us) * 3) >> 2) 3715#define INTERVAL_0_833_US(us) (((us) * 6) / 5) 3716#define GT_INTERVAL_FROM_US(dev_priv, us) (INTEL_GEN(dev_priv) >= 9 ? \ 3717 (IS_GEN9_LP(dev_priv) ? \ 3718 INTERVAL_0_833_US(us) : \ 3719 INTERVAL_1_33_US(us)) : \ 3720 INTERVAL_1_28_US(us)) 3721 3722#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100) 3723#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3) 3724#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6) 3725#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (INTEL_GEN(dev_priv) >= 9 ? \ 3726 (IS_GEN9_LP(dev_priv) ? \ 3727 INTERVAL_0_833_TO_US(interval) : \ 3728 INTERVAL_1_33_TO_US(interval)) : \ 3729 INTERVAL_1_28_TO_US(interval)) 3730 3731/* 3732 * Logical Context regs 3733 */ 3734#define CCID _MMIO(0x2180) 3735#define CCID_EN BIT(0) 3736#define CCID_EXTENDED_STATE_RESTORE BIT(2) 3737#define CCID_EXTENDED_STATE_SAVE BIT(3) 3738/* 3739 * Notes on SNB/IVB/VLV context size: 3740 * - Power context is saved elsewhere (LLC or stolen) 3741 * - Ring/execlist context is saved on SNB, not on IVB 3742 * - Extended context size already includes render context size 3743 * - We always need to follow the extended context size. 3744 * SNB BSpec has comments indicating that we should use the 3745 * render context size instead if execlists are disabled, but 3746 * based on empirical testing that's just nonsense. 3747 * - Pipelined/VF state is saved on SNB/IVB respectively 3748 * - GT1 size just indicates how much of render context 3749 * doesn't need saving on GT1 3750 */ 3751#define CXT_SIZE _MMIO(0x21a0) 3752#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f) 3753#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f) 3754#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f) 3755#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f) 3756#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f) 3757#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \ 3758 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \ 3759 GEN6_CXT_PIPELINE_SIZE(cxt_reg)) 3760#define GEN7_CXT_SIZE _MMIO(0x21a8) 3761#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f) 3762#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7) 3763#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f) 3764#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f) 3765#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7) 3766#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f) 3767#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \ 3768 GEN7_CXT_VFSTATE_SIZE(ctx_reg)) 3769 3770enum { 3771 INTEL_ADVANCED_CONTEXT = 0, 3772 INTEL_LEGACY_32B_CONTEXT, 3773 INTEL_ADVANCED_AD_CONTEXT, 3774 INTEL_LEGACY_64B_CONTEXT 3775}; 3776 3777enum { 3778 FAULT_AND_HANG = 0, 3779 FAULT_AND_HALT, /* Debug only */ 3780 FAULT_AND_STREAM, 3781 FAULT_AND_CONTINUE /* Unsupported */ 3782}; 3783 3784#define GEN8_CTX_VALID (1<<0) 3785#define GEN8_CTX_FORCE_PD_RESTORE (1<<1) 3786#define GEN8_CTX_FORCE_RESTORE (1<<2) 3787#define GEN8_CTX_L3LLC_COHERENT (1<<5) 3788#define GEN8_CTX_PRIVILEGE (1<<8) 3789#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3 3790 3791#define GEN8_CTX_ID_SHIFT 32 3792#define GEN8_CTX_ID_WIDTH 21 3793#define GEN11_SW_CTX_ID_SHIFT 37 3794#define GEN11_SW_CTX_ID_WIDTH 11 3795#define GEN11_ENGINE_CLASS_SHIFT 61 3796#define GEN11_ENGINE_CLASS_WIDTH 3 3797#define GEN11_ENGINE_INSTANCE_SHIFT 48 3798#define GEN11_ENGINE_INSTANCE_WIDTH 6 3799 3800#define CHV_CLK_CTL1 _MMIO(0x101100) 3801#define VLV_CLK_CTL2 _MMIO(0x101104) 3802#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28 3803 3804/* 3805 * Overlay regs 3806 */ 3807 3808#define OVADD _MMIO(0x30000) 3809#define DOVSTA _MMIO(0x30008) 3810#define OC_BUF (0x3<<20) 3811#define OGAMC5 _MMIO(0x30010) 3812#define OGAMC4 _MMIO(0x30014) 3813#define OGAMC3 _MMIO(0x30018) 3814#define OGAMC2 _MMIO(0x3001c) 3815#define OGAMC1 _MMIO(0x30020) 3816#define OGAMC0 _MMIO(0x30024) 3817 3818/* 3819 * GEN9 clock gating regs 3820 */ 3821#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530) 3822#define DARBF_GATING_DIS (1 << 27) 3823#define PWM2_GATING_DIS (1 << 14) 3824#define PWM1_GATING_DIS (1 << 13) 3825 3826#define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C) 3827#define BXT_GMBUS_GATING_DIS (1 << 14) 3828 3829#define _CLKGATE_DIS_PSL_A 0x46520 3830#define _CLKGATE_DIS_PSL_B 0x46524 3831#define _CLKGATE_DIS_PSL_C 0x46528 3832#define DUPS1_GATING_DIS (1 << 15) 3833#define DUPS2_GATING_DIS (1 << 19) 3834#define DUPS3_GATING_DIS (1 << 23) 3835#define DPF_GATING_DIS (1 << 10) 3836#define DPF_RAM_GATING_DIS (1 << 9) 3837#define DPFR_GATING_DIS (1 << 8) 3838 3839#define CLKGATE_DIS_PSL(pipe) \ 3840 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B) 3841 3842/* 3843 * GEN10 clock gating regs 3844 */ 3845#define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4) 3846#define SARBUNIT_CLKGATE_DIS (1 << 5) 3847#define RCCUNIT_CLKGATE_DIS (1 << 7) 3848#define MSCUNIT_CLKGATE_DIS (1 << 10) 3849 3850#define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524) 3851#define GWUNIT_CLKGATE_DIS (1 << 16) 3852 3853#define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434) 3854#define VFUNIT_CLKGATE_DIS (1 << 20) 3855 3856#define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560) 3857#define CGPSF_CLKGATE_DIS (1 << 3) 3858 3859/* 3860 * Display engine regs 3861 */ 3862 3863/* Pipe A CRC regs */ 3864#define _PIPE_CRC_CTL_A 0x60050 3865#define PIPE_CRC_ENABLE (1 << 31) 3866/* ivb+ source selection */ 3867#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29) 3868#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29) 3869#define PIPE_CRC_SOURCE_PF_IVB (2 << 29) 3870/* ilk+ source selection */ 3871#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28) 3872#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28) 3873#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28) 3874/* embedded DP port on the north display block, reserved on ivb */ 3875#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28) 3876#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */ 3877/* vlv source selection */ 3878#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27) 3879#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27) 3880#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27) 3881/* with DP port the pipe source is invalid */ 3882#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27) 3883#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27) 3884#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27) 3885/* gen3+ source selection */ 3886#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28) 3887#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28) 3888#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28) 3889/* with DP/TV port the pipe source is invalid */ 3890#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28) 3891#define PIPE_CRC_SOURCE_TV_PRE (4 << 28) 3892#define PIPE_CRC_SOURCE_TV_POST (5 << 28) 3893#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28) 3894#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28) 3895/* gen2 doesn't have source selection bits */ 3896#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30) 3897 3898#define _PIPE_CRC_RES_1_A_IVB 0x60064 3899#define _PIPE_CRC_RES_2_A_IVB 0x60068 3900#define _PIPE_CRC_RES_3_A_IVB 0x6006c 3901#define _PIPE_CRC_RES_4_A_IVB 0x60070 3902#define _PIPE_CRC_RES_5_A_IVB 0x60074 3903 3904#define _PIPE_CRC_RES_RED_A 0x60060 3905#define _PIPE_CRC_RES_GREEN_A 0x60064 3906#define _PIPE_CRC_RES_BLUE_A 0x60068 3907#define _PIPE_CRC_RES_RES1_A_I915 0x6006c 3908#define _PIPE_CRC_RES_RES2_A_G4X 0x60080 3909 3910/* Pipe B CRC regs */ 3911#define _PIPE_CRC_RES_1_B_IVB 0x61064 3912#define _PIPE_CRC_RES_2_B_IVB 0x61068 3913#define _PIPE_CRC_RES_3_B_IVB 0x6106c 3914#define _PIPE_CRC_RES_4_B_IVB 0x61070 3915#define _PIPE_CRC_RES_5_B_IVB 0x61074 3916 3917#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A) 3918#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB) 3919#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB) 3920#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB) 3921#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB) 3922#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB) 3923 3924#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A) 3925#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A) 3926#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A) 3927#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915) 3928#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X) 3929 3930/* Pipe A timing regs */ 3931#define _HTOTAL_A 0x60000 3932#define _HBLANK_A 0x60004 3933#define _HSYNC_A 0x60008 3934#define _VTOTAL_A 0x6000c 3935#define _VBLANK_A 0x60010 3936#define _VSYNC_A 0x60014 3937#define _PIPEASRC 0x6001c 3938#define _BCLRPAT_A 0x60020 3939#define _VSYNCSHIFT_A 0x60028 3940#define _PIPE_MULT_A 0x6002c 3941 3942/* Pipe B timing regs */ 3943#define _HTOTAL_B 0x61000 3944#define _HBLANK_B 0x61004 3945#define _HSYNC_B 0x61008 3946#define _VTOTAL_B 0x6100c 3947#define _VBLANK_B 0x61010 3948#define _VSYNC_B 0x61014 3949#define _PIPEBSRC 0x6101c 3950#define _BCLRPAT_B 0x61020 3951#define _VSYNCSHIFT_B 0x61028 3952#define _PIPE_MULT_B 0x6102c 3953 3954#define TRANSCODER_A_OFFSET 0x60000 3955#define TRANSCODER_B_OFFSET 0x61000 3956#define TRANSCODER_C_OFFSET 0x62000 3957#define CHV_TRANSCODER_C_OFFSET 0x63000 3958#define TRANSCODER_EDP_OFFSET 0x6f000 3959 3960#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \ 3961 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \ 3962 dev_priv->info.display_mmio_offset) 3963 3964#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A) 3965#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A) 3966#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A) 3967#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A) 3968#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A) 3969#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A) 3970#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A) 3971#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A) 3972#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC) 3973#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A) 3974 3975/* VLV eDP PSR registers */ 3976#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090) 3977#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090) 3978#define VLV_EDP_PSR_ENABLE (1<<0) 3979#define VLV_EDP_PSR_RESET (1<<1) 3980#define VLV_EDP_PSR_MODE_MASK (7<<2) 3981#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3) 3982#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2) 3983#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7) 3984#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8) 3985#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9) 3986#define VLV_EDP_PSR_DBL_FRAME (1<<10) 3987#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16) 3988#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16 3989#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB) 3990 3991#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0) 3992#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0) 3993#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30) 3994#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31) 3995#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30) 3996#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB) 3997 3998#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094) 3999#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094) 4000#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3) 4001#define VLV_EDP_PSR_CURR_STATE_MASK 7 4002#define VLV_EDP_PSR_DISABLED (0<<0) 4003#define VLV_EDP_PSR_INACTIVE (1<<0) 4004#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0) 4005#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0) 4006#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0) 4007#define VLV_EDP_PSR_EXIT (5<<0) 4008#define VLV_EDP_PSR_IN_TRANS (1<<7) 4009#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB) 4010 4011/* HSW+ eDP PSR registers */ 4012#define HSW_EDP_PSR_BASE 0x64800 4013#define BDW_EDP_PSR_BASE 0x6f800 4014#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0) 4015#define EDP_PSR_ENABLE (1<<31) 4016#define BDW_PSR_SINGLE_FRAME (1<<30) 4017#define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1<<29) /* SW can't modify */ 4018#define EDP_PSR_LINK_STANDBY (1<<27) 4019#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25) 4020#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25) 4021#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25) 4022#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25) 4023#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25) 4024#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20 4025#define EDP_PSR_SKIP_AUX_EXIT (1<<12) 4026#define EDP_PSR_TP1_TP2_SEL (0<<11) 4027#define EDP_PSR_TP1_TP3_SEL (1<<11) 4028#define EDP_PSR_TP2_TP3_TIME_500us (0<<8) 4029#define EDP_PSR_TP2_TP3_TIME_100us (1<<8) 4030#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8) 4031#define EDP_PSR_TP2_TP3_TIME_0us (3<<8) 4032#define EDP_PSR_TP1_TIME_500us (0<<4) 4033#define EDP_PSR_TP1_TIME_100us (1<<4) 4034#define EDP_PSR_TP1_TIME_2500us (2<<4) 4035#define EDP_PSR_TP1_TIME_0us (3<<4) 4036#define EDP_PSR_IDLE_FRAME_SHIFT 0 4037 4038/* Bspec claims those aren't shifted but stay at 0x64800 */ 4039#define EDP_PSR_IMR _MMIO(0x64834) 4040#define EDP_PSR_IIR _MMIO(0x64838) 4041#define EDP_PSR_ERROR(trans) (1 << (((trans) * 8 + 10) & 31)) 4042#define EDP_PSR_POST_EXIT(trans) (1 << (((trans) * 8 + 9) & 31)) 4043#define EDP_PSR_PRE_ENTRY(trans) (1 << (((trans) * 8 + 8) & 31)) 4044 4045#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10) 4046#define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26) 4047#define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20) 4048#define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16) 4049#define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11) 4050#define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff) 4051 4052#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */ 4053 4054#define EDP_PSR_STATUS _MMIO(dev_priv->psr_mmio_base + 0x40) 4055#define EDP_PSR_STATUS_STATE_MASK (7<<29) 4056#define EDP_PSR_STATUS_STATE_IDLE (0<<29) 4057#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29) 4058#define EDP_PSR_STATUS_STATE_SRDENT (2<<29) 4059#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29) 4060#define EDP_PSR_STATUS_STATE_BUFON (4<<29) 4061#define EDP_PSR_STATUS_STATE_AUXACK (5<<29) 4062#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29) 4063#define EDP_PSR_STATUS_LINK_MASK (3<<26) 4064#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26) 4065#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26) 4066#define EDP_PSR_STATUS_LINK_STANDBY (2<<26) 4067#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20 4068#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f 4069#define EDP_PSR_STATUS_COUNT_SHIFT 16 4070#define EDP_PSR_STATUS_COUNT_MASK 0xf 4071#define EDP_PSR_STATUS_AUX_ERROR (1<<15) 4072#define EDP_PSR_STATUS_AUX_SENDING (1<<12) 4073#define EDP_PSR_STATUS_SENDING_IDLE (1<<9) 4074#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8) 4075#define EDP_PSR_STATUS_SENDING_TP1 (1<<4) 4076#define EDP_PSR_STATUS_IDLE_MASK 0xf 4077 4078#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44) 4079#define EDP_PSR_PERF_CNT_MASK 0xffffff 4080 4081#define EDP_PSR_DEBUG _MMIO(dev_priv->psr_mmio_base + 0x60) /* PSR_MASK on SKL+ */ 4082#define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1<<28) 4083#define EDP_PSR_DEBUG_MASK_LPSP (1<<27) 4084#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26) 4085#define EDP_PSR_DEBUG_MASK_HPD (1<<25) 4086#define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1<<16) 4087#define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1<<15) /* SKL+ */ 4088 4089#define EDP_PSR2_CTL _MMIO(0x6f900) 4090#define EDP_PSR2_ENABLE (1<<31) 4091#define EDP_SU_TRACK_ENABLE (1<<30) 4092#define EDP_Y_COORDINATE_VALID (1<<26) /* GLK and CNL+ */ 4093#define EDP_Y_COORDINATE_ENABLE (1<<25) /* GLK and CNL+ */ 4094#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20) 4095#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20) 4096#define EDP_PSR2_TP2_TIME_500 (0<<8) 4097#define EDP_PSR2_TP2_TIME_100 (1<<8) 4098#define EDP_PSR2_TP2_TIME_2500 (2<<8) 4099#define EDP_PSR2_TP2_TIME_50 (3<<8) 4100#define EDP_PSR2_TP2_TIME_MASK (3<<8) 4101#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4 4102#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4) 4103#define EDP_PSR2_FRAME_BEFORE_SU(a) ((a)<<4) 4104#define EDP_PSR2_IDLE_FRAME_MASK 0xf 4105#define EDP_PSR2_IDLE_FRAME_SHIFT 0 4106 4107#define _PSR_EVENT_TRANS_A 0x60848 4108#define _PSR_EVENT_TRANS_B 0x61848 4109#define _PSR_EVENT_TRANS_C 0x62848 4110#define _PSR_EVENT_TRANS_D 0x63848 4111#define _PSR_EVENT_TRANS_EDP 0x6F848 4112#define PSR_EVENT(trans) _MMIO_TRANS2(trans, _PSR_EVENT_TRANS_A) 4113#define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17) 4114#define PSR_EVENT_PSR2_DISABLED (1 << 16) 4115#define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15) 4116#define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14) 4117#define PSR_EVENT_GRAPHICS_RESET (1 << 12) 4118#define PSR_EVENT_PCH_INTERRUPT (1 << 11) 4119#define PSR_EVENT_MEMORY_UP (1 << 10) 4120#define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9) 4121#define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8) 4122#define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6) 4123#define PSR_EVENT_REGISTER_UPDATE (1 << 5) 4124#define PSR_EVENT_HDCP_ENABLE (1 << 4) 4125#define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3) 4126#define PSR_EVENT_VBI_ENABLE (1 << 2) 4127#define PSR_EVENT_LPSP_MODE_EXIT (1 << 1) 4128#define PSR_EVENT_PSR_DISABLE (1 << 0) 4129 4130#define EDP_PSR2_STATUS _MMIO(0x6f940) 4131#define EDP_PSR2_STATUS_STATE_MASK (0xf<<28) 4132#define EDP_PSR2_STATUS_STATE_SHIFT 28 4133 4134/* VGA port control */ 4135#define ADPA _MMIO(0x61100) 4136#define PCH_ADPA _MMIO(0xe1100) 4137#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100) 4138 4139#define ADPA_DAC_ENABLE (1<<31) 4140#define ADPA_DAC_DISABLE 0 4141#define ADPA_PIPE_SELECT_MASK (1<<30) 4142#define ADPA_PIPE_A_SELECT 0 4143#define ADPA_PIPE_B_SELECT (1<<30) 4144#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30) 4145/* CPT uses bits 29:30 for pch transcoder select */ 4146#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */ 4147#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24) 4148#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24) 4149#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24) 4150#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24) 4151#define ADPA_CRT_HOTPLUG_ENABLE (1<<23) 4152#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22) 4153#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22) 4154#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21) 4155#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21) 4156#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20) 4157#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20) 4158#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18) 4159#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18) 4160#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18) 4161#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18) 4162#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17) 4163#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17) 4164#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16) 4165#define ADPA_USE_VGA_HVPOLARITY (1<<15) 4166#define ADPA_SETS_HVPOLARITY 0 4167#define ADPA_VSYNC_CNTL_DISABLE (1<<10) 4168#define ADPA_VSYNC_CNTL_ENABLE 0 4169#define ADPA_HSYNC_CNTL_DISABLE (1<<11) 4170#define ADPA_HSYNC_CNTL_ENABLE 0 4171#define ADPA_VSYNC_ACTIVE_HIGH (1<<4) 4172#define ADPA_VSYNC_ACTIVE_LOW 0 4173#define ADPA_HSYNC_ACTIVE_HIGH (1<<3) 4174#define ADPA_HSYNC_ACTIVE_LOW 0 4175#define ADPA_DPMS_MASK (~(3<<10)) 4176#define ADPA_DPMS_ON (0<<10) 4177#define ADPA_DPMS_SUSPEND (1<<10) 4178#define ADPA_DPMS_STANDBY (2<<10) 4179#define ADPA_DPMS_OFF (3<<10) 4180 4181 4182/* Hotplug control (945+ only) */ 4183#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110) 4184#define PORTB_HOTPLUG_INT_EN (1 << 29) 4185#define PORTC_HOTPLUG_INT_EN (1 << 28) 4186#define PORTD_HOTPLUG_INT_EN (1 << 27) 4187#define SDVOB_HOTPLUG_INT_EN (1 << 26) 4188#define SDVOC_HOTPLUG_INT_EN (1 << 25) 4189#define TV_HOTPLUG_INT_EN (1 << 18) 4190#define CRT_HOTPLUG_INT_EN (1 << 9) 4191#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \ 4192 PORTC_HOTPLUG_INT_EN | \ 4193 PORTD_HOTPLUG_INT_EN | \ 4194 SDVOC_HOTPLUG_INT_EN | \ 4195 SDVOB_HOTPLUG_INT_EN | \ 4196 CRT_HOTPLUG_INT_EN) 4197#define CRT_HOTPLUG_FORCE_DETECT (1 << 3) 4198#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8) 4199/* must use period 64 on GM45 according to docs */ 4200#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8) 4201#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7) 4202#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7) 4203#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5) 4204#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5) 4205#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5) 4206#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5) 4207#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5) 4208#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4) 4209#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4) 4210#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2) 4211#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2) 4212 4213#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114) 4214/* 4215 * HDMI/DP bits are g4x+ 4216 * 4217 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused. 4218 * Please check the detailed lore in the commit message for for experimental 4219 * evidence. 4220 */ 4221/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */ 4222#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29) 4223#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28) 4224#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27) 4225/* G4X/VLV/CHV DP/HDMI bits again match Bspec */ 4226#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27) 4227#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28) 4228#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29) 4229#define PORTD_HOTPLUG_INT_STATUS (3 << 21) 4230#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21) 4231#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21) 4232#define PORTC_HOTPLUG_INT_STATUS (3 << 19) 4233#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19) 4234#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19) 4235#define PORTB_HOTPLUG_INT_STATUS (3 << 17) 4236#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17) 4237#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17) 4238/* CRT/TV common between gen3+ */ 4239#define CRT_HOTPLUG_INT_STATUS (1 << 11) 4240#define TV_HOTPLUG_INT_STATUS (1 << 10) 4241#define CRT_HOTPLUG_MONITOR_MASK (3 << 8) 4242#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8) 4243#define CRT_HOTPLUG_MONITOR_MONO (2 << 8) 4244#define CRT_HOTPLUG_MONITOR_NONE (0 << 8) 4245#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6) 4246#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5) 4247#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4) 4248#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4) 4249 4250/* SDVO is different across gen3/4 */ 4251#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3) 4252#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2) 4253/* 4254 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm, 4255 * since reality corrobates that they're the same as on gen3. But keep these 4256 * bits here (and the comment!) to help any other lost wanderers back onto the 4257 * right tracks. 4258 */ 4259#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4) 4260#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2) 4261#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7) 4262#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6) 4263#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \ 4264 SDVOB_HOTPLUG_INT_STATUS_G4X | \ 4265 SDVOC_HOTPLUG_INT_STATUS_G4X | \ 4266 PORTB_HOTPLUG_INT_STATUS | \ 4267 PORTC_HOTPLUG_INT_STATUS | \ 4268 PORTD_HOTPLUG_INT_STATUS) 4269 4270#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \ 4271 SDVOB_HOTPLUG_INT_STATUS_I915 | \ 4272 SDVOC_HOTPLUG_INT_STATUS_I915 | \ 4273 PORTB_HOTPLUG_INT_STATUS | \ 4274 PORTC_HOTPLUG_INT_STATUS | \ 4275 PORTD_HOTPLUG_INT_STATUS) 4276 4277/* SDVO and HDMI port control. 4278 * The same register may be used for SDVO or HDMI */ 4279#define _GEN3_SDVOB 0x61140 4280#define _GEN3_SDVOC 0x61160 4281#define GEN3_SDVOB _MMIO(_GEN3_SDVOB) 4282#define GEN3_SDVOC _MMIO(_GEN3_SDVOC) 4283#define GEN4_HDMIB GEN3_SDVOB 4284#define GEN4_HDMIC GEN3_SDVOC 4285#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140) 4286#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160) 4287#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C) 4288#define PCH_SDVOB _MMIO(0xe1140) 4289#define PCH_HDMIB PCH_SDVOB 4290#define PCH_HDMIC _MMIO(0xe1150) 4291#define PCH_HDMID _MMIO(0xe1160) 4292 4293#define PORT_DFT_I9XX _MMIO(0x61150) 4294#define DC_BALANCE_RESET (1 << 25) 4295#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154) 4296#define DC_BALANCE_RESET_VLV (1 << 31) 4297#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0)) 4298#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */ 4299#define PIPE_B_SCRAMBLE_RESET (1 << 1) 4300#define PIPE_A_SCRAMBLE_RESET (1 << 0) 4301 4302/* Gen 3 SDVO bits: */ 4303#define SDVO_ENABLE (1 << 31) 4304#define SDVO_PIPE_SEL(pipe) ((pipe) << 30) 4305#define SDVO_PIPE_SEL_MASK (1 << 30) 4306#define SDVO_PIPE_B_SELECT (1 << 30) 4307#define SDVO_STALL_SELECT (1 << 29) 4308#define SDVO_INTERRUPT_ENABLE (1 << 26) 4309/* 4310 * 915G/GM SDVO pixel multiplier. 4311 * Programmed value is multiplier - 1, up to 5x. 4312 * \sa DPLL_MD_UDI_MULTIPLIER_MASK 4313 */ 4314#define SDVO_PORT_MULTIPLY_MASK (7 << 23) 4315#define SDVO_PORT_MULTIPLY_SHIFT 23 4316#define SDVO_PHASE_SELECT_MASK (15 << 19) 4317#define SDVO_PHASE_SELECT_DEFAULT (6 << 19) 4318#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18) 4319#define SDVOC_GANG_MODE (1 << 16) /* Port C only */ 4320#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */ 4321#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */ 4322#define SDVO_DETECTED (1 << 2) 4323/* Bits to be preserved when writing */ 4324#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \ 4325 SDVO_INTERRUPT_ENABLE) 4326#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE) 4327 4328/* Gen 4 SDVO/HDMI bits: */ 4329#define SDVO_COLOR_FORMAT_8bpc (0 << 26) 4330#define SDVO_COLOR_FORMAT_MASK (7 << 26) 4331#define SDVO_ENCODING_SDVO (0 << 10) 4332#define SDVO_ENCODING_HDMI (2 << 10) 4333#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */ 4334#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */ 4335#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */ 4336#define SDVO_AUDIO_ENABLE (1 << 6) 4337/* VSYNC/HSYNC bits new with 965, default is to be set */ 4338#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4) 4339#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3) 4340 4341/* Gen 5 (IBX) SDVO/HDMI bits: */ 4342#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */ 4343#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */ 4344 4345/* Gen 6 (CPT) SDVO/HDMI bits: */ 4346#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29) 4347#define SDVO_PIPE_SEL_MASK_CPT (3 << 29) 4348 4349/* CHV SDVO/HDMI bits: */ 4350#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24) 4351#define SDVO_PIPE_SEL_MASK_CHV (3 << 24) 4352 4353 4354/* DVO port control */ 4355#define _DVOA 0x61120 4356#define DVOA _MMIO(_DVOA) 4357#define _DVOB 0x61140 4358#define DVOB _MMIO(_DVOB) 4359#define _DVOC 0x61160 4360#define DVOC _MMIO(_DVOC) 4361#define DVO_ENABLE (1 << 31) 4362#define DVO_PIPE_B_SELECT (1 << 30) 4363#define DVO_PIPE_STALL_UNUSED (0 << 28) 4364#define DVO_PIPE_STALL (1 << 28) 4365#define DVO_PIPE_STALL_TV (2 << 28) 4366#define DVO_PIPE_STALL_MASK (3 << 28) 4367#define DVO_USE_VGA_SYNC (1 << 15) 4368#define DVO_DATA_ORDER_I740 (0 << 14) 4369#define DVO_DATA_ORDER_FP (1 << 14) 4370#define DVO_VSYNC_DISABLE (1 << 11) 4371#define DVO_HSYNC_DISABLE (1 << 10) 4372#define DVO_VSYNC_TRISTATE (1 << 9) 4373#define DVO_HSYNC_TRISTATE (1 << 8) 4374#define DVO_BORDER_ENABLE (1 << 7) 4375#define DVO_DATA_ORDER_GBRG (1 << 6) 4376#define DVO_DATA_ORDER_RGGB (0 << 6) 4377#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6) 4378#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6) 4379#define DVO_VSYNC_ACTIVE_HIGH (1 << 4) 4380#define DVO_HSYNC_ACTIVE_HIGH (1 << 3) 4381#define DVO_BLANK_ACTIVE_HIGH (1 << 2) 4382#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */ 4383#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */ 4384#define DVO_PRESERVE_MASK (0x7<<24) 4385#define DVOA_SRCDIM _MMIO(0x61124) 4386#define DVOB_SRCDIM _MMIO(0x61144) 4387#define DVOC_SRCDIM _MMIO(0x61164) 4388#define DVO_SRCDIM_HORIZONTAL_SHIFT 12 4389#define DVO_SRCDIM_VERTICAL_SHIFT 0 4390 4391/* LVDS port control */ 4392#define LVDS _MMIO(0x61180) 4393/* 4394 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as 4395 * the DPLL semantics change when the LVDS is assigned to that pipe. 4396 */ 4397#define LVDS_PORT_EN (1 << 31) 4398/* Selects pipe B for LVDS data. Must be set on pre-965. */ 4399#define LVDS_PIPEB_SELECT (1 << 30) 4400#define LVDS_PIPE_MASK (1 << 30) 4401#define LVDS_PIPE(pipe) ((pipe) << 30) 4402/* LVDS dithering flag on 965/g4x platform */ 4403#define LVDS_ENABLE_DITHER (1 << 25) 4404/* LVDS sync polarity flags. Set to invert (i.e. negative) */ 4405#define LVDS_VSYNC_POLARITY (1 << 21) 4406#define LVDS_HSYNC_POLARITY (1 << 20) 4407 4408/* Enable border for unscaled (or aspect-scaled) display */ 4409#define LVDS_BORDER_ENABLE (1 << 15) 4410/* 4411 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per 4412 * pixel. 4413 */ 4414#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8) 4415#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8) 4416#define LVDS_A0A2_CLKA_POWER_UP (3 << 8) 4417/* 4418 * Controls the A3 data pair, which contains the additional LSBs for 24 bit 4419 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be 4420 * on. 4421 */ 4422#define LVDS_A3_POWER_MASK (3 << 6) 4423#define LVDS_A3_POWER_DOWN (0 << 6) 4424#define LVDS_A3_POWER_UP (3 << 6) 4425/* 4426 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP 4427 * is set. 4428 */ 4429#define LVDS_CLKB_POWER_MASK (3 << 4) 4430#define LVDS_CLKB_POWER_DOWN (0 << 4) 4431#define LVDS_CLKB_POWER_UP (3 << 4) 4432/* 4433 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2 4434 * setting for whether we are in dual-channel mode. The B3 pair will 4435 * additionally only be powered up when LVDS_A3_POWER_UP is set. 4436 */ 4437#define LVDS_B0B3_POWER_MASK (3 << 2) 4438#define LVDS_B0B3_POWER_DOWN (0 << 2) 4439#define LVDS_B0B3_POWER_UP (3 << 2) 4440 4441/* Video Data Island Packet control */ 4442#define VIDEO_DIP_DATA _MMIO(0x61178) 4443/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC 4444 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte 4445 * of the infoframe structure specified by CEA-861. */ 4446#define VIDEO_DIP_DATA_SIZE 32 4447#define VIDEO_DIP_VSC_DATA_SIZE 36 4448#define VIDEO_DIP_CTL _MMIO(0x61170) 4449/* Pre HSW: */ 4450#define VIDEO_DIP_ENABLE (1 << 31) 4451#define VIDEO_DIP_PORT(port) ((port) << 29) 4452#define VIDEO_DIP_PORT_MASK (3 << 29) 4453#define VIDEO_DIP_ENABLE_GCP (1 << 25) 4454#define VIDEO_DIP_ENABLE_AVI (1 << 21) 4455#define VIDEO_DIP_ENABLE_VENDOR (2 << 21) 4456#define VIDEO_DIP_ENABLE_GAMUT (4 << 21) 4457#define VIDEO_DIP_ENABLE_SPD (8 << 21) 4458#define VIDEO_DIP_SELECT_AVI (0 << 19) 4459#define VIDEO_DIP_SELECT_VENDOR (1 << 19) 4460#define VIDEO_DIP_SELECT_SPD (3 << 19) 4461#define VIDEO_DIP_SELECT_MASK (3 << 19) 4462#define VIDEO_DIP_FREQ_ONCE (0 << 16) 4463#define VIDEO_DIP_FREQ_VSYNC (1 << 16) 4464#define VIDEO_DIP_FREQ_2VSYNC (2 << 16) 4465#define VIDEO_DIP_FREQ_MASK (3 << 16) 4466/* HSW and later: */ 4467#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20) 4468#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16) 4469#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12) 4470#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8) 4471#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4) 4472#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0) 4473 4474/* Panel power sequencing */ 4475#define PPS_BASE 0x61200 4476#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE) 4477#define PCH_PPS_BASE 0xC7200 4478 4479#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \ 4480 PPS_BASE + (reg) + \ 4481 (pps_idx) * 0x100) 4482 4483#define _PP_STATUS 0x61200 4484#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS) 4485#define PP_ON (1 << 31) 4486/* 4487 * Indicates that all dependencies of the panel are on: 4488 * 4489 * - PLL enabled 4490 * - pipe enabled 4491 * - LVDS/DVOB/DVOC on 4492 */ 4493#define PP_READY (1 << 30) 4494#define PP_SEQUENCE_NONE (0 << 28) 4495#define PP_SEQUENCE_POWER_UP (1 << 28) 4496#define PP_SEQUENCE_POWER_DOWN (2 << 28) 4497#define PP_SEQUENCE_MASK (3 << 28) 4498#define PP_SEQUENCE_SHIFT 28 4499#define PP_CYCLE_DELAY_ACTIVE (1 << 27) 4500#define PP_SEQUENCE_STATE_MASK 0x0000000f 4501#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0) 4502#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0) 4503#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0) 4504#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0) 4505#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0) 4506#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0) 4507#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0) 4508#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0) 4509#define PP_SEQUENCE_STATE_RESET (0xf << 0) 4510 4511#define _PP_CONTROL 0x61204 4512#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL) 4513#define PANEL_UNLOCK_REGS (0xabcd << 16) 4514#define PANEL_UNLOCK_MASK (0xffff << 16) 4515#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0 4516#define BXT_POWER_CYCLE_DELAY_SHIFT 4 4517#define EDP_FORCE_VDD (1 << 3) 4518#define EDP_BLC_ENABLE (1 << 2) 4519#define PANEL_POWER_RESET (1 << 1) 4520#define PANEL_POWER_OFF (0 << 0) 4521#define PANEL_POWER_ON (1 << 0) 4522 4523#define _PP_ON_DELAYS 0x61208 4524#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS) 4525#define PANEL_PORT_SELECT_SHIFT 30 4526#define PANEL_PORT_SELECT_MASK (3 << 30) 4527#define PANEL_PORT_SELECT_LVDS (0 << 30) 4528#define PANEL_PORT_SELECT_DPA (1 << 30) 4529#define PANEL_PORT_SELECT_DPC (2 << 30) 4530#define PANEL_PORT_SELECT_DPD (3 << 30) 4531#define PANEL_PORT_SELECT_VLV(port) ((port) << 30) 4532#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000 4533#define PANEL_POWER_UP_DELAY_SHIFT 16 4534#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff 4535#define PANEL_LIGHT_ON_DELAY_SHIFT 0 4536 4537#define _PP_OFF_DELAYS 0x6120C 4538#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS) 4539#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000 4540#define PANEL_POWER_DOWN_DELAY_SHIFT 16 4541#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff 4542#define PANEL_LIGHT_OFF_DELAY_SHIFT 0 4543 4544#define _PP_DIVISOR 0x61210 4545#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR) 4546#define PP_REFERENCE_DIVIDER_MASK 0xffffff00 4547#define PP_REFERENCE_DIVIDER_SHIFT 8 4548#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f 4549#define PANEL_POWER_CYCLE_DELAY_SHIFT 0 4550 4551/* Panel fitting */ 4552#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230) 4553#define PFIT_ENABLE (1 << 31) 4554#define PFIT_PIPE_MASK (3 << 29) 4555#define PFIT_PIPE_SHIFT 29 4556#define VERT_INTERP_DISABLE (0 << 10) 4557#define VERT_INTERP_BILINEAR (1 << 10) 4558#define VERT_INTERP_MASK (3 << 10) 4559#define VERT_AUTO_SCALE (1 << 9) 4560#define HORIZ_INTERP_DISABLE (0 << 6) 4561#define HORIZ_INTERP_BILINEAR (1 << 6) 4562#define HORIZ_INTERP_MASK (3 << 6) 4563#define HORIZ_AUTO_SCALE (1 << 5) 4564#define PANEL_8TO6_DITHER_ENABLE (1 << 3) 4565#define PFIT_FILTER_FUZZY (0 << 24) 4566#define PFIT_SCALING_AUTO (0 << 26) 4567#define PFIT_SCALING_PROGRAMMED (1 << 26) 4568#define PFIT_SCALING_PILLAR (2 << 26) 4569#define PFIT_SCALING_LETTER (3 << 26) 4570#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234) 4571/* Pre-965 */ 4572#define PFIT_VERT_SCALE_SHIFT 20 4573#define PFIT_VERT_SCALE_MASK 0xfff00000 4574#define PFIT_HORIZ_SCALE_SHIFT 4 4575#define PFIT_HORIZ_SCALE_MASK 0x0000fff0 4576/* 965+ */ 4577#define PFIT_VERT_SCALE_SHIFT_965 16 4578#define PFIT_VERT_SCALE_MASK_965 0x1fff0000 4579#define PFIT_HORIZ_SCALE_SHIFT_965 0 4580#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff 4581 4582#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238) 4583 4584#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250) 4585#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350) 4586#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \ 4587 _VLV_BLC_PWM_CTL2_B) 4588 4589#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254) 4590#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354) 4591#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \ 4592 _VLV_BLC_PWM_CTL_B) 4593 4594#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260) 4595#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360) 4596#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \ 4597 _VLV_BLC_HIST_CTL_B) 4598 4599/* Backlight control */ 4600#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */ 4601#define BLM_PWM_ENABLE (1 << 31) 4602#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */ 4603#define BLM_PIPE_SELECT (1 << 29) 4604#define BLM_PIPE_SELECT_IVB (3 << 29) 4605#define BLM_PIPE_A (0 << 29) 4606#define BLM_PIPE_B (1 << 29) 4607#define BLM_PIPE_C (2 << 29) /* ivb + */ 4608#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */ 4609#define BLM_TRANSCODER_B BLM_PIPE_B 4610#define BLM_TRANSCODER_C BLM_PIPE_C 4611#define BLM_TRANSCODER_EDP (3 << 29) 4612#define BLM_PIPE(pipe) ((pipe) << 29) 4613#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */ 4614#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26) 4615#define BLM_PHASE_IN_ENABLE (1 << 25) 4616#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24) 4617#define BLM_PHASE_IN_TIME_BASE_SHIFT (16) 4618#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16) 4619#define BLM_PHASE_IN_COUNT_SHIFT (8) 4620#define BLM_PHASE_IN_COUNT_MASK (0xff << 8) 4621#define BLM_PHASE_IN_INCR_SHIFT (0) 4622#define BLM_PHASE_IN_INCR_MASK (0xff << 0) 4623#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254) 4624/* 4625 * This is the most significant 15 bits of the number of backlight cycles in a 4626 * complete cycle of the modulated backlight control. 4627 * 4628 * The actual value is this field multiplied by two. 4629 */ 4630#define BACKLIGHT_MODULATION_FREQ_SHIFT (17) 4631#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17) 4632#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */ 4633/* 4634 * This is the number of cycles out of the backlight modulation cycle for which 4635 * the backlight is on. 4636 * 4637 * This field must be no greater than the number of cycles in the complete 4638 * backlight modulation cycle. 4639 */ 4640#define BACKLIGHT_DUTY_CYCLE_SHIFT (0) 4641#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff) 4642#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe) 4643#define BLM_POLARITY_PNV (1 << 0) /* pnv only */ 4644 4645#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260) 4646#define BLM_HISTOGRAM_ENABLE (1 << 31) 4647 4648/* New registers for PCH-split platforms. Safe where new bits show up, the 4649 * register layout machtes with gen4 BLC_PWM_CTL[12]. */ 4650#define BLC_PWM_CPU_CTL2 _MMIO(0x48250) 4651#define BLC_PWM_CPU_CTL _MMIO(0x48254) 4652 4653#define HSW_BLC_PWM2_CTL _MMIO(0x48350) 4654 4655/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is 4656 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */ 4657#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250) 4658#define BLM_PCH_PWM_ENABLE (1 << 31) 4659#define BLM_PCH_OVERRIDE_ENABLE (1 << 30) 4660#define BLM_PCH_POLARITY (1 << 29) 4661#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254) 4662 4663#define UTIL_PIN_CTL _MMIO(0x48400) 4664#define UTIL_PIN_ENABLE (1 << 31) 4665 4666#define UTIL_PIN_PIPE(x) ((x) << 29) 4667#define UTIL_PIN_PIPE_MASK (3 << 29) 4668#define UTIL_PIN_MODE_PWM (1 << 24) 4669#define UTIL_PIN_MODE_MASK (0xf << 24) 4670#define UTIL_PIN_POLARITY (1 << 22) 4671 4672/* BXT backlight register definition. */ 4673#define _BXT_BLC_PWM_CTL1 0xC8250 4674#define BXT_BLC_PWM_ENABLE (1 << 31) 4675#define BXT_BLC_PWM_POLARITY (1 << 29) 4676#define _BXT_BLC_PWM_FREQ1 0xC8254 4677#define _BXT_BLC_PWM_DUTY1 0xC8258 4678 4679#define _BXT_BLC_PWM_CTL2 0xC8350 4680#define _BXT_BLC_PWM_FREQ2 0xC8354 4681#define _BXT_BLC_PWM_DUTY2 0xC8358 4682 4683#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \ 4684 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2) 4685#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \ 4686 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2) 4687#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \ 4688 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2) 4689 4690#define PCH_GTC_CTL _MMIO(0xe7000) 4691#define PCH_GTC_ENABLE (1 << 31) 4692 4693/* TV port control */ 4694#define TV_CTL _MMIO(0x68000) 4695/* Enables the TV encoder */ 4696# define TV_ENC_ENABLE (1 << 31) 4697/* Sources the TV encoder input from pipe B instead of A. */ 4698# define TV_ENC_PIPEB_SELECT (1 << 30) 4699/* Outputs composite video (DAC A only) */ 4700# define TV_ENC_OUTPUT_COMPOSITE (0 << 28) 4701/* Outputs SVideo video (DAC B/C) */ 4702# define TV_ENC_OUTPUT_SVIDEO (1 << 28) 4703/* Outputs Component video (DAC A/B/C) */ 4704# define TV_ENC_OUTPUT_COMPONENT (2 << 28) 4705/* Outputs Composite and SVideo (DAC A/B/C) */ 4706# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28) 4707# define TV_TRILEVEL_SYNC (1 << 21) 4708/* Enables slow sync generation (945GM only) */ 4709# define TV_SLOW_SYNC (1 << 20) 4710/* Selects 4x oversampling for 480i and 576p */ 4711# define TV_OVERSAMPLE_4X (0 << 18) 4712/* Selects 2x oversampling for 720p and 1080i */ 4713# define TV_OVERSAMPLE_2X (1 << 18) 4714/* Selects no oversampling for 1080p */ 4715# define TV_OVERSAMPLE_NONE (2 << 18) 4716/* Selects 8x oversampling */ 4717# define TV_OVERSAMPLE_8X (3 << 18) 4718/* Selects progressive mode rather than interlaced */ 4719# define TV_PROGRESSIVE (1 << 17) 4720/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */ 4721# define TV_PAL_BURST (1 << 16) 4722/* Field for setting delay of Y compared to C */ 4723# define TV_YC_SKEW_MASK (7 << 12) 4724/* Enables a fix for 480p/576p standard definition modes on the 915GM only */ 4725# define TV_ENC_SDP_FIX (1 << 11) 4726/* 4727 * Enables a fix for the 915GM only. 4728 * 4729 * Not sure what it does. 4730 */ 4731# define TV_ENC_C0_FIX (1 << 10) 4732/* Bits that must be preserved by software */ 4733# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf) 4734# define TV_FUSE_STATE_MASK (3 << 4) 4735/* Read-only state that reports all features enabled */ 4736# define TV_FUSE_STATE_ENABLED (0 << 4) 4737/* Read-only state that reports that Macrovision is disabled in hardware*/ 4738# define TV_FUSE_STATE_NO_MACROVISION (1 << 4) 4739/* Read-only state that reports that TV-out is disabled in hardware. */ 4740# define TV_FUSE_STATE_DISABLED (2 << 4) 4741/* Normal operation */ 4742# define TV_TEST_MODE_NORMAL (0 << 0) 4743/* Encoder test pattern 1 - combo pattern */ 4744# define TV_TEST_MODE_PATTERN_1 (1 << 0) 4745/* Encoder test pattern 2 - full screen vertical 75% color bars */ 4746# define TV_TEST_MODE_PATTERN_2 (2 << 0) 4747/* Encoder test pattern 3 - full screen horizontal 75% color bars */ 4748# define TV_TEST_MODE_PATTERN_3 (3 << 0) 4749/* Encoder test pattern 4 - random noise */ 4750# define TV_TEST_MODE_PATTERN_4 (4 << 0) 4751/* Encoder test pattern 5 - linear color ramps */ 4752# define TV_TEST_MODE_PATTERN_5 (5 << 0) 4753/* 4754 * This test mode forces the DACs to 50% of full output. 4755 * 4756 * This is used for load detection in combination with TVDAC_SENSE_MASK 4757 */ 4758# define TV_TEST_MODE_MONITOR_DETECT (7 << 0) 4759# define TV_TEST_MODE_MASK (7 << 0) 4760 4761#define TV_DAC _MMIO(0x68004) 4762# define TV_DAC_SAVE 0x00ffff00 4763/* 4764 * Reports that DAC state change logic has reported change (RO). 4765 * 4766 * This gets cleared when TV_DAC_STATE_EN is cleared 4767*/ 4768# define TVDAC_STATE_CHG (1 << 31) 4769# define TVDAC_SENSE_MASK (7 << 28) 4770/* Reports that DAC A voltage is above the detect threshold */ 4771# define TVDAC_A_SENSE (1 << 30) 4772/* Reports that DAC B voltage is above the detect threshold */ 4773# define TVDAC_B_SENSE (1 << 29) 4774/* Reports that DAC C voltage is above the detect threshold */ 4775# define TVDAC_C_SENSE (1 << 28) 4776/* 4777 * Enables DAC state detection logic, for load-based TV detection. 4778 * 4779 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set 4780 * to off, for load detection to work. 4781 */ 4782# define TVDAC_STATE_CHG_EN (1 << 27) 4783/* Sets the DAC A sense value to high */ 4784# define TVDAC_A_SENSE_CTL (1 << 26) 4785/* Sets the DAC B sense value to high */ 4786# define TVDAC_B_SENSE_CTL (1 << 25) 4787/* Sets the DAC C sense value to high */ 4788# define TVDAC_C_SENSE_CTL (1 << 24) 4789/* Overrides the ENC_ENABLE and DAC voltage levels */ 4790# define DAC_CTL_OVERRIDE (1 << 7) 4791/* Sets the slew rate. Must be preserved in software */ 4792# define ENC_TVDAC_SLEW_FAST (1 << 6) 4793# define DAC_A_1_3_V (0 << 4) 4794# define DAC_A_1_1_V (1 << 4) 4795# define DAC_A_0_7_V (2 << 4) 4796# define DAC_A_MASK (3 << 4) 4797# define DAC_B_1_3_V (0 << 2) 4798# define DAC_B_1_1_V (1 << 2) 4799# define DAC_B_0_7_V (2 << 2) 4800# define DAC_B_MASK (3 << 2) 4801# define DAC_C_1_3_V (0 << 0) 4802# define DAC_C_1_1_V (1 << 0) 4803# define DAC_C_0_7_V (2 << 0) 4804# define DAC_C_MASK (3 << 0) 4805 4806/* 4807 * CSC coefficients are stored in a floating point format with 9 bits of 4808 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n, 4809 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with 4810 * -1 (0x3) being the only legal negative value. 4811 */ 4812#define TV_CSC_Y _MMIO(0x68010) 4813# define TV_RY_MASK 0x07ff0000 4814# define TV_RY_SHIFT 16 4815# define TV_GY_MASK 0x00000fff 4816# define TV_GY_SHIFT 0 4817 4818#define TV_CSC_Y2 _MMIO(0x68014) 4819# define TV_BY_MASK 0x07ff0000 4820# define TV_BY_SHIFT 16 4821/* 4822 * Y attenuation for component video. 4823 * 4824 * Stored in 1.9 fixed point. 4825 */ 4826# define TV_AY_MASK 0x000003ff 4827# define TV_AY_SHIFT 0 4828 4829#define TV_CSC_U _MMIO(0x68018) 4830# define TV_RU_MASK 0x07ff0000 4831# define TV_RU_SHIFT 16 4832# define TV_GU_MASK 0x000007ff 4833# define TV_GU_SHIFT 0 4834 4835#define TV_CSC_U2 _MMIO(0x6801c) 4836# define TV_BU_MASK 0x07ff0000 4837# define TV_BU_SHIFT 16 4838/* 4839 * U attenuation for component video. 4840 * 4841 * Stored in 1.9 fixed point. 4842 */ 4843# define TV_AU_MASK 0x000003ff 4844# define TV_AU_SHIFT 0 4845 4846#define TV_CSC_V _MMIO(0x68020) 4847# define TV_RV_MASK 0x0fff0000 4848# define TV_RV_SHIFT 16 4849# define TV_GV_MASK 0x000007ff 4850# define TV_GV_SHIFT 0 4851 4852#define TV_CSC_V2 _MMIO(0x68024) 4853# define TV_BV_MASK 0x07ff0000 4854# define TV_BV_SHIFT 16 4855/* 4856 * V attenuation for component video. 4857 * 4858 * Stored in 1.9 fixed point. 4859 */ 4860# define TV_AV_MASK 0x000007ff 4861# define TV_AV_SHIFT 0 4862 4863#define TV_CLR_KNOBS _MMIO(0x68028) 4864/* 2s-complement brightness adjustment */ 4865# define TV_BRIGHTNESS_MASK 0xff000000 4866# define TV_BRIGHTNESS_SHIFT 24 4867/* Contrast adjustment, as a 2.6 unsigned floating point number */ 4868# define TV_CONTRAST_MASK 0x00ff0000 4869# define TV_CONTRAST_SHIFT 16 4870/* Saturation adjustment, as a 2.6 unsigned floating point number */ 4871# define TV_SATURATION_MASK 0x0000ff00 4872# define TV_SATURATION_SHIFT 8 4873/* Hue adjustment, as an integer phase angle in degrees */ 4874# define TV_HUE_MASK 0x000000ff 4875# define TV_HUE_SHIFT 0 4876 4877#define TV_CLR_LEVEL _MMIO(0x6802c) 4878/* Controls the DAC level for black */ 4879# define TV_BLACK_LEVEL_MASK 0x01ff0000 4880# define TV_BLACK_LEVEL_SHIFT 16 4881/* Controls the DAC level for blanking */ 4882# define TV_BLANK_LEVEL_MASK 0x000001ff 4883# define TV_BLANK_LEVEL_SHIFT 0 4884 4885#define TV_H_CTL_1 _MMIO(0x68030) 4886/* Number of pixels in the hsync. */ 4887# define TV_HSYNC_END_MASK 0x1fff0000 4888# define TV_HSYNC_END_SHIFT 16 4889/* Total number of pixels minus one in the line (display and blanking). */ 4890# define TV_HTOTAL_MASK 0x00001fff 4891# define TV_HTOTAL_SHIFT 0 4892 4893#define TV_H_CTL_2 _MMIO(0x68034) 4894/* Enables the colorburst (needed for non-component color) */ 4895# define TV_BURST_ENA (1 << 31) 4896/* Offset of the colorburst from the start of hsync, in pixels minus one. */ 4897# define TV_HBURST_START_SHIFT 16 4898# define TV_HBURST_START_MASK 0x1fff0000 4899/* Length of the colorburst */ 4900# define TV_HBURST_LEN_SHIFT 0 4901# define TV_HBURST_LEN_MASK 0x0001fff 4902 4903#define TV_H_CTL_3 _MMIO(0x68038) 4904/* End of hblank, measured in pixels minus one from start of hsync */ 4905# define TV_HBLANK_END_SHIFT 16 4906# define TV_HBLANK_END_MASK 0x1fff0000 4907/* Start of hblank, measured in pixels minus one from start of hsync */ 4908# define TV_HBLANK_START_SHIFT 0 4909# define TV_HBLANK_START_MASK 0x0001fff 4910 4911#define TV_V_CTL_1 _MMIO(0x6803c) 4912/* XXX */ 4913# define TV_NBR_END_SHIFT 16 4914# define TV_NBR_END_MASK 0x07ff0000 4915/* XXX */ 4916# define TV_VI_END_F1_SHIFT 8 4917# define TV_VI_END_F1_MASK 0x00003f00 4918/* XXX */ 4919# define TV_VI_END_F2_SHIFT 0 4920# define TV_VI_END_F2_MASK 0x0000003f 4921 4922#define TV_V_CTL_2 _MMIO(0x68040) 4923/* Length of vsync, in half lines */ 4924# define TV_VSYNC_LEN_MASK 0x07ff0000 4925# define TV_VSYNC_LEN_SHIFT 16 4926/* Offset of the start of vsync in field 1, measured in one less than the 4927 * number of half lines. 4928 */ 4929# define TV_VSYNC_START_F1_MASK 0x00007f00 4930# define TV_VSYNC_START_F1_SHIFT 8 4931/* 4932 * Offset of the start of vsync in field 2, measured in one less than the 4933 * number of half lines. 4934 */ 4935# define TV_VSYNC_START_F2_MASK 0x0000007f 4936# define TV_VSYNC_START_F2_SHIFT 0 4937 4938#define TV_V_CTL_3 _MMIO(0x68044) 4939/* Enables generation of the equalization signal */ 4940# define TV_EQUAL_ENA (1 << 31) 4941/* Length of vsync, in half lines */ 4942# define TV_VEQ_LEN_MASK 0x007f0000 4943# define TV_VEQ_LEN_SHIFT 16 4944/* Offset of the start of equalization in field 1, measured in one less than 4945 * the number of half lines. 4946 */ 4947# define TV_VEQ_START_F1_MASK 0x0007f00 4948# define TV_VEQ_START_F1_SHIFT 8 4949/* 4950 * Offset of the start of equalization in field 2, measured in one less than 4951 * the number of half lines. 4952 */ 4953# define TV_VEQ_START_F2_MASK 0x000007f 4954# define TV_VEQ_START_F2_SHIFT 0 4955 4956#define TV_V_CTL_4 _MMIO(0x68048) 4957/* 4958 * Offset to start of vertical colorburst, measured in one less than the 4959 * number of lines from vertical start. 4960 */ 4961# define TV_VBURST_START_F1_MASK 0x003f0000 4962# define TV_VBURST_START_F1_SHIFT 16 4963/* 4964 * Offset to the end of vertical colorburst, measured in one less than the 4965 * number of lines from the start of NBR. 4966 */ 4967# define TV_VBURST_END_F1_MASK 0x000000ff 4968# define TV_VBURST_END_F1_SHIFT 0 4969 4970#define TV_V_CTL_5 _MMIO(0x6804c) 4971/* 4972 * Offset to start of vertical colorburst, measured in one less than the 4973 * number of lines from vertical start. 4974 */ 4975# define TV_VBURST_START_F2_MASK 0x003f0000 4976# define TV_VBURST_START_F2_SHIFT 16 4977/* 4978 * Offset to the end of vertical colorburst, measured in one less than the 4979 * number of lines from the start of NBR. 4980 */ 4981# define TV_VBURST_END_F2_MASK 0x000000ff 4982# define TV_VBURST_END_F2_SHIFT 0 4983 4984#define TV_V_CTL_6 _MMIO(0x68050) 4985/* 4986 * Offset to start of vertical colorburst, measured in one less than the 4987 * number of lines from vertical start. 4988 */ 4989# define TV_VBURST_START_F3_MASK 0x003f0000 4990# define TV_VBURST_START_F3_SHIFT 16 4991/* 4992 * Offset to the end of vertical colorburst, measured in one less than the 4993 * number of lines from the start of NBR. 4994 */ 4995# define TV_VBURST_END_F3_MASK 0x000000ff 4996# define TV_VBURST_END_F3_SHIFT 0 4997 4998#define TV_V_CTL_7 _MMIO(0x68054) 4999/* 5000 * Offset to start of vertical colorburst, measured in one less than the 5001 * number of lines from vertical start. 5002 */ 5003# define TV_VBURST_START_F4_MASK 0x003f0000 5004# define TV_VBURST_START_F4_SHIFT 16 5005/* 5006 * Offset to the end of vertical colorburst, measured in one less than the 5007 * number of lines from the start of NBR. 5008 */ 5009# define TV_VBURST_END_F4_MASK 0x000000ff 5010# define TV_VBURST_END_F4_SHIFT 0 5011 5012#define TV_SC_CTL_1 _MMIO(0x68060) 5013/* Turns on the first subcarrier phase generation DDA */ 5014# define TV_SC_DDA1_EN (1 << 31) 5015/* Turns on the first subcarrier phase generation DDA */ 5016# define TV_SC_DDA2_EN (1 << 30) 5017/* Turns on the first subcarrier phase generation DDA */ 5018# define TV_SC_DDA3_EN (1 << 29) 5019/* Sets the subcarrier DDA to reset frequency every other field */ 5020# define TV_SC_RESET_EVERY_2 (0 << 24) 5021/* Sets the subcarrier DDA to reset frequency every fourth field */ 5022# define TV_SC_RESET_EVERY_4 (1 << 24) 5023/* Sets the subcarrier DDA to reset frequency every eighth field */ 5024# define TV_SC_RESET_EVERY_8 (2 << 24) 5025/* Sets the subcarrier DDA to never reset the frequency */ 5026# define TV_SC_RESET_NEVER (3 << 24) 5027/* Sets the peak amplitude of the colorburst.*/ 5028# define TV_BURST_LEVEL_MASK 0x00ff0000 5029# define TV_BURST_LEVEL_SHIFT 16 5030/* Sets the increment of the first subcarrier phase generation DDA */ 5031# define TV_SCDDA1_INC_MASK 0x00000fff 5032# define TV_SCDDA1_INC_SHIFT 0 5033 5034#define TV_SC_CTL_2 _MMIO(0x68064) 5035/* Sets the rollover for the second subcarrier phase generation DDA */ 5036# define TV_SCDDA2_SIZE_MASK 0x7fff0000 5037# define TV_SCDDA2_SIZE_SHIFT 16 5038/* Sets the increent of the second subcarrier phase generation DDA */ 5039# define TV_SCDDA2_INC_MASK 0x00007fff 5040# define TV_SCDDA2_INC_SHIFT 0 5041 5042#define TV_SC_CTL_3 _MMIO(0x68068) 5043/* Sets the rollover for the third subcarrier phase generation DDA */ 5044# define TV_SCDDA3_SIZE_MASK 0x7fff0000 5045# define TV_SCDDA3_SIZE_SHIFT 16 5046/* Sets the increent of the third subcarrier phase generation DDA */ 5047# define TV_SCDDA3_INC_MASK 0x00007fff 5048# define TV_SCDDA3_INC_SHIFT 0 5049 5050#define TV_WIN_POS _MMIO(0x68070) 5051/* X coordinate of the display from the start of horizontal active */ 5052# define TV_XPOS_MASK 0x1fff0000 5053# define TV_XPOS_SHIFT 16 5054/* Y coordinate of the display from the start of vertical active (NBR) */ 5055# define TV_YPOS_MASK 0x00000fff 5056# define TV_YPOS_SHIFT 0 5057 5058#define TV_WIN_SIZE _MMIO(0x68074) 5059/* Horizontal size of the display window, measured in pixels*/ 5060# define TV_XSIZE_MASK 0x1fff0000 5061# define TV_XSIZE_SHIFT 16 5062/* 5063 * Vertical size of the display window, measured in pixels. 5064 * 5065 * Must be even for interlaced modes. 5066 */ 5067# define TV_YSIZE_MASK 0x00000fff 5068# define TV_YSIZE_SHIFT 0 5069 5070#define TV_FILTER_CTL_1 _MMIO(0x68080) 5071/* 5072 * Enables automatic scaling calculation. 5073 * 5074 * If set, the rest of the registers are ignored, and the calculated values can 5075 * be read back from the register. 5076 */ 5077# define TV_AUTO_SCALE (1 << 31) 5078/* 5079 * Disables the vertical filter. 5080 * 5081 * This is required on modes more than 1024 pixels wide */ 5082# define TV_V_FILTER_BYPASS (1 << 29) 5083/* Enables adaptive vertical filtering */ 5084# define TV_VADAPT (1 << 28) 5085# define TV_VADAPT_MODE_MASK (3 << 26) 5086/* Selects the least adaptive vertical filtering mode */ 5087# define TV_VADAPT_MODE_LEAST (0 << 26) 5088/* Selects the moderately adaptive vertical filtering mode */ 5089# define TV_VADAPT_MODE_MODERATE (1 << 26) 5090/* Selects the most adaptive vertical filtering mode */ 5091# define TV_VADAPT_MODE_MOST (3 << 26) 5092/* 5093 * Sets the horizontal scaling factor. 5094 * 5095 * This should be the fractional part of the horizontal scaling factor divided 5096 * by the oversampling rate. TV_HSCALE should be less than 1, and set to: 5097 * 5098 * (src width - 1) / ((oversample * dest width) - 1) 5099 */ 5100# define TV_HSCALE_FRAC_MASK 0x00003fff 5101# define TV_HSCALE_FRAC_SHIFT 0 5102 5103#define TV_FILTER_CTL_2 _MMIO(0x68084) 5104/* 5105 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 5106 * 5107 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1) 5108 */ 5109# define TV_VSCALE_INT_MASK 0x00038000 5110# define TV_VSCALE_INT_SHIFT 15 5111/* 5112 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 5113 * 5114 * \sa TV_VSCALE_INT_MASK 5115 */ 5116# define TV_VSCALE_FRAC_MASK 0x00007fff 5117# define TV_VSCALE_FRAC_SHIFT 0 5118 5119#define TV_FILTER_CTL_3 _MMIO(0x68088) 5120/* 5121 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 5122 * 5123 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1)) 5124 * 5125 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 5126 */ 5127# define TV_VSCALE_IP_INT_MASK 0x00038000 5128# define TV_VSCALE_IP_INT_SHIFT 15 5129/* 5130 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 5131 * 5132 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 5133 * 5134 * \sa TV_VSCALE_IP_INT_MASK 5135 */ 5136# define TV_VSCALE_IP_FRAC_MASK 0x00007fff 5137# define TV_VSCALE_IP_FRAC_SHIFT 0 5138 5139#define TV_CC_CONTROL _MMIO(0x68090) 5140# define TV_CC_ENABLE (1 << 31) 5141/* 5142 * Specifies which field to send the CC data in. 5143 * 5144 * CC data is usually sent in field 0. 5145 */ 5146# define TV_CC_FID_MASK (1 << 27) 5147# define TV_CC_FID_SHIFT 27 5148/* Sets the horizontal position of the CC data. Usually 135. */ 5149# define TV_CC_HOFF_MASK 0x03ff0000 5150# define TV_CC_HOFF_SHIFT 16 5151/* Sets the vertical position of the CC data. Usually 21 */ 5152# define TV_CC_LINE_MASK 0x0000003f 5153# define TV_CC_LINE_SHIFT 0 5154 5155#define TV_CC_DATA _MMIO(0x68094) 5156# define TV_CC_RDY (1 << 31) 5157/* Second word of CC data to be transmitted. */ 5158# define TV_CC_DATA_2_MASK 0x007f0000 5159# define TV_CC_DATA_2_SHIFT 16 5160/* First word of CC data to be transmitted. */ 5161# define TV_CC_DATA_1_MASK 0x0000007f 5162# define TV_CC_DATA_1_SHIFT 0 5163 5164#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */ 5165#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */ 5166#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */ 5167#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */ 5168 5169/* Display Port */ 5170#define DP_A _MMIO(0x64000) /* eDP */ 5171#define DP_B _MMIO(0x64100) 5172#define DP_C _MMIO(0x64200) 5173#define DP_D _MMIO(0x64300) 5174 5175#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100) 5176#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200) 5177#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300) 5178 5179#define DP_PORT_EN (1 << 31) 5180#define DP_PIPEB_SELECT (1 << 30) 5181#define DP_PIPE_MASK (1 << 30) 5182#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16) 5183#define DP_PIPE_MASK_CHV (3 << 16) 5184 5185/* Link training mode - select a suitable mode for each stage */ 5186#define DP_LINK_TRAIN_PAT_1 (0 << 28) 5187#define DP_LINK_TRAIN_PAT_2 (1 << 28) 5188#define DP_LINK_TRAIN_PAT_IDLE (2 << 28) 5189#define DP_LINK_TRAIN_OFF (3 << 28) 5190#define DP_LINK_TRAIN_MASK (3 << 28) 5191#define DP_LINK_TRAIN_SHIFT 28 5192 5193/* CPT Link training mode */ 5194#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8) 5195#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8) 5196#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8) 5197#define DP_LINK_TRAIN_OFF_CPT (3 << 8) 5198#define DP_LINK_TRAIN_MASK_CPT (7 << 8) 5199#define DP_LINK_TRAIN_SHIFT_CPT 8 5200 5201/* Signal voltages. These are mostly controlled by the other end */ 5202#define DP_VOLTAGE_0_4 (0 << 25) 5203#define DP_VOLTAGE_0_6 (1 << 25) 5204#define DP_VOLTAGE_0_8 (2 << 25) 5205#define DP_VOLTAGE_1_2 (3 << 25) 5206#define DP_VOLTAGE_MASK (7 << 25) 5207#define DP_VOLTAGE_SHIFT 25 5208 5209/* Signal pre-emphasis levels, like voltages, the other end tells us what 5210 * they want 5211 */ 5212#define DP_PRE_EMPHASIS_0 (0 << 22) 5213#define DP_PRE_EMPHASIS_3_5 (1 << 22) 5214#define DP_PRE_EMPHASIS_6 (2 << 22) 5215#define DP_PRE_EMPHASIS_9_5 (3 << 22) 5216#define DP_PRE_EMPHASIS_MASK (7 << 22) 5217#define DP_PRE_EMPHASIS_SHIFT 22 5218 5219/* How many wires to use. I guess 3 was too hard */ 5220#define DP_PORT_WIDTH(width) (((width) - 1) << 19) 5221#define DP_PORT_WIDTH_MASK (7 << 19) 5222#define DP_PORT_WIDTH_SHIFT 19 5223 5224/* Mystic DPCD version 1.1 special mode */ 5225#define DP_ENHANCED_FRAMING (1 << 18) 5226 5227/* eDP */ 5228#define DP_PLL_FREQ_270MHZ (0 << 16) 5229#define DP_PLL_FREQ_162MHZ (1 << 16) 5230#define DP_PLL_FREQ_MASK (3 << 16) 5231 5232/* locked once port is enabled */ 5233#define DP_PORT_REVERSAL (1 << 15) 5234 5235/* eDP */ 5236#define DP_PLL_ENABLE (1 << 14) 5237 5238/* sends the clock on lane 15 of the PEG for debug */ 5239#define DP_CLOCK_OUTPUT_ENABLE (1 << 13) 5240 5241#define DP_SCRAMBLING_DISABLE (1 << 12) 5242#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7) 5243 5244/* limit RGB values to avoid confusing TVs */ 5245#define DP_COLOR_RANGE_16_235 (1 << 8) 5246 5247/* Turn on the audio link */ 5248#define DP_AUDIO_OUTPUT_ENABLE (1 << 6) 5249 5250/* vs and hs sync polarity */ 5251#define DP_SYNC_VS_HIGH (1 << 4) 5252#define DP_SYNC_HS_HIGH (1 << 3) 5253 5254/* A fantasy */ 5255#define DP_DETECTED (1 << 2) 5256 5257/* The aux channel provides a way to talk to the 5258 * signal sink for DDC etc. Max packet size supported 5259 * is 20 bytes in each direction, hence the 5 fixed 5260 * data registers 5261 */ 5262#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010) 5263#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014) 5264#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018) 5265#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c) 5266#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020) 5267#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024) 5268 5269#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110) 5270#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114) 5271#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118) 5272#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c) 5273#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120) 5274#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124) 5275 5276#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210) 5277#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214) 5278#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218) 5279#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c) 5280#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220) 5281#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224) 5282 5283#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310) 5284#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314) 5285#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318) 5286#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c) 5287#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320) 5288#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324) 5289 5290#define _DPF_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64510) 5291#define _DPF_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64514) 5292#define _DPF_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64518) 5293#define _DPF_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6451c) 5294#define _DPF_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64520) 5295#define _DPF_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64524) 5296 5297#define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL) 5298#define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ 5299 5300#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31) 5301#define DP_AUX_CH_CTL_DONE (1 << 30) 5302#define DP_AUX_CH_CTL_INTERRUPT (1 << 29) 5303#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28) 5304#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26) 5305#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26) 5306#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26) 5307#define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */ 5308#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26) 5309#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25) 5310#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20) 5311#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20 5312#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16) 5313#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16 5314#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15) 5315#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14) 5316#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13) 5317#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12) 5318#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11) 5319#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff) 5320#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0 5321#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14) 5322#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13) 5323#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12) 5324#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5) 5325#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5) 5326#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1) 5327 5328/* 5329 * Computing GMCH M and N values for the Display Port link 5330 * 5331 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes 5332 * 5333 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz) 5334 * 5335 * The GMCH value is used internally 5336 * 5337 * bytes_per_pixel is the number of bytes coming out of the plane, 5338 * which is after the LUTs, so we want the bytes for our color format. 5339 * For our current usage, this is always 3, one byte for R, G and B. 5340 */ 5341#define _PIPEA_DATA_M_G4X 0x70050 5342#define _PIPEB_DATA_M_G4X 0x71050 5343 5344/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */ 5345#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */ 5346#define TU_SIZE_SHIFT 25 5347#define TU_SIZE_MASK (0x3f << 25) 5348 5349#define DATA_LINK_M_N_MASK (0xffffff) 5350#define DATA_LINK_N_MAX (0x800000) 5351 5352#define _PIPEA_DATA_N_G4X 0x70054 5353#define _PIPEB_DATA_N_G4X 0x71054 5354#define PIPE_GMCH_DATA_N_MASK (0xffffff) 5355 5356/* 5357 * Computing Link M and N values for the Display Port link 5358 * 5359 * Link M / N = pixel_clock / ls_clk 5360 * 5361 * (the DP spec calls pixel_clock the 'strm_clk') 5362 * 5363 * The Link value is transmitted in the Main Stream 5364 * Attributes and VB-ID. 5365 */ 5366 5367#define _PIPEA_LINK_M_G4X 0x70060 5368#define _PIPEB_LINK_M_G4X 0x71060 5369#define PIPEA_DP_LINK_M_MASK (0xffffff) 5370 5371#define _PIPEA_LINK_N_G4X 0x70064 5372#define _PIPEB_LINK_N_G4X 0x71064 5373#define PIPEA_DP_LINK_N_MASK (0xffffff) 5374 5375#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X) 5376#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X) 5377#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X) 5378#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X) 5379 5380/* Display & cursor control */ 5381 5382/* Pipe A */ 5383#define _PIPEADSL 0x70000 5384#define DSL_LINEMASK_GEN2 0x00000fff 5385#define DSL_LINEMASK_GEN3 0x00001fff 5386#define _PIPEACONF 0x70008 5387#define PIPECONF_ENABLE (1<<31) 5388#define PIPECONF_DISABLE 0 5389#define PIPECONF_DOUBLE_WIDE (1<<30) 5390#define I965_PIPECONF_ACTIVE (1<<30) 5391#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */ 5392#define PIPECONF_FRAME_START_DELAY_MASK (3<<27) 5393#define PIPECONF_SINGLE_WIDE 0 5394#define PIPECONF_PIPE_UNLOCKED 0 5395#define PIPECONF_PIPE_LOCKED (1<<25) 5396#define PIPECONF_PALETTE 0 5397#define PIPECONF_GAMMA (1<<24) 5398#define PIPECONF_FORCE_BORDER (1<<25) 5399#define PIPECONF_INTERLACE_MASK (7 << 21) 5400#define PIPECONF_INTERLACE_MASK_HSW (3 << 21) 5401/* Note that pre-gen3 does not support interlaced display directly. Panel 5402 * fitting must be disabled on pre-ilk for interlaced. */ 5403#define PIPECONF_PROGRESSIVE (0 << 21) 5404#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */ 5405#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */ 5406#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21) 5407#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */ 5408/* Ironlake and later have a complete new set of values for interlaced. PFIT 5409 * means panel fitter required, PF means progressive fetch, DBL means power 5410 * saving pixel doubling. */ 5411#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21) 5412#define PIPECONF_INTERLACED_ILK (3 << 21) 5413#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */ 5414#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */ 5415#define PIPECONF_INTERLACE_MODE_MASK (7 << 21) 5416#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20) 5417#define PIPECONF_CXSR_DOWNCLOCK (1<<16) 5418#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14) 5419#define PIPECONF_COLOR_RANGE_SELECT (1 << 13) 5420#define PIPECONF_BPC_MASK (0x7 << 5) 5421#define PIPECONF_8BPC (0<<5) 5422#define PIPECONF_10BPC (1<<5) 5423#define PIPECONF_6BPC (2<<5) 5424#define PIPECONF_12BPC (3<<5) 5425#define PIPECONF_DITHER_EN (1<<4) 5426#define PIPECONF_DITHER_TYPE_MASK (0x0000000c) 5427#define PIPECONF_DITHER_TYPE_SP (0<<2) 5428#define PIPECONF_DITHER_TYPE_ST1 (1<<2) 5429#define PIPECONF_DITHER_TYPE_ST2 (2<<2) 5430#define PIPECONF_DITHER_TYPE_TEMP (3<<2) 5431#define _PIPEASTAT 0x70024 5432#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31) 5433#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30) 5434#define PIPE_CRC_ERROR_ENABLE (1UL<<29) 5435#define PIPE_CRC_DONE_ENABLE (1UL<<28) 5436#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27) 5437#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27) 5438#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26) 5439#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26) 5440#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25) 5441#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24) 5442#define PIPE_DPST_EVENT_ENABLE (1UL<<23) 5443#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22) 5444#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22) 5445#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21) 5446#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20) 5447#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19) 5448#define PERF_COUNTER_INTERRUPT_EN (1UL<<19) 5449#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */ 5450#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */ 5451#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17) 5452#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17) 5453#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16) 5454#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16) 5455#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15) 5456#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14) 5457#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13) 5458#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12) 5459#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11) 5460#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11) 5461#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10) 5462#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10) 5463#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9) 5464#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8) 5465#define PIPE_DPST_EVENT_STATUS (1UL<<7) 5466#define PIPE_A_PSR_STATUS_VLV (1UL<<6) 5467#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6) 5468#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5) 5469#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4) 5470#define PIPE_B_PSR_STATUS_VLV (1UL<<3) 5471#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3) 5472#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */ 5473#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */ 5474#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1) 5475#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1) 5476#define PIPE_HBLANK_INT_STATUS (1UL<<0) 5477#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0) 5478 5479#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000 5480#define PIPESTAT_INT_STATUS_MASK 0x0000ffff 5481 5482#define PIPE_A_OFFSET 0x70000 5483#define PIPE_B_OFFSET 0x71000 5484#define PIPE_C_OFFSET 0x72000 5485#define CHV_PIPE_C_OFFSET 0x74000 5486/* 5487 * There's actually no pipe EDP. Some pipe registers have 5488 * simply shifted from the pipe to the transcoder, while 5489 * keeping their original offset. Thus we need PIPE_EDP_OFFSET 5490 * to access such registers in transcoder EDP. 5491 */ 5492#define PIPE_EDP_OFFSET 0x7f000 5493 5494#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \ 5495 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \ 5496 dev_priv->info.display_mmio_offset) 5497 5498#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF) 5499#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL) 5500#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH) 5501#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL) 5502#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT) 5503 5504#define _PIPE_MISC_A 0x70030 5505#define _PIPE_MISC_B 0x71030 5506#define PIPEMISC_YUV420_ENABLE (1<<27) 5507#define PIPEMISC_YUV420_MODE_FULL_BLEND (1<<26) 5508#define PIPEMISC_OUTPUT_COLORSPACE_YUV (1<<11) 5509#define PIPEMISC_DITHER_BPC_MASK (7<<5) 5510#define PIPEMISC_DITHER_8_BPC (0<<5) 5511#define PIPEMISC_DITHER_10_BPC (1<<5) 5512#define PIPEMISC_DITHER_6_BPC (2<<5) 5513#define PIPEMISC_DITHER_12_BPC (3<<5) 5514#define PIPEMISC_DITHER_ENABLE (1<<4) 5515#define PIPEMISC_DITHER_TYPE_MASK (3<<2) 5516#define PIPEMISC_DITHER_TYPE_SP (0<<2) 5517#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A) 5518 5519#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028) 5520#define PIPEB_LINE_COMPARE_INT_EN (1<<29) 5521#define PIPEB_HLINE_INT_EN (1<<28) 5522#define PIPEB_VBLANK_INT_EN (1<<27) 5523#define SPRITED_FLIP_DONE_INT_EN (1<<26) 5524#define SPRITEC_FLIP_DONE_INT_EN (1<<25) 5525#define PLANEB_FLIP_DONE_INT_EN (1<<24) 5526#define PIPE_PSR_INT_EN (1<<22) 5527#define PIPEA_LINE_COMPARE_INT_EN (1<<21) 5528#define PIPEA_HLINE_INT_EN (1<<20) 5529#define PIPEA_VBLANK_INT_EN (1<<19) 5530#define SPRITEB_FLIP_DONE_INT_EN (1<<18) 5531#define SPRITEA_FLIP_DONE_INT_EN (1<<17) 5532#define PLANEA_FLIPDONE_INT_EN (1<<16) 5533#define PIPEC_LINE_COMPARE_INT_EN (1<<13) 5534#define PIPEC_HLINE_INT_EN (1<<12) 5535#define PIPEC_VBLANK_INT_EN (1<<11) 5536#define SPRITEF_FLIPDONE_INT_EN (1<<10) 5537#define SPRITEE_FLIPDONE_INT_EN (1<<9) 5538#define PLANEC_FLIPDONE_INT_EN (1<<8) 5539 5540#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */ 5541#define SPRITEF_INVALID_GTT_INT_EN (1<<27) 5542#define SPRITEE_INVALID_GTT_INT_EN (1<<26) 5543#define PLANEC_INVALID_GTT_INT_EN (1<<25) 5544#define CURSORC_INVALID_GTT_INT_EN (1<<24) 5545#define CURSORB_INVALID_GTT_INT_EN (1<<23) 5546#define CURSORA_INVALID_GTT_INT_EN (1<<22) 5547#define SPRITED_INVALID_GTT_INT_EN (1<<21) 5548#define SPRITEC_INVALID_GTT_INT_EN (1<<20) 5549#define PLANEB_INVALID_GTT_INT_EN (1<<19) 5550#define SPRITEB_INVALID_GTT_INT_EN (1<<18) 5551#define SPRITEA_INVALID_GTT_INT_EN (1<<17) 5552#define PLANEA_INVALID_GTT_INT_EN (1<<16) 5553#define DPINVGTT_EN_MASK 0xff0000 5554#define DPINVGTT_EN_MASK_CHV 0xfff0000 5555#define SPRITEF_INVALID_GTT_STATUS (1<<11) 5556#define SPRITEE_INVALID_GTT_STATUS (1<<10) 5557#define PLANEC_INVALID_GTT_STATUS (1<<9) 5558#define CURSORC_INVALID_GTT_STATUS (1<<8) 5559#define CURSORB_INVALID_GTT_STATUS (1<<7) 5560#define CURSORA_INVALID_GTT_STATUS (1<<6) 5561#define SPRITED_INVALID_GTT_STATUS (1<<5) 5562#define SPRITEC_INVALID_GTT_STATUS (1<<4) 5563#define PLANEB_INVALID_GTT_STATUS (1<<3) 5564#define SPRITEB_INVALID_GTT_STATUS (1<<2) 5565#define SPRITEA_INVALID_GTT_STATUS (1<<1) 5566#define PLANEA_INVALID_GTT_STATUS (1<<0) 5567#define DPINVGTT_STATUS_MASK 0xff 5568#define DPINVGTT_STATUS_MASK_CHV 0xfff 5569 5570#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030) 5571#define DSPARB_CSTART_MASK (0x7f << 7) 5572#define DSPARB_CSTART_SHIFT 7 5573#define DSPARB_BSTART_MASK (0x7f) 5574#define DSPARB_BSTART_SHIFT 0 5575#define DSPARB_BEND_SHIFT 9 /* on 855 */ 5576#define DSPARB_AEND_SHIFT 0 5577#define DSPARB_SPRITEA_SHIFT_VLV 0 5578#define DSPARB_SPRITEA_MASK_VLV (0xff << 0) 5579#define DSPARB_SPRITEB_SHIFT_VLV 8 5580#define DSPARB_SPRITEB_MASK_VLV (0xff << 8) 5581#define DSPARB_SPRITEC_SHIFT_VLV 16 5582#define DSPARB_SPRITEC_MASK_VLV (0xff << 16) 5583#define DSPARB_SPRITED_SHIFT_VLV 24 5584#define DSPARB_SPRITED_MASK_VLV (0xff << 24) 5585#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */ 5586#define DSPARB_SPRITEA_HI_SHIFT_VLV 0 5587#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0) 5588#define DSPARB_SPRITEB_HI_SHIFT_VLV 4 5589#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4) 5590#define DSPARB_SPRITEC_HI_SHIFT_VLV 8 5591#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8) 5592#define DSPARB_SPRITED_HI_SHIFT_VLV 12 5593#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12) 5594#define DSPARB_SPRITEE_HI_SHIFT_VLV 16 5595#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16) 5596#define DSPARB_SPRITEF_HI_SHIFT_VLV 20 5597#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20) 5598#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */ 5599#define DSPARB_SPRITEE_SHIFT_VLV 0 5600#define DSPARB_SPRITEE_MASK_VLV (0xff << 0) 5601#define DSPARB_SPRITEF_SHIFT_VLV 8 5602#define DSPARB_SPRITEF_MASK_VLV (0xff << 8) 5603 5604/* pnv/gen4/g4x/vlv/chv */ 5605#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034) 5606#define DSPFW_SR_SHIFT 23 5607#define DSPFW_SR_MASK (0x1ff<<23) 5608#define DSPFW_CURSORB_SHIFT 16 5609#define DSPFW_CURSORB_MASK (0x3f<<16) 5610#define DSPFW_PLANEB_SHIFT 8 5611#define DSPFW_PLANEB_MASK (0x7f<<8) 5612#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */ 5613#define DSPFW_PLANEA_SHIFT 0 5614#define DSPFW_PLANEA_MASK (0x7f<<0) 5615#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */ 5616#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038) 5617#define DSPFW_FBC_SR_EN (1<<31) /* g4x */ 5618#define DSPFW_FBC_SR_SHIFT 28 5619#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */ 5620#define DSPFW_FBC_HPLL_SR_SHIFT 24 5621#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */ 5622#define DSPFW_SPRITEB_SHIFT (16) 5623#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */ 5624#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */ 5625#define DSPFW_CURSORA_SHIFT 8 5626#define DSPFW_CURSORA_MASK (0x3f<<8) 5627#define DSPFW_PLANEC_OLD_SHIFT 0 5628#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */ 5629#define DSPFW_SPRITEA_SHIFT 0 5630#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */ 5631#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */ 5632#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c) 5633#define DSPFW_HPLL_SR_EN (1<<31) 5634#define PINEVIEW_SELF_REFRESH_EN (1<<30) 5635#define DSPFW_CURSOR_SR_SHIFT 24 5636#define DSPFW_CURSOR_SR_MASK (0x3f<<24) 5637#define DSPFW_HPLL_CURSOR_SHIFT 16 5638#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16) 5639#define DSPFW_HPLL_SR_SHIFT 0 5640#define DSPFW_HPLL_SR_MASK (0x1ff<<0) 5641 5642/* vlv/chv */ 5643#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070) 5644#define DSPFW_SPRITEB_WM1_SHIFT 16 5645#define DSPFW_SPRITEB_WM1_MASK (0xff<<16) 5646#define DSPFW_CURSORA_WM1_SHIFT 8 5647#define DSPFW_CURSORA_WM1_MASK (0x3f<<8) 5648#define DSPFW_SPRITEA_WM1_SHIFT 0 5649#define DSPFW_SPRITEA_WM1_MASK (0xff<<0) 5650#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074) 5651#define DSPFW_PLANEB_WM1_SHIFT 24 5652#define DSPFW_PLANEB_WM1_MASK (0xff<<24) 5653#define DSPFW_PLANEA_WM1_SHIFT 16 5654#define DSPFW_PLANEA_WM1_MASK (0xff<<16) 5655#define DSPFW_CURSORB_WM1_SHIFT 8 5656#define DSPFW_CURSORB_WM1_MASK (0x3f<<8) 5657#define DSPFW_CURSOR_SR_WM1_SHIFT 0 5658#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0) 5659#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078) 5660#define DSPFW_SR_WM1_SHIFT 0 5661#define DSPFW_SR_WM1_MASK (0x1ff<<0) 5662#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c) 5663#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */ 5664#define DSPFW_SPRITED_WM1_SHIFT 24 5665#define DSPFW_SPRITED_WM1_MASK (0xff<<24) 5666#define DSPFW_SPRITED_SHIFT 16 5667#define DSPFW_SPRITED_MASK_VLV (0xff<<16) 5668#define DSPFW_SPRITEC_WM1_SHIFT 8 5669#define DSPFW_SPRITEC_WM1_MASK (0xff<<8) 5670#define DSPFW_SPRITEC_SHIFT 0 5671#define DSPFW_SPRITEC_MASK_VLV (0xff<<0) 5672#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8) 5673#define DSPFW_SPRITEF_WM1_SHIFT 24 5674#define DSPFW_SPRITEF_WM1_MASK (0xff<<24) 5675#define DSPFW_SPRITEF_SHIFT 16 5676#define DSPFW_SPRITEF_MASK_VLV (0xff<<16) 5677#define DSPFW_SPRITEE_WM1_SHIFT 8 5678#define DSPFW_SPRITEE_WM1_MASK (0xff<<8) 5679#define DSPFW_SPRITEE_SHIFT 0 5680#define DSPFW_SPRITEE_MASK_VLV (0xff<<0) 5681#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */ 5682#define DSPFW_PLANEC_WM1_SHIFT 24 5683#define DSPFW_PLANEC_WM1_MASK (0xff<<24) 5684#define DSPFW_PLANEC_SHIFT 16 5685#define DSPFW_PLANEC_MASK_VLV (0xff<<16) 5686#define DSPFW_CURSORC_WM1_SHIFT 8 5687#define DSPFW_CURSORC_WM1_MASK (0x3f<<16) 5688#define DSPFW_CURSORC_SHIFT 0 5689#define DSPFW_CURSORC_MASK (0x3f<<0) 5690 5691/* vlv/chv high order bits */ 5692#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064) 5693#define DSPFW_SR_HI_SHIFT 24 5694#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */ 5695#define DSPFW_SPRITEF_HI_SHIFT 23 5696#define DSPFW_SPRITEF_HI_MASK (1<<23) 5697#define DSPFW_SPRITEE_HI_SHIFT 22 5698#define DSPFW_SPRITEE_HI_MASK (1<<22) 5699#define DSPFW_PLANEC_HI_SHIFT 21 5700#define DSPFW_PLANEC_HI_MASK (1<<21) 5701#define DSPFW_SPRITED_HI_SHIFT 20 5702#define DSPFW_SPRITED_HI_MASK (1<<20) 5703#define DSPFW_SPRITEC_HI_SHIFT 16 5704#define DSPFW_SPRITEC_HI_MASK (1<<16) 5705#define DSPFW_PLANEB_HI_SHIFT 12 5706#define DSPFW_PLANEB_HI_MASK (1<<12) 5707#define DSPFW_SPRITEB_HI_SHIFT 8 5708#define DSPFW_SPRITEB_HI_MASK (1<<8) 5709#define DSPFW_SPRITEA_HI_SHIFT 4 5710#define DSPFW_SPRITEA_HI_MASK (1<<4) 5711#define DSPFW_PLANEA_HI_SHIFT 0 5712#define DSPFW_PLANEA_HI_MASK (1<<0) 5713#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068) 5714#define DSPFW_SR_WM1_HI_SHIFT 24 5715#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */ 5716#define DSPFW_SPRITEF_WM1_HI_SHIFT 23 5717#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23) 5718#define DSPFW_SPRITEE_WM1_HI_SHIFT 22 5719#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22) 5720#define DSPFW_PLANEC_WM1_HI_SHIFT 21 5721#define DSPFW_PLANEC_WM1_HI_MASK (1<<21) 5722#define DSPFW_SPRITED_WM1_HI_SHIFT 20 5723#define DSPFW_SPRITED_WM1_HI_MASK (1<<20) 5724#define DSPFW_SPRITEC_WM1_HI_SHIFT 16 5725#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16) 5726#define DSPFW_PLANEB_WM1_HI_SHIFT 12 5727#define DSPFW_PLANEB_WM1_HI_MASK (1<<12) 5728#define DSPFW_SPRITEB_WM1_HI_SHIFT 8 5729#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8) 5730#define DSPFW_SPRITEA_WM1_HI_SHIFT 4 5731#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4) 5732#define DSPFW_PLANEA_WM1_HI_SHIFT 0 5733#define DSPFW_PLANEA_WM1_HI_MASK (1<<0) 5734 5735/* drain latency register values*/ 5736#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe)) 5737#define DDL_CURSOR_SHIFT 24 5738#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite)) 5739#define DDL_PLANE_SHIFT 0 5740#define DDL_PRECISION_HIGH (1<<7) 5741#define DDL_PRECISION_LOW (0<<7) 5742#define DRAIN_LATENCY_MASK 0x7f 5743 5744#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400) 5745#define CBR_PND_DEADLINE_DISABLE (1<<31) 5746#define CBR_PWM_CLOCK_MUX_SELECT (1<<30) 5747 5748#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450) 5749#define CBR_DPLLBMD_PIPE(pipe) (1<<(7+(pipe)*11)) /* pipes B and C */ 5750 5751/* FIFO watermark sizes etc */ 5752#define G4X_FIFO_LINE_SIZE 64 5753#define I915_FIFO_LINE_SIZE 64 5754#define I830_FIFO_LINE_SIZE 32 5755 5756#define VALLEYVIEW_FIFO_SIZE 255 5757#define G4X_FIFO_SIZE 127 5758#define I965_FIFO_SIZE 512 5759#define I945_FIFO_SIZE 127 5760#define I915_FIFO_SIZE 95 5761#define I855GM_FIFO_SIZE 127 /* In cachelines */ 5762#define I830_FIFO_SIZE 95 5763 5764#define VALLEYVIEW_MAX_WM 0xff 5765#define G4X_MAX_WM 0x3f 5766#define I915_MAX_WM 0x3f 5767 5768#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */ 5769#define PINEVIEW_FIFO_LINE_SIZE 64 5770#define PINEVIEW_MAX_WM 0x1ff 5771#define PINEVIEW_DFT_WM 0x3f 5772#define PINEVIEW_DFT_HPLLOFF_WM 0 5773#define PINEVIEW_GUARD_WM 10 5774#define PINEVIEW_CURSOR_FIFO 64 5775#define PINEVIEW_CURSOR_MAX_WM 0x3f 5776#define PINEVIEW_CURSOR_DFT_WM 0 5777#define PINEVIEW_CURSOR_GUARD_WM 5 5778 5779#define VALLEYVIEW_CURSOR_MAX_WM 64 5780#define I965_CURSOR_FIFO 64 5781#define I965_CURSOR_MAX_WM 32 5782#define I965_CURSOR_DFT_WM 8 5783 5784/* Watermark register definitions for SKL */ 5785#define _CUR_WM_A_0 0x70140 5786#define _CUR_WM_B_0 0x71140 5787#define _PLANE_WM_1_A_0 0x70240 5788#define _PLANE_WM_1_B_0 0x71240 5789#define _PLANE_WM_2_A_0 0x70340 5790#define _PLANE_WM_2_B_0 0x71340 5791#define _PLANE_WM_TRANS_1_A_0 0x70268 5792#define _PLANE_WM_TRANS_1_B_0 0x71268 5793#define _PLANE_WM_TRANS_2_A_0 0x70368 5794#define _PLANE_WM_TRANS_2_B_0 0x71368 5795#define _CUR_WM_TRANS_A_0 0x70168 5796#define _CUR_WM_TRANS_B_0 0x71168 5797#define PLANE_WM_EN (1 << 31) 5798#define PLANE_WM_LINES_SHIFT 14 5799#define PLANE_WM_LINES_MASK 0x1f 5800#define PLANE_WM_BLOCKS_MASK 0x3ff 5801 5802#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0) 5803#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level))) 5804#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0) 5805 5806#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0) 5807#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0) 5808#define _PLANE_WM_BASE(pipe, plane) \ 5809 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe)) 5810#define PLANE_WM(pipe, plane, level) \ 5811 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level))) 5812#define _PLANE_WM_TRANS_1(pipe) \ 5813 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0) 5814#define _PLANE_WM_TRANS_2(pipe) \ 5815 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0) 5816#define PLANE_WM_TRANS(pipe, plane) \ 5817 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))) 5818 5819/* define the Watermark register on Ironlake */ 5820#define WM0_PIPEA_ILK _MMIO(0x45100) 5821#define WM0_PIPE_PLANE_MASK (0xffff<<16) 5822#define WM0_PIPE_PLANE_SHIFT 16 5823#define WM0_PIPE_SPRITE_MASK (0xff<<8) 5824#define WM0_PIPE_SPRITE_SHIFT 8 5825#define WM0_PIPE_CURSOR_MASK (0xff) 5826 5827#define WM0_PIPEB_ILK _MMIO(0x45104) 5828#define WM0_PIPEC_IVB _MMIO(0x45200) 5829#define WM1_LP_ILK _MMIO(0x45108) 5830#define WM1_LP_SR_EN (1<<31) 5831#define WM1_LP_LATENCY_SHIFT 24 5832#define WM1_LP_LATENCY_MASK (0x7f<<24) 5833#define WM1_LP_FBC_MASK (0xf<<20) 5834#define WM1_LP_FBC_SHIFT 20 5835#define WM1_LP_FBC_SHIFT_BDW 19 5836#define WM1_LP_SR_MASK (0x7ff<<8) 5837#define WM1_LP_SR_SHIFT 8 5838#define WM1_LP_CURSOR_MASK (0xff) 5839#define WM2_LP_ILK _MMIO(0x4510c) 5840#define WM2_LP_EN (1<<31) 5841#define WM3_LP_ILK _MMIO(0x45110) 5842#define WM3_LP_EN (1<<31) 5843#define WM1S_LP_ILK _MMIO(0x45120) 5844#define WM2S_LP_IVB _MMIO(0x45124) 5845#define WM3S_LP_IVB _MMIO(0x45128) 5846#define WM1S_LP_EN (1<<31) 5847 5848#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \ 5849 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \ 5850 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur)) 5851 5852/* Memory latency timer register */ 5853#define MLTR_ILK _MMIO(0x11222) 5854#define MLTR_WM1_SHIFT 0 5855#define MLTR_WM2_SHIFT 8 5856/* the unit of memory self-refresh latency time is 0.5us */ 5857#define ILK_SRLT_MASK 0x3f 5858 5859 5860/* the address where we get all kinds of latency value */ 5861#define SSKPD _MMIO(0x5d10) 5862#define SSKPD_WM_MASK 0x3f 5863#define SSKPD_WM0_SHIFT 0 5864#define SSKPD_WM1_SHIFT 8 5865#define SSKPD_WM2_SHIFT 16 5866#define SSKPD_WM3_SHIFT 24 5867 5868/* 5869 * The two pipe frame counter registers are not synchronized, so 5870 * reading a stable value is somewhat tricky. The following code 5871 * should work: 5872 * 5873 * do { 5874 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 5875 * PIPE_FRAME_HIGH_SHIFT; 5876 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >> 5877 * PIPE_FRAME_LOW_SHIFT); 5878 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 5879 * PIPE_FRAME_HIGH_SHIFT); 5880 * } while (high1 != high2); 5881 * frame = (high1 << 8) | low1; 5882 */ 5883#define _PIPEAFRAMEHIGH 0x70040 5884#define PIPE_FRAME_HIGH_MASK 0x0000ffff 5885#define PIPE_FRAME_HIGH_SHIFT 0 5886#define _PIPEAFRAMEPIXEL 0x70044 5887#define PIPE_FRAME_LOW_MASK 0xff000000 5888#define PIPE_FRAME_LOW_SHIFT 24 5889#define PIPE_PIXEL_MASK 0x00ffffff 5890#define PIPE_PIXEL_SHIFT 0 5891/* GM45+ just has to be different */ 5892#define _PIPEA_FRMCOUNT_G4X 0x70040 5893#define _PIPEA_FLIPCOUNT_G4X 0x70044 5894#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X) 5895#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X) 5896 5897/* Cursor A & B regs */ 5898#define _CURACNTR 0x70080 5899/* Old style CUR*CNTR flags (desktop 8xx) */ 5900#define CURSOR_ENABLE 0x80000000 5901#define CURSOR_GAMMA_ENABLE 0x40000000 5902#define CURSOR_STRIDE_SHIFT 28 5903#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */ 5904#define CURSOR_PIPE_CSC_ENABLE (1<<24) 5905#define CURSOR_FORMAT_SHIFT 24 5906#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT) 5907#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT) 5908#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT) 5909#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT) 5910#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT) 5911#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT) 5912/* New style CUR*CNTR flags */ 5913#define CURSOR_MODE 0x27 5914#define CURSOR_MODE_DISABLE 0x00 5915#define CURSOR_MODE_128_32B_AX 0x02 5916#define CURSOR_MODE_256_32B_AX 0x03 5917#define CURSOR_MODE_64_32B_AX 0x07 5918#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX) 5919#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX) 5920#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX) 5921#define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28) 5922#define MCURSOR_GAMMA_ENABLE (1 << 26) 5923#define CURSOR_ROTATE_180 (1<<15) 5924#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14) 5925#define _CURABASE 0x70084 5926#define _CURAPOS 0x70088 5927#define CURSOR_POS_MASK 0x007FF 5928#define CURSOR_POS_SIGN 0x8000 5929#define CURSOR_X_SHIFT 0 5930#define CURSOR_Y_SHIFT 16 5931#define CURSIZE _MMIO(0x700a0) /* 845/865 */ 5932#define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */ 5933#define CUR_FBC_CTL_EN (1 << 31) 5934#define _CURASURFLIVE 0x700ac /* g4x+ */ 5935#define _CURBCNTR 0x700c0 5936#define _CURBBASE 0x700c4 5937#define _CURBPOS 0x700c8 5938 5939#define _CURBCNTR_IVB 0x71080 5940#define _CURBBASE_IVB 0x71084 5941#define _CURBPOS_IVB 0x71088 5942 5943#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \ 5944 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \ 5945 dev_priv->info.display_mmio_offset) 5946 5947#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR) 5948#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE) 5949#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS) 5950#define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A) 5951#define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE) 5952 5953#define CURSOR_A_OFFSET 0x70080 5954#define CURSOR_B_OFFSET 0x700c0 5955#define CHV_CURSOR_C_OFFSET 0x700e0 5956#define IVB_CURSOR_B_OFFSET 0x71080 5957#define IVB_CURSOR_C_OFFSET 0x72080 5958 5959/* Display A control */ 5960#define _DSPACNTR 0x70180 5961#define DISPLAY_PLANE_ENABLE (1<<31) 5962#define DISPLAY_PLANE_DISABLE 0 5963#define DISPPLANE_GAMMA_ENABLE (1<<30) 5964#define DISPPLANE_GAMMA_DISABLE 0 5965#define DISPPLANE_PIXFORMAT_MASK (0xf<<26) 5966#define DISPPLANE_YUV422 (0x0<<26) 5967#define DISPPLANE_8BPP (0x2<<26) 5968#define DISPPLANE_BGRA555 (0x3<<26) 5969#define DISPPLANE_BGRX555 (0x4<<26) 5970#define DISPPLANE_BGRX565 (0x5<<26) 5971#define DISPPLANE_BGRX888 (0x6<<26) 5972#define DISPPLANE_BGRA888 (0x7<<26) 5973#define DISPPLANE_RGBX101010 (0x8<<26) 5974#define DISPPLANE_RGBA101010 (0x9<<26) 5975#define DISPPLANE_BGRX101010 (0xa<<26) 5976#define DISPPLANE_RGBX161616 (0xc<<26) 5977#define DISPPLANE_RGBX888 (0xe<<26) 5978#define DISPPLANE_RGBA888 (0xf<<26) 5979#define DISPPLANE_STEREO_ENABLE (1<<25) 5980#define DISPPLANE_STEREO_DISABLE 0 5981#define DISPPLANE_PIPE_CSC_ENABLE (1<<24) 5982#define DISPPLANE_SEL_PIPE_SHIFT 24 5983#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT) 5984#define DISPPLANE_SEL_PIPE(pipe) ((pipe)<<DISPPLANE_SEL_PIPE_SHIFT) 5985#define DISPPLANE_SRC_KEY_ENABLE (1<<22) 5986#define DISPPLANE_SRC_KEY_DISABLE 0 5987#define DISPPLANE_LINE_DOUBLE (1<<20) 5988#define DISPPLANE_NO_LINE_DOUBLE 0 5989#define DISPPLANE_STEREO_POLARITY_FIRST 0 5990#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18) 5991#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */ 5992#define DISPPLANE_ROTATE_180 (1<<15) 5993#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */ 5994#define DISPPLANE_TILED (1<<10) 5995#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */ 5996#define _DSPAADDR 0x70184 5997#define _DSPASTRIDE 0x70188 5998#define _DSPAPOS 0x7018C /* reserved */ 5999#define _DSPASIZE 0x70190 6000#define _DSPASURF 0x7019C /* 965+ only */ 6001#define _DSPATILEOFF 0x701A4 /* 965+ only */ 6002#define _DSPAOFFSET 0x701A4 /* HSW */ 6003#define _DSPASURFLIVE 0x701AC 6004 6005#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR) 6006#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR) 6007#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE) 6008#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS) 6009#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE) 6010#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF) 6011#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF) 6012#define DSPLINOFF(plane) DSPADDR(plane) 6013#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET) 6014#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE) 6015 6016/* CHV pipe B blender and primary plane */ 6017#define _CHV_BLEND_A 0x60a00 6018#define CHV_BLEND_LEGACY (0<<30) 6019#define CHV_BLEND_ANDROID (1<<30) 6020#define CHV_BLEND_MPO (2<<30) 6021#define CHV_BLEND_MASK (3<<30) 6022#define _CHV_CANVAS_A 0x60a04 6023#define _PRIMPOS_A 0x60a08 6024#define _PRIMSIZE_A 0x60a0c 6025#define _PRIMCNSTALPHA_A 0x60a10 6026#define PRIM_CONST_ALPHA_ENABLE (1<<31) 6027 6028#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A) 6029#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A) 6030#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A) 6031#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A) 6032#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A) 6033 6034/* Display/Sprite base address macros */ 6035#define DISP_BASEADDR_MASK (0xfffff000) 6036#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK) 6037#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK) 6038 6039/* 6040 * VBIOS flags 6041 * gen2: 6042 * [00:06] alm,mgm 6043 * [10:16] all 6044 * [30:32] alm,mgm 6045 * gen3+: 6046 * [00:0f] all 6047 * [10:1f] all 6048 * [30:32] all 6049 */ 6050#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4) 6051#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4) 6052#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4) 6053#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4) 6054 6055/* Pipe B */ 6056#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000) 6057#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008) 6058#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024) 6059#define _PIPEBFRAMEHIGH 0x71040 6060#define _PIPEBFRAMEPIXEL 0x71044 6061#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040) 6062#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044) 6063 6064 6065/* Display B control */ 6066#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180) 6067#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15) 6068#define DISPPLANE_ALPHA_TRANS_DISABLE 0 6069#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0 6070#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1) 6071#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184) 6072#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188) 6073#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C) 6074#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190) 6075#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C) 6076#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4) 6077#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4) 6078#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC) 6079 6080/* Sprite A control */ 6081#define _DVSACNTR 0x72180 6082#define DVS_ENABLE (1<<31) 6083#define DVS_GAMMA_ENABLE (1<<30) 6084#define DVS_YUV_RANGE_CORRECTION_DISABLE (1<<27) 6085#define DVS_PIXFORMAT_MASK (3<<25) 6086#define DVS_FORMAT_YUV422 (0<<25) 6087#define DVS_FORMAT_RGBX101010 (1<<25) 6088#define DVS_FORMAT_RGBX888 (2<<25) 6089#define DVS_FORMAT_RGBX161616 (3<<25) 6090#define DVS_PIPE_CSC_ENABLE (1<<24) 6091#define DVS_SOURCE_KEY (1<<22) 6092#define DVS_RGB_ORDER_XBGR (1<<20) 6093#define DVS_YUV_FORMAT_BT709 (1<<18) 6094#define DVS_YUV_BYTE_ORDER_MASK (3<<16) 6095#define DVS_YUV_ORDER_YUYV (0<<16) 6096#define DVS_YUV_ORDER_UYVY (1<<16) 6097#define DVS_YUV_ORDER_YVYU (2<<16) 6098#define DVS_YUV_ORDER_VYUY (3<<16) 6099#define DVS_ROTATE_180 (1<<15) 6100#define DVS_DEST_KEY (1<<2) 6101#define DVS_TRICKLE_FEED_DISABLE (1<<14) 6102#define DVS_TILED (1<<10) 6103#define _DVSALINOFF 0x72184 6104#define _DVSASTRIDE 0x72188 6105#define _DVSAPOS 0x7218c 6106#define _DVSASIZE 0x72190 6107#define _DVSAKEYVAL 0x72194 6108#define _DVSAKEYMSK 0x72198 6109#define _DVSASURF 0x7219c 6110#define _DVSAKEYMAXVAL 0x721a0 6111#define _DVSATILEOFF 0x721a4 6112#define _DVSASURFLIVE 0x721ac 6113#define _DVSASCALE 0x72204 6114#define DVS_SCALE_ENABLE (1<<31) 6115#define DVS_FILTER_MASK (3<<29) 6116#define DVS_FILTER_MEDIUM (0<<29) 6117#define DVS_FILTER_ENHANCING (1<<29) 6118#define DVS_FILTER_SOFTENING (2<<29) 6119#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ 6120#define DVS_VERTICAL_OFFSET_ENABLE (1<<27) 6121#define _DVSAGAMC 0x72300 6122 6123#define _DVSBCNTR 0x73180 6124#define _DVSBLINOFF 0x73184 6125#define _DVSBSTRIDE 0x73188 6126#define _DVSBPOS 0x7318c 6127#define _DVSBSIZE 0x73190 6128#define _DVSBKEYVAL 0x73194 6129#define _DVSBKEYMSK 0x73198 6130#define _DVSBSURF 0x7319c 6131#define _DVSBKEYMAXVAL 0x731a0 6132#define _DVSBTILEOFF 0x731a4 6133#define _DVSBSURFLIVE 0x731ac 6134#define _DVSBSCALE 0x73204 6135#define _DVSBGAMC 0x73300 6136 6137#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR) 6138#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF) 6139#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE) 6140#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS) 6141#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF) 6142#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL) 6143#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE) 6144#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE) 6145#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF) 6146#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL) 6147#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK) 6148#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE) 6149 6150#define _SPRA_CTL 0x70280 6151#define SPRITE_ENABLE (1<<31) 6152#define SPRITE_GAMMA_ENABLE (1<<30) 6153#define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1<<28) 6154#define SPRITE_PIXFORMAT_MASK (7<<25) 6155#define SPRITE_FORMAT_YUV422 (0<<25) 6156#define SPRITE_FORMAT_RGBX101010 (1<<25) 6157#define SPRITE_FORMAT_RGBX888 (2<<25) 6158#define SPRITE_FORMAT_RGBX161616 (3<<25) 6159#define SPRITE_FORMAT_YUV444 (4<<25) 6160#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */ 6161#define SPRITE_PIPE_CSC_ENABLE (1<<24) 6162#define SPRITE_SOURCE_KEY (1<<22) 6163#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */ 6164#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19) 6165#define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */ 6166#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16) 6167#define SPRITE_YUV_ORDER_YUYV (0<<16) 6168#define SPRITE_YUV_ORDER_UYVY (1<<16) 6169#define SPRITE_YUV_ORDER_YVYU (2<<16) 6170#define SPRITE_YUV_ORDER_VYUY (3<<16) 6171#define SPRITE_ROTATE_180 (1<<15) 6172#define SPRITE_TRICKLE_FEED_DISABLE (1<<14) 6173#define SPRITE_INT_GAMMA_ENABLE (1<<13) 6174#define SPRITE_TILED (1<<10) 6175#define SPRITE_DEST_KEY (1<<2) 6176#define _SPRA_LINOFF 0x70284 6177#define _SPRA_STRIDE 0x70288 6178#define _SPRA_POS 0x7028c 6179#define _SPRA_SIZE 0x70290 6180#define _SPRA_KEYVAL 0x70294 6181#define _SPRA_KEYMSK 0x70298 6182#define _SPRA_SURF 0x7029c 6183#define _SPRA_KEYMAX 0x702a0 6184#define _SPRA_TILEOFF 0x702a4 6185#define _SPRA_OFFSET 0x702a4 6186#define _SPRA_SURFLIVE 0x702ac 6187#define _SPRA_SCALE 0x70304 6188#define SPRITE_SCALE_ENABLE (1<<31) 6189#define SPRITE_FILTER_MASK (3<<29) 6190#define SPRITE_FILTER_MEDIUM (0<<29) 6191#define SPRITE_FILTER_ENHANCING (1<<29) 6192#define SPRITE_FILTER_SOFTENING (2<<29) 6193#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ 6194#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27) 6195#define _SPRA_GAMC 0x70400 6196 6197#define _SPRB_CTL 0x71280 6198#define _SPRB_LINOFF 0x71284 6199#define _SPRB_STRIDE 0x71288 6200#define _SPRB_POS 0x7128c 6201#define _SPRB_SIZE 0x71290 6202#define _SPRB_KEYVAL 0x71294 6203#define _SPRB_KEYMSK 0x71298 6204#define _SPRB_SURF 0x7129c 6205#define _SPRB_KEYMAX 0x712a0 6206#define _SPRB_TILEOFF 0x712a4 6207#define _SPRB_OFFSET 0x712a4 6208#define _SPRB_SURFLIVE 0x712ac 6209#define _SPRB_SCALE 0x71304 6210#define _SPRB_GAMC 0x71400 6211 6212#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL) 6213#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF) 6214#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE) 6215#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS) 6216#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE) 6217#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL) 6218#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK) 6219#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF) 6220#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX) 6221#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF) 6222#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET) 6223#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE) 6224#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) 6225#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE) 6226 6227#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180) 6228#define SP_ENABLE (1<<31) 6229#define SP_GAMMA_ENABLE (1<<30) 6230#define SP_PIXFORMAT_MASK (0xf<<26) 6231#define SP_FORMAT_YUV422 (0<<26) 6232#define SP_FORMAT_BGR565 (5<<26) 6233#define SP_FORMAT_BGRX8888 (6<<26) 6234#define SP_FORMAT_BGRA8888 (7<<26) 6235#define SP_FORMAT_RGBX1010102 (8<<26) 6236#define SP_FORMAT_RGBA1010102 (9<<26) 6237#define SP_FORMAT_RGBX8888 (0xe<<26) 6238#define SP_FORMAT_RGBA8888 (0xf<<26) 6239#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */ 6240#define SP_SOURCE_KEY (1<<22) 6241#define SP_YUV_FORMAT_BT709 (1<<18) 6242#define SP_YUV_BYTE_ORDER_MASK (3<<16) 6243#define SP_YUV_ORDER_YUYV (0<<16) 6244#define SP_YUV_ORDER_UYVY (1<<16) 6245#define SP_YUV_ORDER_YVYU (2<<16) 6246#define SP_YUV_ORDER_VYUY (3<<16) 6247#define SP_ROTATE_180 (1<<15) 6248#define SP_TILED (1<<10) 6249#define SP_MIRROR (1<<8) /* CHV pipe B */ 6250#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184) 6251#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188) 6252#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c) 6253#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190) 6254#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194) 6255#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198) 6256#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c) 6257#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0) 6258#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4) 6259#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8) 6260#define SP_CONST_ALPHA_ENABLE (1<<31) 6261#define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0) 6262#define SP_CONTRAST(x) ((x) << 18) /* u3.6 */ 6263#define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */ 6264#define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4) 6265#define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */ 6266#define SP_SH_COS(x) (x) /* u3.7 */ 6267#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4) 6268 6269#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280) 6270#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284) 6271#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288) 6272#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c) 6273#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290) 6274#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294) 6275#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298) 6276#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c) 6277#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0) 6278#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4) 6279#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8) 6280#define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0) 6281#define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4) 6282#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4) 6283 6284#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \ 6285 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b)) 6286 6287#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR) 6288#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF) 6289#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE) 6290#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS) 6291#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE) 6292#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL) 6293#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK) 6294#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF) 6295#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL) 6296#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF) 6297#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA) 6298#define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0) 6299#define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1) 6300#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) 6301 6302/* 6303 * CHV pipe B sprite CSC 6304 * 6305 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff| 6306 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff| 6307 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff| 6308 */ 6309#define _MMIO_CHV_SPCSC(plane_id, reg) \ 6310 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg)) 6311 6312#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900) 6313#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904) 6314#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908) 6315#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */ 6316#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */ 6317 6318#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c) 6319#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910) 6320#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914) 6321#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918) 6322#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c) 6323#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */ 6324#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */ 6325 6326#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920) 6327#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924) 6328#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928) 6329#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */ 6330#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */ 6331 6332#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c) 6333#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930) 6334#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934) 6335#define SPCSC_OMAX(x) ((x) << 16) /* u10 */ 6336#define SPCSC_OMIN(x) ((x) << 0) /* u10 */ 6337 6338/* Skylake plane registers */ 6339 6340#define _PLANE_CTL_1_A 0x70180 6341#define _PLANE_CTL_2_A 0x70280 6342#define _PLANE_CTL_3_A 0x70380 6343#define PLANE_CTL_ENABLE (1 << 31) 6344#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */ 6345#define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28) 6346/* 6347 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition 6348 * expanded to include bit 23 as well. However, the shift-24 based values 6349 * correctly map to the same formats in ICL, as long as bit 23 is set to 0 6350 */ 6351#define PLANE_CTL_FORMAT_MASK (0xf << 24) 6352#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24) 6353#define PLANE_CTL_FORMAT_NV12 ( 1 << 24) 6354#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24) 6355#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24) 6356#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24) 6357#define PLANE_CTL_FORMAT_AYUV ( 8 << 24) 6358#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24) 6359#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24) 6360#define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23) 6361#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */ 6362#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21) 6363#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21) 6364#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21) 6365#define PLANE_CTL_ORDER_BGRX (0 << 20) 6366#define PLANE_CTL_ORDER_RGBX (1 << 20) 6367#define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) 6368#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16) 6369#define PLANE_CTL_YUV422_YUYV ( 0 << 16) 6370#define PLANE_CTL_YUV422_UYVY ( 1 << 16) 6371#define PLANE_CTL_YUV422_YVYU ( 2 << 16) 6372#define PLANE_CTL_YUV422_VYUY ( 3 << 16) 6373#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15) 6374#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14) 6375#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */ 6376#define PLANE_CTL_TILED_MASK (0x7 << 10) 6377#define PLANE_CTL_TILED_LINEAR ( 0 << 10) 6378#define PLANE_CTL_TILED_X ( 1 << 10) 6379#define PLANE_CTL_TILED_Y ( 4 << 10) 6380#define PLANE_CTL_TILED_YF ( 5 << 10) 6381#define PLANE_CTL_FLIP_HORIZONTAL ( 1 << 8) 6382#define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */ 6383#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4) 6384#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4) 6385#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4) 6386#define PLANE_CTL_ROTATE_MASK 0x3 6387#define PLANE_CTL_ROTATE_0 0x0 6388#define PLANE_CTL_ROTATE_90 0x1 6389#define PLANE_CTL_ROTATE_180 0x2 6390#define PLANE_CTL_ROTATE_270 0x3 6391#define _PLANE_STRIDE_1_A 0x70188 6392#define _PLANE_STRIDE_2_A 0x70288 6393#define _PLANE_STRIDE_3_A 0x70388 6394#define _PLANE_POS_1_A 0x7018c 6395#define _PLANE_POS_2_A 0x7028c 6396#define _PLANE_POS_3_A 0x7038c 6397#define _PLANE_SIZE_1_A 0x70190 6398#define _PLANE_SIZE_2_A 0x70290 6399#define _PLANE_SIZE_3_A 0x70390 6400#define _PLANE_SURF_1_A 0x7019c 6401#define _PLANE_SURF_2_A 0x7029c 6402#define _PLANE_SURF_3_A 0x7039c 6403#define _PLANE_OFFSET_1_A 0x701a4 6404#define _PLANE_OFFSET_2_A 0x702a4 6405#define _PLANE_OFFSET_3_A 0x703a4 6406#define _PLANE_KEYVAL_1_A 0x70194 6407#define _PLANE_KEYVAL_2_A 0x70294 6408#define _PLANE_KEYMSK_1_A 0x70198 6409#define _PLANE_KEYMSK_2_A 0x70298 6410#define _PLANE_KEYMAX_1_A 0x701a0 6411#define _PLANE_KEYMAX_2_A 0x702a0 6412#define _PLANE_AUX_DIST_1_A 0x701c0 6413#define _PLANE_AUX_DIST_2_A 0x702c0 6414#define _PLANE_AUX_OFFSET_1_A 0x701c4 6415#define _PLANE_AUX_OFFSET_2_A 0x702c4 6416#define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */ 6417#define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */ 6418#define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */ 6419#define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */ 6420#define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28) 6421#define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */ 6422#define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17) 6423#define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB709 (1 << 17) 6424#define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17) 6425#define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17) 6426#define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17) 6427#define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13) 6428#define PLANE_COLOR_ALPHA_MASK (0x3 << 4) 6429#define PLANE_COLOR_ALPHA_DISABLE (0 << 4) 6430#define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4) 6431#define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4) 6432#define _PLANE_BUF_CFG_1_A 0x7027c 6433#define _PLANE_BUF_CFG_2_A 0x7037c 6434#define _PLANE_NV12_BUF_CFG_1_A 0x70278 6435#define _PLANE_NV12_BUF_CFG_2_A 0x70378 6436 6437 6438#define _PLANE_CTL_1_B 0x71180 6439#define _PLANE_CTL_2_B 0x71280 6440#define _PLANE_CTL_3_B 0x71380 6441#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B) 6442#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B) 6443#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B) 6444#define PLANE_CTL(pipe, plane) \ 6445 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe)) 6446 6447#define _PLANE_STRIDE_1_B 0x71188 6448#define _PLANE_STRIDE_2_B 0x71288 6449#define _PLANE_STRIDE_3_B 0x71388 6450#define _PLANE_STRIDE_1(pipe) \ 6451 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B) 6452#define _PLANE_STRIDE_2(pipe) \ 6453 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B) 6454#define _PLANE_STRIDE_3(pipe) \ 6455 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B) 6456#define PLANE_STRIDE(pipe, plane) \ 6457 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe)) 6458 6459#define _PLANE_POS_1_B 0x7118c 6460#define _PLANE_POS_2_B 0x7128c 6461#define _PLANE_POS_3_B 0x7138c 6462#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B) 6463#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B) 6464#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B) 6465#define PLANE_POS(pipe, plane) \ 6466 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe)) 6467 6468#define _PLANE_SIZE_1_B 0x71190 6469#define _PLANE_SIZE_2_B 0x71290 6470#define _PLANE_SIZE_3_B 0x71390 6471#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B) 6472#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B) 6473#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B) 6474#define PLANE_SIZE(pipe, plane) \ 6475 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe)) 6476 6477#define _PLANE_SURF_1_B 0x7119c 6478#define _PLANE_SURF_2_B 0x7129c 6479#define _PLANE_SURF_3_B 0x7139c 6480#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B) 6481#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B) 6482#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B) 6483#define PLANE_SURF(pipe, plane) \ 6484 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe)) 6485 6486#define _PLANE_OFFSET_1_B 0x711a4 6487#define _PLANE_OFFSET_2_B 0x712a4 6488#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B) 6489#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B) 6490#define PLANE_OFFSET(pipe, plane) \ 6491 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe)) 6492 6493#define _PLANE_KEYVAL_1_B 0x71194 6494#define _PLANE_KEYVAL_2_B 0x71294 6495#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B) 6496#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B) 6497#define PLANE_KEYVAL(pipe, plane) \ 6498 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe)) 6499 6500#define _PLANE_KEYMSK_1_B 0x71198 6501#define _PLANE_KEYMSK_2_B 0x71298 6502#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B) 6503#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B) 6504#define PLANE_KEYMSK(pipe, plane) \ 6505 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe)) 6506 6507#define _PLANE_KEYMAX_1_B 0x711a0 6508#define _PLANE_KEYMAX_2_B 0x712a0 6509#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B) 6510#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B) 6511#define PLANE_KEYMAX(pipe, plane) \ 6512 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe)) 6513 6514#define _PLANE_BUF_CFG_1_B 0x7127c 6515#define _PLANE_BUF_CFG_2_B 0x7137c 6516#define SKL_DDB_ENTRY_MASK 0x3FF 6517#define ICL_DDB_ENTRY_MASK 0x7FF 6518#define DDB_ENTRY_END_SHIFT 16 6519#define _PLANE_BUF_CFG_1(pipe) \ 6520 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B) 6521#define _PLANE_BUF_CFG_2(pipe) \ 6522 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B) 6523#define PLANE_BUF_CFG(pipe, plane) \ 6524 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe)) 6525 6526#define _PLANE_NV12_BUF_CFG_1_B 0x71278 6527#define _PLANE_NV12_BUF_CFG_2_B 0x71378 6528#define _PLANE_NV12_BUF_CFG_1(pipe) \ 6529 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B) 6530#define _PLANE_NV12_BUF_CFG_2(pipe) \ 6531 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B) 6532#define PLANE_NV12_BUF_CFG(pipe, plane) \ 6533 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe)) 6534 6535#define _PLANE_AUX_DIST_1_B 0x711c0 6536#define _PLANE_AUX_DIST_2_B 0x712c0 6537#define _PLANE_AUX_DIST_1(pipe) \ 6538 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B) 6539#define _PLANE_AUX_DIST_2(pipe) \ 6540 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B) 6541#define PLANE_AUX_DIST(pipe, plane) \ 6542 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe)) 6543 6544#define _PLANE_AUX_OFFSET_1_B 0x711c4 6545#define _PLANE_AUX_OFFSET_2_B 0x712c4 6546#define _PLANE_AUX_OFFSET_1(pipe) \ 6547 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B) 6548#define _PLANE_AUX_OFFSET_2(pipe) \ 6549 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B) 6550#define PLANE_AUX_OFFSET(pipe, plane) \ 6551 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe)) 6552 6553#define _PLANE_COLOR_CTL_1_B 0x711CC 6554#define _PLANE_COLOR_CTL_2_B 0x712CC 6555#define _PLANE_COLOR_CTL_3_B 0x713CC 6556#define _PLANE_COLOR_CTL_1(pipe) \ 6557 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B) 6558#define _PLANE_COLOR_CTL_2(pipe) \ 6559 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B) 6560#define PLANE_COLOR_CTL(pipe, plane) \ 6561 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe)) 6562 6563#/* SKL new cursor registers */ 6564#define _CUR_BUF_CFG_A 0x7017c 6565#define _CUR_BUF_CFG_B 0x7117c 6566#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B) 6567 6568/* VBIOS regs */ 6569#define VGACNTRL _MMIO(0x71400) 6570# define VGA_DISP_DISABLE (1 << 31) 6571# define VGA_2X_MODE (1 << 30) 6572# define VGA_PIPE_B_SELECT (1 << 29) 6573 6574#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400) 6575 6576/* Ironlake */ 6577 6578#define CPU_VGACNTRL _MMIO(0x41000) 6579 6580#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030) 6581#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4) 6582#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */ 6583#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */ 6584#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */ 6585#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */ 6586#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */ 6587#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0) 6588#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0) 6589#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0) 6590#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0) 6591 6592/* refresh rate hardware control */ 6593#define RR_HW_CTL _MMIO(0x45300) 6594#define RR_HW_LOW_POWER_FRAMES_MASK 0xff 6595#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00 6596 6597#define FDI_PLL_BIOS_0 _MMIO(0x46000) 6598#define FDI_PLL_FB_CLOCK_MASK 0xff 6599#define FDI_PLL_BIOS_1 _MMIO(0x46004) 6600#define FDI_PLL_BIOS_2 _MMIO(0x46008) 6601#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c) 6602#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010) 6603#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014) 6604 6605#define PCH_3DCGDIS0 _MMIO(0x46020) 6606# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18) 6607# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1) 6608 6609#define PCH_3DCGDIS1 _MMIO(0x46024) 6610# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11) 6611 6612#define FDI_PLL_FREQ_CTL _MMIO(0x46030) 6613#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24) 6614#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00 6615#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff 6616 6617 6618#define _PIPEA_DATA_M1 0x60030 6619#define PIPE_DATA_M1_OFFSET 0 6620#define _PIPEA_DATA_N1 0x60034 6621#define PIPE_DATA_N1_OFFSET 0 6622 6623#define _PIPEA_DATA_M2 0x60038 6624#define PIPE_DATA_M2_OFFSET 0 6625#define _PIPEA_DATA_N2 0x6003c 6626#define PIPE_DATA_N2_OFFSET 0 6627 6628#define _PIPEA_LINK_M1 0x60040 6629#define PIPE_LINK_M1_OFFSET 0 6630#define _PIPEA_LINK_N1 0x60044 6631#define PIPE_LINK_N1_OFFSET 0 6632 6633#define _PIPEA_LINK_M2 0x60048 6634#define PIPE_LINK_M2_OFFSET 0 6635#define _PIPEA_LINK_N2 0x6004c 6636#define PIPE_LINK_N2_OFFSET 0 6637 6638/* PIPEB timing regs are same start from 0x61000 */ 6639 6640#define _PIPEB_DATA_M1 0x61030 6641#define _PIPEB_DATA_N1 0x61034 6642#define _PIPEB_DATA_M2 0x61038 6643#define _PIPEB_DATA_N2 0x6103c 6644#define _PIPEB_LINK_M1 0x61040 6645#define _PIPEB_LINK_N1 0x61044 6646#define _PIPEB_LINK_M2 0x61048 6647#define _PIPEB_LINK_N2 0x6104c 6648 6649#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1) 6650#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1) 6651#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2) 6652#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2) 6653#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1) 6654#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1) 6655#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2) 6656#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2) 6657 6658/* CPU panel fitter */ 6659/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */ 6660#define _PFA_CTL_1 0x68080 6661#define _PFB_CTL_1 0x68880 6662#define PF_ENABLE (1<<31) 6663#define PF_PIPE_SEL_MASK_IVB (3<<29) 6664#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29) 6665#define PF_FILTER_MASK (3<<23) 6666#define PF_FILTER_PROGRAMMED (0<<23) 6667#define PF_FILTER_MED_3x3 (1<<23) 6668#define PF_FILTER_EDGE_ENHANCE (2<<23) 6669#define PF_FILTER_EDGE_SOFTEN (3<<23) 6670#define _PFA_WIN_SZ 0x68074 6671#define _PFB_WIN_SZ 0x68874 6672#define _PFA_WIN_POS 0x68070 6673#define _PFB_WIN_POS 0x68870 6674#define _PFA_VSCALE 0x68084 6675#define _PFB_VSCALE 0x68884 6676#define _PFA_HSCALE 0x68090 6677#define _PFB_HSCALE 0x68890 6678 6679#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1) 6680#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ) 6681#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS) 6682#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE) 6683#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE) 6684 6685#define _PSA_CTL 0x68180 6686#define _PSB_CTL 0x68980 6687#define PS_ENABLE (1<<31) 6688#define _PSA_WIN_SZ 0x68174 6689#define _PSB_WIN_SZ 0x68974 6690#define _PSA_WIN_POS 0x68170 6691#define _PSB_WIN_POS 0x68970 6692 6693#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL) 6694#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ) 6695#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS) 6696 6697/* 6698 * Skylake scalers 6699 */ 6700#define _PS_1A_CTRL 0x68180 6701#define _PS_2A_CTRL 0x68280 6702#define _PS_1B_CTRL 0x68980 6703#define _PS_2B_CTRL 0x68A80 6704#define _PS_1C_CTRL 0x69180 6705#define PS_SCALER_EN (1 << 31) 6706#define PS_SCALER_MODE_MASK (3 << 28) 6707#define PS_SCALER_MODE_DYN (0 << 28) 6708#define PS_SCALER_MODE_HQ (1 << 28) 6709#define SKL_PS_SCALER_MODE_NV12 (2 << 28) 6710#define PS_SCALER_MODE_PLANAR (1 << 29) 6711#define PS_PLANE_SEL_MASK (7 << 25) 6712#define PS_PLANE_SEL(plane) (((plane) + 1) << 25) 6713#define PS_FILTER_MASK (3 << 23) 6714#define PS_FILTER_MEDIUM (0 << 23) 6715#define PS_FILTER_EDGE_ENHANCE (2 << 23) 6716#define PS_FILTER_BILINEAR (3 << 23) 6717#define PS_VERT3TAP (1 << 21) 6718#define PS_VERT_INT_INVERT_FIELD1 (0 << 20) 6719#define PS_VERT_INT_INVERT_FIELD0 (1 << 20) 6720#define PS_PWRUP_PROGRESS (1 << 17) 6721#define PS_V_FILTER_BYPASS (1 << 8) 6722#define PS_VADAPT_EN (1 << 7) 6723#define PS_VADAPT_MODE_MASK (3 << 5) 6724#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5) 6725#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5) 6726#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5) 6727 6728#define _PS_PWR_GATE_1A 0x68160 6729#define _PS_PWR_GATE_2A 0x68260 6730#define _PS_PWR_GATE_1B 0x68960 6731#define _PS_PWR_GATE_2B 0x68A60 6732#define _PS_PWR_GATE_1C 0x69160 6733#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31) 6734#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3) 6735#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3) 6736#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3) 6737#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3) 6738#define PS_PWR_GATE_SLPEN_8 0 6739#define PS_PWR_GATE_SLPEN_16 1 6740#define PS_PWR_GATE_SLPEN_24 2 6741#define PS_PWR_GATE_SLPEN_32 3 6742 6743#define _PS_WIN_POS_1A 0x68170 6744#define _PS_WIN_POS_2A 0x68270 6745#define _PS_WIN_POS_1B 0x68970 6746#define _PS_WIN_POS_2B 0x68A70 6747#define _PS_WIN_POS_1C 0x69170 6748 6749#define _PS_WIN_SZ_1A 0x68174 6750#define _PS_WIN_SZ_2A 0x68274 6751#define _PS_WIN_SZ_1B 0x68974 6752#define _PS_WIN_SZ_2B 0x68A74 6753#define _PS_WIN_SZ_1C 0x69174 6754 6755#define _PS_VSCALE_1A 0x68184 6756#define _PS_VSCALE_2A 0x68284 6757#define _PS_VSCALE_1B 0x68984 6758#define _PS_VSCALE_2B 0x68A84 6759#define _PS_VSCALE_1C 0x69184 6760 6761#define _PS_HSCALE_1A 0x68190 6762#define _PS_HSCALE_2A 0x68290 6763#define _PS_HSCALE_1B 0x68990 6764#define _PS_HSCALE_2B 0x68A90 6765#define _PS_HSCALE_1C 0x69190 6766 6767#define _PS_VPHASE_1A 0x68188 6768#define _PS_VPHASE_2A 0x68288 6769#define _PS_VPHASE_1B 0x68988 6770#define _PS_VPHASE_2B 0x68A88 6771#define _PS_VPHASE_1C 0x69188 6772 6773#define _PS_HPHASE_1A 0x68194 6774#define _PS_HPHASE_2A 0x68294 6775#define _PS_HPHASE_1B 0x68994 6776#define _PS_HPHASE_2B 0x68A94 6777#define _PS_HPHASE_1C 0x69194 6778 6779#define _PS_ECC_STAT_1A 0x681D0 6780#define _PS_ECC_STAT_2A 0x682D0 6781#define _PS_ECC_STAT_1B 0x689D0 6782#define _PS_ECC_STAT_2B 0x68AD0 6783#define _PS_ECC_STAT_1C 0x691D0 6784 6785#define _ID(id, a, b) ((a) + (id)*((b)-(a))) 6786#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \ 6787 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \ 6788 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL)) 6789#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \ 6790 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \ 6791 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B)) 6792#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \ 6793 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \ 6794 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B)) 6795#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \ 6796 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \ 6797 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B)) 6798#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \ 6799 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \ 6800 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B)) 6801#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \ 6802 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \ 6803 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B)) 6804#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \ 6805 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \ 6806 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B)) 6807#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \ 6808 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \ 6809 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B)) 6810#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \ 6811 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \ 6812 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)) 6813 6814/* legacy palette */ 6815#define _LGC_PALETTE_A 0x4a000 6816#define _LGC_PALETTE_B 0x4a800 6817#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4) 6818 6819#define _GAMMA_MODE_A 0x4a480 6820#define _GAMMA_MODE_B 0x4ac80 6821#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B) 6822#define GAMMA_MODE_MODE_MASK (3 << 0) 6823#define GAMMA_MODE_MODE_8BIT (0 << 0) 6824#define GAMMA_MODE_MODE_10BIT (1 << 0) 6825#define GAMMA_MODE_MODE_12BIT (2 << 0) 6826#define GAMMA_MODE_MODE_SPLIT (3 << 0) 6827 6828/* DMC/CSR */ 6829#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4) 6830#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0 6831#define CSR_HTP_ADDR_SKL 0x00500034 6832#define CSR_SSP_BASE _MMIO(0x8F074) 6833#define CSR_HTP_SKL _MMIO(0x8F004) 6834#define CSR_LAST_WRITE _MMIO(0x8F034) 6835#define CSR_LAST_WRITE_VALUE 0xc003b400 6836/* MMIO address range for CSR program (0x80000 - 0x82FFF) */ 6837#define CSR_MMIO_START_RANGE 0x80000 6838#define CSR_MMIO_END_RANGE 0x8FFFF 6839#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030) 6840#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C) 6841#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038) 6842 6843/* interrupts */ 6844#define DE_MASTER_IRQ_CONTROL (1 << 31) 6845#define DE_SPRITEB_FLIP_DONE (1 << 29) 6846#define DE_SPRITEA_FLIP_DONE (1 << 28) 6847#define DE_PLANEB_FLIP_DONE (1 << 27) 6848#define DE_PLANEA_FLIP_DONE (1 << 26) 6849#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane))) 6850#define DE_PCU_EVENT (1 << 25) 6851#define DE_GTT_FAULT (1 << 24) 6852#define DE_POISON (1 << 23) 6853#define DE_PERFORM_COUNTER (1 << 22) 6854#define DE_PCH_EVENT (1 << 21) 6855#define DE_AUX_CHANNEL_A (1 << 20) 6856#define DE_DP_A_HOTPLUG (1 << 19) 6857#define DE_GSE (1 << 18) 6858#define DE_PIPEB_VBLANK (1 << 15) 6859#define DE_PIPEB_EVEN_FIELD (1 << 14) 6860#define DE_PIPEB_ODD_FIELD (1 << 13) 6861#define DE_PIPEB_LINE_COMPARE (1 << 12) 6862#define DE_PIPEB_VSYNC (1 << 11) 6863#define DE_PIPEB_CRC_DONE (1 << 10) 6864#define DE_PIPEB_FIFO_UNDERRUN (1 << 8) 6865#define DE_PIPEA_VBLANK (1 << 7) 6866#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe))) 6867#define DE_PIPEA_EVEN_FIELD (1 << 6) 6868#define DE_PIPEA_ODD_FIELD (1 << 5) 6869#define DE_PIPEA_LINE_COMPARE (1 << 4) 6870#define DE_PIPEA_VSYNC (1 << 3) 6871#define DE_PIPEA_CRC_DONE (1 << 2) 6872#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe))) 6873#define DE_PIPEA_FIFO_UNDERRUN (1 << 0) 6874#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe))) 6875 6876/* More Ivybridge lolz */ 6877#define DE_ERR_INT_IVB (1<<30) 6878#define DE_GSE_IVB (1<<29) 6879#define DE_PCH_EVENT_IVB (1<<28) 6880#define DE_DP_A_HOTPLUG_IVB (1<<27) 6881#define DE_AUX_CHANNEL_A_IVB (1<<26) 6882#define DE_EDP_PSR_INT_HSW (1<<19) 6883#define DE_SPRITEC_FLIP_DONE_IVB (1<<14) 6884#define DE_PLANEC_FLIP_DONE_IVB (1<<13) 6885#define DE_PIPEC_VBLANK_IVB (1<<10) 6886#define DE_SPRITEB_FLIP_DONE_IVB (1<<9) 6887#define DE_PLANEB_FLIP_DONE_IVB (1<<8) 6888#define DE_PIPEB_VBLANK_IVB (1<<5) 6889#define DE_SPRITEA_FLIP_DONE_IVB (1<<4) 6890#define DE_PLANEA_FLIP_DONE_IVB (1<<3) 6891#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane))) 6892#define DE_PIPEA_VBLANK_IVB (1<<0) 6893#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5)) 6894 6895#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */ 6896#define MASTER_INTERRUPT_ENABLE (1<<31) 6897 6898#define DEISR _MMIO(0x44000) 6899#define DEIMR _MMIO(0x44004) 6900#define DEIIR _MMIO(0x44008) 6901#define DEIER _MMIO(0x4400c) 6902 6903#define GTISR _MMIO(0x44010) 6904#define GTIMR _MMIO(0x44014) 6905#define GTIIR _MMIO(0x44018) 6906#define GTIER _MMIO(0x4401c) 6907 6908#define GEN8_MASTER_IRQ _MMIO(0x44200) 6909#define GEN8_MASTER_IRQ_CONTROL (1<<31) 6910#define GEN8_PCU_IRQ (1<<30) 6911#define GEN8_DE_PCH_IRQ (1<<23) 6912#define GEN8_DE_MISC_IRQ (1<<22) 6913#define GEN8_DE_PORT_IRQ (1<<20) 6914#define GEN8_DE_PIPE_C_IRQ (1<<18) 6915#define GEN8_DE_PIPE_B_IRQ (1<<17) 6916#define GEN8_DE_PIPE_A_IRQ (1<<16) 6917#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe))) 6918#define GEN8_GT_VECS_IRQ (1<<6) 6919#define GEN8_GT_GUC_IRQ (1<<5) 6920#define GEN8_GT_PM_IRQ (1<<4) 6921#define GEN8_GT_VCS2_IRQ (1<<3) 6922#define GEN8_GT_VCS1_IRQ (1<<2) 6923#define GEN8_GT_BCS_IRQ (1<<1) 6924#define GEN8_GT_RCS_IRQ (1<<0) 6925 6926#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which))) 6927#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which))) 6928#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which))) 6929#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which))) 6930 6931#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31) 6932#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30) 6933#define GEN9_GUC_DISPLAY_EVENT (1<<29) 6934#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28) 6935#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27) 6936#define GEN9_GUC_DB_RING_EVENT (1<<26) 6937#define GEN9_GUC_DMA_DONE_EVENT (1<<25) 6938#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24) 6939#define GEN9_GUC_NOTIFICATION_EVENT (1<<23) 6940 6941#define GEN8_RCS_IRQ_SHIFT 0 6942#define GEN8_BCS_IRQ_SHIFT 16 6943#define GEN8_VCS1_IRQ_SHIFT 0 6944#define GEN8_VCS2_IRQ_SHIFT 16 6945#define GEN8_VECS_IRQ_SHIFT 0 6946#define GEN8_WD_IRQ_SHIFT 16 6947 6948#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe))) 6949#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe))) 6950#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe))) 6951#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe))) 6952#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31) 6953#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29) 6954#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28) 6955#define GEN8_PIPE_CURSOR_FAULT (1 << 10) 6956#define GEN8_PIPE_SPRITE_FAULT (1 << 9) 6957#define GEN8_PIPE_PRIMARY_FAULT (1 << 8) 6958#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5) 6959#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4) 6960#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2) 6961#define GEN8_PIPE_VSYNC (1 << 1) 6962#define GEN8_PIPE_VBLANK (1 << 0) 6963#define GEN9_PIPE_CURSOR_FAULT (1 << 11) 6964#define GEN9_PIPE_PLANE4_FAULT (1 << 10) 6965#define GEN9_PIPE_PLANE3_FAULT (1 << 9) 6966#define GEN9_PIPE_PLANE2_FAULT (1 << 8) 6967#define GEN9_PIPE_PLANE1_FAULT (1 << 7) 6968#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6) 6969#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5) 6970#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4) 6971#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3) 6972#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p))) 6973#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \ 6974 (GEN8_PIPE_CURSOR_FAULT | \ 6975 GEN8_PIPE_SPRITE_FAULT | \ 6976 GEN8_PIPE_PRIMARY_FAULT) 6977#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \ 6978 (GEN9_PIPE_CURSOR_FAULT | \ 6979 GEN9_PIPE_PLANE4_FAULT | \ 6980 GEN9_PIPE_PLANE3_FAULT | \ 6981 GEN9_PIPE_PLANE2_FAULT | \ 6982 GEN9_PIPE_PLANE1_FAULT) 6983 6984#define GEN8_DE_PORT_ISR _MMIO(0x44440) 6985#define GEN8_DE_PORT_IMR _MMIO(0x44444) 6986#define GEN8_DE_PORT_IIR _MMIO(0x44448) 6987#define GEN8_DE_PORT_IER _MMIO(0x4444c) 6988#define CNL_AUX_CHANNEL_F (1 << 28) 6989#define GEN9_AUX_CHANNEL_D (1 << 27) 6990#define GEN9_AUX_CHANNEL_C (1 << 26) 6991#define GEN9_AUX_CHANNEL_B (1 << 25) 6992#define BXT_DE_PORT_HP_DDIC (1 << 5) 6993#define BXT_DE_PORT_HP_DDIB (1 << 4) 6994#define BXT_DE_PORT_HP_DDIA (1 << 3) 6995#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \ 6996 BXT_DE_PORT_HP_DDIB | \ 6997 BXT_DE_PORT_HP_DDIC) 6998#define GEN8_PORT_DP_A_HOTPLUG (1 << 3) 6999#define BXT_DE_PORT_GMBUS (1 << 1) 7000#define GEN8_AUX_CHANNEL_A (1 << 0) 7001 7002#define GEN8_DE_MISC_ISR _MMIO(0x44460) 7003#define GEN8_DE_MISC_IMR _MMIO(0x44464) 7004#define GEN8_DE_MISC_IIR _MMIO(0x44468) 7005#define GEN8_DE_MISC_IER _MMIO(0x4446c) 7006#define GEN8_DE_MISC_GSE (1 << 27) 7007#define GEN8_DE_EDP_PSR (1 << 19) 7008 7009#define GEN8_PCU_ISR _MMIO(0x444e0) 7010#define GEN8_PCU_IMR _MMIO(0x444e4) 7011#define GEN8_PCU_IIR _MMIO(0x444e8) 7012#define GEN8_PCU_IER _MMIO(0x444ec) 7013 7014#define GEN11_GFX_MSTR_IRQ _MMIO(0x190010) 7015#define GEN11_MASTER_IRQ (1 << 31) 7016#define GEN11_PCU_IRQ (1 << 30) 7017#define GEN11_DISPLAY_IRQ (1 << 16) 7018#define GEN11_GT_DW_IRQ(x) (1 << (x)) 7019#define GEN11_GT_DW1_IRQ (1 << 1) 7020#define GEN11_GT_DW0_IRQ (1 << 0) 7021 7022#define GEN11_DISPLAY_INT_CTL _MMIO(0x44200) 7023#define GEN11_DISPLAY_IRQ_ENABLE (1 << 31) 7024#define GEN11_AUDIO_CODEC_IRQ (1 << 24) 7025#define GEN11_DE_PCH_IRQ (1 << 23) 7026#define GEN11_DE_MISC_IRQ (1 << 22) 7027#define GEN11_DE_PORT_IRQ (1 << 20) 7028#define GEN11_DE_PIPE_C (1 << 18) 7029#define GEN11_DE_PIPE_B (1 << 17) 7030#define GEN11_DE_PIPE_A (1 << 16) 7031 7032#define GEN11_GT_INTR_DW0 _MMIO(0x190018) 7033#define GEN11_CSME (31) 7034#define GEN11_GUNIT (28) 7035#define GEN11_GUC (25) 7036#define GEN11_WDPERF (20) 7037#define GEN11_KCR (19) 7038#define GEN11_GTPM (16) 7039#define GEN11_BCS (15) 7040#define GEN11_RCS0 (0) 7041 7042#define GEN11_GT_INTR_DW1 _MMIO(0x19001c) 7043#define GEN11_VECS(x) (31 - (x)) 7044#define GEN11_VCS(x) (x) 7045 7046#define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + (x * 4)) 7047 7048#define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060) 7049#define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064) 7050#define GEN11_INTR_DATA_VALID (1 << 31) 7051#define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16) 7052#define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20) 7053#define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff) 7054 7055#define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + (x * 4)) 7056 7057#define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070) 7058#define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074) 7059 7060#define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + (x * 4)) 7061 7062#define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030) 7063#define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034) 7064#define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038) 7065#define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c) 7066#define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040) 7067#define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044) 7068 7069#define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090) 7070#define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0) 7071#define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8) 7072#define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac) 7073#define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0) 7074#define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8) 7075#define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec) 7076#define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0) 7077#define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4) 7078 7079#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004) 7080/* Required on all Ironlake and Sandybridge according to the B-Spec. */ 7081#define ILK_ELPIN_409_SELECT (1 << 25) 7082#define ILK_DPARB_GATE (1<<22) 7083#define ILK_VSDPFD_FULL (1<<21) 7084#define FUSE_STRAP _MMIO(0x42014) 7085#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31) 7086#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30) 7087#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29) 7088#define IVB_PIPE_C_DISABLE (1 << 28) 7089#define ILK_HDCP_DISABLE (1 << 25) 7090#define ILK_eDP_A_DISABLE (1 << 24) 7091#define HSW_CDCLK_LIMIT (1 << 24) 7092#define ILK_DESKTOP (1 << 23) 7093 7094#define ILK_DSPCLK_GATE_D _MMIO(0x42020) 7095#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) 7096#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9) 7097#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8) 7098#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7) 7099#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5) 7100 7101#define IVB_CHICKEN3 _MMIO(0x4200c) 7102# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5) 7103# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2) 7104 7105#define CHICKEN_PAR1_1 _MMIO(0x42080) 7106#define SKL_DE_COMPRESSED_HASH_MODE (1 << 15) 7107#define DPA_MASK_VBLANK_SRD (1 << 15) 7108#define FORCE_ARB_IDLE_PLANES (1 << 14) 7109#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3) 7110 7111#define CHICKEN_PAR2_1 _MMIO(0x42090) 7112#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14) 7113 7114#define CHICKEN_MISC_2 _MMIO(0x42084) 7115#define CNL_COMP_PWR_DOWN (1 << 23) 7116#define GLK_CL2_PWR_DOWN (1 << 12) 7117#define GLK_CL1_PWR_DOWN (1 << 11) 7118#define GLK_CL0_PWR_DOWN (1 << 10) 7119 7120#define CHICKEN_MISC_4 _MMIO(0x4208c) 7121#define FBC_STRIDE_OVERRIDE (1 << 13) 7122#define FBC_STRIDE_MASK 0x1FFF 7123 7124#define _CHICKEN_PIPESL_1_A 0x420b0 7125#define _CHICKEN_PIPESL_1_B 0x420b4 7126#define HSW_FBCQ_DIS (1 << 22) 7127#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0) 7128#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B) 7129 7130#define CHICKEN_TRANS_A 0x420c0 7131#define CHICKEN_TRANS_B 0x420c4 7132#define CHICKEN_TRANS(trans) _MMIO_TRANS(trans, CHICKEN_TRANS_A, CHICKEN_TRANS_B) 7133#define VSC_DATA_SEL_SOFTWARE_CONTROL (1<<25) /* GLK and CNL+ */ 7134#define DDI_TRAINING_OVERRIDE_ENABLE (1<<19) 7135#define DDI_TRAINING_OVERRIDE_VALUE (1<<18) 7136#define DDIE_TRAINING_OVERRIDE_ENABLE (1<<17) /* CHICKEN_TRANS_A only */ 7137#define DDIE_TRAINING_OVERRIDE_VALUE (1<<16) /* CHICKEN_TRANS_A only */ 7138#define PSR2_ADD_VERTICAL_LINE_COUNT (1<<15) 7139#define PSR2_VSC_ENABLE_PROG_HEADER (1<<12) 7140 7141#define DISP_ARB_CTL _MMIO(0x45000) 7142#define DISP_FBC_MEMORY_WAKE (1<<31) 7143#define DISP_TILE_SURFACE_SWIZZLING (1<<13) 7144#define DISP_FBC_WM_DIS (1<<15) 7145#define DISP_ARB_CTL2 _MMIO(0x45004) 7146#define DISP_DATA_PARTITION_5_6 (1<<6) 7147#define DISP_IPC_ENABLE (1<<3) 7148#define DBUF_CTL _MMIO(0x45008) 7149#define DBUF_CTL_S1 _MMIO(0x45008) 7150#define DBUF_CTL_S2 _MMIO(0x44FE8) 7151#define DBUF_POWER_REQUEST (1<<31) 7152#define DBUF_POWER_STATE (1<<30) 7153#define GEN7_MSG_CTL _MMIO(0x45010) 7154#define WAIT_FOR_PCH_RESET_ACK (1<<1) 7155#define WAIT_FOR_PCH_FLR_ACK (1<<0) 7156#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408) 7157#define RESET_PCH_HANDSHAKE_ENABLE (1<<4) 7158 7159#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430) 7160#define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30) 7161#define MASK_WAKEMEM (1 << 13) 7162#define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7) 7163 7164#define SKL_DFSM _MMIO(0x51000) 7165#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23) 7166#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23) 7167#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23) 7168#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23) 7169#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23) 7170#define SKL_DFSM_PIPE_A_DISABLE (1 << 30) 7171#define SKL_DFSM_PIPE_B_DISABLE (1 << 21) 7172#define SKL_DFSM_PIPE_C_DISABLE (1 << 28) 7173 7174#define SKL_DSSM _MMIO(0x51004) 7175#define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31) 7176#define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29) 7177#define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29) 7178#define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29) 7179#define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29) 7180 7181#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0) 7182#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14) 7183 7184#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4) 7185#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8) 7186#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10) 7187 7188#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec) 7189#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248) 7190#define GEN8_CS_CHICKEN1 _MMIO(0x2580) 7191#define GEN9_PREEMPT_3D_OBJECT_LEVEL (1<<0) 7192#define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1)) 7193#define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0) 7194#define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1) 7195#define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0) 7196#define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1) 7197 7198/* GEN7 chicken */ 7199#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010) 7200# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26)) 7201# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14) 7202#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014) 7203# define GEN9_PBE_COMPRESSED_HASH_SELECTION (1<<13) 7204# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12) 7205# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8) 7206# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0) 7207 7208#define HIZ_CHICKEN _MMIO(0x7018) 7209# define CHV_HZ_8X8_MODE_IN_1X (1<<15) 7210# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3) 7211 7212#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308) 7213#define DISABLE_PIXEL_MASK_CAMMING (1<<14) 7214 7215#define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c) 7216 7217#define GEN7_L3SQCREG1 _MMIO(0xB010) 7218#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000 7219 7220#define GEN8_L3SQCREG1 _MMIO(0xB100) 7221/* 7222 * Note that on CHV the following has an off-by-one error wrt. to BSpec. 7223 * Using the formula in BSpec leads to a hang, while the formula here works 7224 * fine and matches the formulas for all other platforms. A BSpec change 7225 * request has been filed to clarify this. 7226 */ 7227#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19) 7228#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14) 7229#define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14)) 7230 7231#define GEN7_L3CNTLREG1 _MMIO(0xB01C) 7232#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C 7233#define GEN7_L3AGDIS (1<<19) 7234#define GEN7_L3CNTLREG2 _MMIO(0xB020) 7235#define GEN7_L3CNTLREG3 _MMIO(0xB024) 7236 7237#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030) 7238#define GEN7_WA_L3_CHICKEN_MODE 0x20000000 7239#define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114) 7240#define GEN11_I2M_WRITE_DISABLE (1 << 28) 7241 7242#define GEN7_L3SQCREG4 _MMIO(0xb034) 7243#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27) 7244 7245#define GEN8_L3SQCREG4 _MMIO(0xb118) 7246#define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6) 7247#define GEN8_LQSC_RO_PERF_DIS (1 << 27) 7248#define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21) 7249 7250/* GEN8 chicken */ 7251#define HDC_CHICKEN0 _MMIO(0x7300) 7252#define CNL_HDC_CHICKEN0 _MMIO(0xE5F0) 7253#define ICL_HDC_MODE _MMIO(0xE5F4) 7254#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15) 7255#define HDC_FENCE_DEST_SLM_DISABLE (1<<14) 7256#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11) 7257#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5) 7258#define HDC_FORCE_NON_COHERENT (1<<4) 7259#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10) 7260 7261#define GEN8_HDC_CHICKEN1 _MMIO(0x7304) 7262 7263/* GEN9 chicken */ 7264#define SLICE_ECO_CHICKEN0 _MMIO(0x7308) 7265#define PIXEL_MASK_CAMMING_DISABLE (1 << 14) 7266 7267#define GEN9_WM_CHICKEN3 _MMIO(0x5588) 7268#define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9) 7269 7270/* WaCatErrorRejectionIssue */ 7271#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030) 7272#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11) 7273 7274#define HSW_SCRATCH1 _MMIO(0xb038) 7275#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27) 7276 7277#define BDW_SCRATCH1 _MMIO(0xb11c) 7278#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2) 7279 7280/* PCH */ 7281 7282/* south display engine interrupt: IBX */ 7283#define SDE_AUDIO_POWER_D (1 << 27) 7284#define SDE_AUDIO_POWER_C (1 << 26) 7285#define SDE_AUDIO_POWER_B (1 << 25) 7286#define SDE_AUDIO_POWER_SHIFT (25) 7287#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT) 7288#define SDE_GMBUS (1 << 24) 7289#define SDE_AUDIO_HDCP_TRANSB (1 << 23) 7290#define SDE_AUDIO_HDCP_TRANSA (1 << 22) 7291#define SDE_AUDIO_HDCP_MASK (3 << 22) 7292#define SDE_AUDIO_TRANSB (1 << 21) 7293#define SDE_AUDIO_TRANSA (1 << 20) 7294#define SDE_AUDIO_TRANS_MASK (3 << 20) 7295#define SDE_POISON (1 << 19) 7296/* 18 reserved */ 7297#define SDE_FDI_RXB (1 << 17) 7298#define SDE_FDI_RXA (1 << 16) 7299#define SDE_FDI_MASK (3 << 16) 7300#define SDE_AUXD (1 << 15) 7301#define SDE_AUXC (1 << 14) 7302#define SDE_AUXB (1 << 13) 7303#define SDE_AUX_MASK (7 << 13) 7304/* 12 reserved */ 7305#define SDE_CRT_HOTPLUG (1 << 11) 7306#define SDE_PORTD_HOTPLUG (1 << 10) 7307#define SDE_PORTC_HOTPLUG (1 << 9) 7308#define SDE_PORTB_HOTPLUG (1 << 8) 7309#define SDE_SDVOB_HOTPLUG (1 << 6) 7310#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \ 7311 SDE_SDVOB_HOTPLUG | \ 7312 SDE_PORTB_HOTPLUG | \ 7313 SDE_PORTC_HOTPLUG | \ 7314 SDE_PORTD_HOTPLUG) 7315#define SDE_TRANSB_CRC_DONE (1 << 5) 7316#define SDE_TRANSB_CRC_ERR (1 << 4) 7317#define SDE_TRANSB_FIFO_UNDER (1 << 3) 7318#define SDE_TRANSA_CRC_DONE (1 << 2) 7319#define SDE_TRANSA_CRC_ERR (1 << 1) 7320#define SDE_TRANSA_FIFO_UNDER (1 << 0) 7321#define SDE_TRANS_MASK (0x3f) 7322 7323/* south display engine interrupt: CPT/PPT */ 7324#define SDE_AUDIO_POWER_D_CPT (1 << 31) 7325#define SDE_AUDIO_POWER_C_CPT (1 << 30) 7326#define SDE_AUDIO_POWER_B_CPT (1 << 29) 7327#define SDE_AUDIO_POWER_SHIFT_CPT 29 7328#define SDE_AUDIO_POWER_MASK_CPT (7 << 29) 7329#define SDE_AUXD_CPT (1 << 27) 7330#define SDE_AUXC_CPT (1 << 26) 7331#define SDE_AUXB_CPT (1 << 25) 7332#define SDE_AUX_MASK_CPT (7 << 25) 7333#define SDE_PORTE_HOTPLUG_SPT (1 << 25) 7334#define SDE_PORTA_HOTPLUG_SPT (1 << 24) 7335#define SDE_PORTD_HOTPLUG_CPT (1 << 23) 7336#define SDE_PORTC_HOTPLUG_CPT (1 << 22) 7337#define SDE_PORTB_HOTPLUG_CPT (1 << 21) 7338#define SDE_CRT_HOTPLUG_CPT (1 << 19) 7339#define SDE_SDVOB_HOTPLUG_CPT (1 << 18) 7340#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \ 7341 SDE_SDVOB_HOTPLUG_CPT | \ 7342 SDE_PORTD_HOTPLUG_CPT | \ 7343 SDE_PORTC_HOTPLUG_CPT | \ 7344 SDE_PORTB_HOTPLUG_CPT) 7345#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \ 7346 SDE_PORTD_HOTPLUG_CPT | \ 7347 SDE_PORTC_HOTPLUG_CPT | \ 7348 SDE_PORTB_HOTPLUG_CPT | \ 7349 SDE_PORTA_HOTPLUG_SPT) 7350#define SDE_GMBUS_CPT (1 << 17) 7351#define SDE_ERROR_CPT (1 << 16) 7352#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10) 7353#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9) 7354#define SDE_FDI_RXC_CPT (1 << 8) 7355#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6) 7356#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5) 7357#define SDE_FDI_RXB_CPT (1 << 4) 7358#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2) 7359#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1) 7360#define SDE_FDI_RXA_CPT (1 << 0) 7361#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \ 7362 SDE_AUDIO_CP_REQ_B_CPT | \ 7363 SDE_AUDIO_CP_REQ_A_CPT) 7364#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \ 7365 SDE_AUDIO_CP_CHG_B_CPT | \ 7366 SDE_AUDIO_CP_CHG_A_CPT) 7367#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \ 7368 SDE_FDI_RXB_CPT | \ 7369 SDE_FDI_RXA_CPT) 7370 7371#define SDEISR _MMIO(0xc4000) 7372#define SDEIMR _MMIO(0xc4004) 7373#define SDEIIR _MMIO(0xc4008) 7374#define SDEIER _MMIO(0xc400c) 7375 7376#define SERR_INT _MMIO(0xc4040) 7377#define SERR_INT_POISON (1<<31) 7378#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3)) 7379 7380/* digital port hotplug */ 7381#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */ 7382#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */ 7383#define BXT_DDIA_HPD_INVERT (1 << 27) 7384#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */ 7385#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */ 7386#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */ 7387#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */ 7388#define PORTD_HOTPLUG_ENABLE (1 << 20) 7389#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */ 7390#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */ 7391#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */ 7392#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */ 7393#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */ 7394#define PORTD_HOTPLUG_STATUS_MASK (3 << 16) 7395#define PORTD_HOTPLUG_NO_DETECT (0 << 16) 7396#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16) 7397#define PORTD_HOTPLUG_LONG_DETECT (2 << 16) 7398#define PORTC_HOTPLUG_ENABLE (1 << 12) 7399#define BXT_DDIC_HPD_INVERT (1 << 11) 7400#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */ 7401#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */ 7402#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */ 7403#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */ 7404#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */ 7405#define PORTC_HOTPLUG_STATUS_MASK (3 << 8) 7406#define PORTC_HOTPLUG_NO_DETECT (0 << 8) 7407#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8) 7408#define PORTC_HOTPLUG_LONG_DETECT (2 << 8) 7409#define PORTB_HOTPLUG_ENABLE (1 << 4) 7410#define BXT_DDIB_HPD_INVERT (1 << 3) 7411#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */ 7412#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */ 7413#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */ 7414#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */ 7415#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */ 7416#define PORTB_HOTPLUG_STATUS_MASK (3 << 0) 7417#define PORTB_HOTPLUG_NO_DETECT (0 << 0) 7418#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0) 7419#define PORTB_HOTPLUG_LONG_DETECT (2 << 0) 7420#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \ 7421 BXT_DDIB_HPD_INVERT | \ 7422 BXT_DDIC_HPD_INVERT) 7423 7424#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */ 7425#define PORTE_HOTPLUG_ENABLE (1 << 4) 7426#define PORTE_HOTPLUG_STATUS_MASK (3 << 0) 7427#define PORTE_HOTPLUG_NO_DETECT (0 << 0) 7428#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0) 7429#define PORTE_HOTPLUG_LONG_DETECT (2 << 0) 7430 7431#define PCH_GPIOA _MMIO(0xc5010) 7432#define PCH_GPIOB _MMIO(0xc5014) 7433#define PCH_GPIOC _MMIO(0xc5018) 7434#define PCH_GPIOD _MMIO(0xc501c) 7435#define PCH_GPIOE _MMIO(0xc5020) 7436#define PCH_GPIOF _MMIO(0xc5024) 7437 7438#define PCH_GMBUS0 _MMIO(0xc5100) 7439#define PCH_GMBUS1 _MMIO(0xc5104) 7440#define PCH_GMBUS2 _MMIO(0xc5108) 7441#define PCH_GMBUS3 _MMIO(0xc510c) 7442#define PCH_GMBUS4 _MMIO(0xc5110) 7443#define PCH_GMBUS5 _MMIO(0xc5120) 7444 7445#define _PCH_DPLL_A 0xc6014 7446#define _PCH_DPLL_B 0xc6018 7447#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B) 7448 7449#define _PCH_FPA0 0xc6040 7450#define FP_CB_TUNE (0x3<<22) 7451#define _PCH_FPA1 0xc6044 7452#define _PCH_FPB0 0xc6048 7453#define _PCH_FPB1 0xc604c 7454#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0) 7455#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1) 7456 7457#define PCH_DPLL_TEST _MMIO(0xc606c) 7458 7459#define PCH_DREF_CONTROL _MMIO(0xC6200) 7460#define DREF_CONTROL_MASK 0x7fc3 7461#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13) 7462#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13) 7463#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13) 7464#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13) 7465#define DREF_SSC_SOURCE_DISABLE (0<<11) 7466#define DREF_SSC_SOURCE_ENABLE (2<<11) 7467#define DREF_SSC_SOURCE_MASK (3<<11) 7468#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9) 7469#define DREF_NONSPREAD_CK505_ENABLE (1<<9) 7470#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9) 7471#define DREF_NONSPREAD_SOURCE_MASK (3<<9) 7472#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7) 7473#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7) 7474#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7) 7475#define DREF_SSC4_DOWNSPREAD (0<<6) 7476#define DREF_SSC4_CENTERSPREAD (1<<6) 7477#define DREF_SSC1_DISABLE (0<<1) 7478#define DREF_SSC1_ENABLE (1<<1) 7479#define DREF_SSC4_DISABLE (0) 7480#define DREF_SSC4_ENABLE (1) 7481 7482#define PCH_RAWCLK_FREQ _MMIO(0xc6204) 7483#define FDL_TP1_TIMER_SHIFT 12 7484#define FDL_TP1_TIMER_MASK (3<<12) 7485#define FDL_TP2_TIMER_SHIFT 10 7486#define FDL_TP2_TIMER_MASK (3<<10) 7487#define RAWCLK_FREQ_MASK 0x3ff 7488#define CNP_RAWCLK_DIV_MASK (0x3ff << 16) 7489#define CNP_RAWCLK_DIV(div) ((div) << 16) 7490#define CNP_RAWCLK_FRAC_MASK (0xf << 26) 7491#define CNP_RAWCLK_FRAC(frac) ((frac) << 26) 7492#define ICP_RAWCLK_DEN(den) ((den) << 26) 7493#define ICP_RAWCLK_NUM(num) ((num) << 11) 7494 7495#define PCH_DPLL_TMR_CFG _MMIO(0xc6208) 7496 7497#define PCH_SSC4_PARMS _MMIO(0xc6210) 7498#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214) 7499 7500#define PCH_DPLL_SEL _MMIO(0xc7000) 7501#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4)) 7502#define TRANS_DPLLA_SEL(pipe) 0 7503#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3)) 7504 7505/* transcoder */ 7506 7507#define _PCH_TRANS_HTOTAL_A 0xe0000 7508#define TRANS_HTOTAL_SHIFT 16 7509#define TRANS_HACTIVE_SHIFT 0 7510#define _PCH_TRANS_HBLANK_A 0xe0004 7511#define TRANS_HBLANK_END_SHIFT 16 7512#define TRANS_HBLANK_START_SHIFT 0 7513#define _PCH_TRANS_HSYNC_A 0xe0008 7514#define TRANS_HSYNC_END_SHIFT 16 7515#define TRANS_HSYNC_START_SHIFT 0 7516#define _PCH_TRANS_VTOTAL_A 0xe000c 7517#define TRANS_VTOTAL_SHIFT 16 7518#define TRANS_VACTIVE_SHIFT 0 7519#define _PCH_TRANS_VBLANK_A 0xe0010 7520#define TRANS_VBLANK_END_SHIFT 16 7521#define TRANS_VBLANK_START_SHIFT 0 7522#define _PCH_TRANS_VSYNC_A 0xe0014 7523#define TRANS_VSYNC_END_SHIFT 16 7524#define TRANS_VSYNC_START_SHIFT 0 7525#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028 7526 7527#define _PCH_TRANSA_DATA_M1 0xe0030 7528#define _PCH_TRANSA_DATA_N1 0xe0034 7529#define _PCH_TRANSA_DATA_M2 0xe0038 7530#define _PCH_TRANSA_DATA_N2 0xe003c 7531#define _PCH_TRANSA_LINK_M1 0xe0040 7532#define _PCH_TRANSA_LINK_N1 0xe0044 7533#define _PCH_TRANSA_LINK_M2 0xe0048 7534#define _PCH_TRANSA_LINK_N2 0xe004c 7535 7536/* Per-transcoder DIP controls (PCH) */ 7537#define _VIDEO_DIP_CTL_A 0xe0200 7538#define _VIDEO_DIP_DATA_A 0xe0208 7539#define _VIDEO_DIP_GCP_A 0xe0210 7540#define GCP_COLOR_INDICATION (1 << 2) 7541#define GCP_DEFAULT_PHASE_ENABLE (1 << 1) 7542#define GCP_AV_MUTE (1 << 0) 7543 7544#define _VIDEO_DIP_CTL_B 0xe1200 7545#define _VIDEO_DIP_DATA_B 0xe1208 7546#define _VIDEO_DIP_GCP_B 0xe1210 7547 7548#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B) 7549#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B) 7550#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B) 7551 7552/* Per-transcoder DIP controls (VLV) */ 7553#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200) 7554#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208) 7555#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210) 7556 7557#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170) 7558#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174) 7559#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178) 7560 7561#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0) 7562#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4) 7563#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8) 7564 7565#define VLV_TVIDEO_DIP_CTL(pipe) \ 7566 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \ 7567 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C) 7568#define VLV_TVIDEO_DIP_DATA(pipe) \ 7569 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \ 7570 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C) 7571#define VLV_TVIDEO_DIP_GCP(pipe) \ 7572 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \ 7573 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C) 7574 7575/* Haswell DIP controls */ 7576 7577#define _HSW_VIDEO_DIP_CTL_A 0x60200 7578#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220 7579#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260 7580#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0 7581#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0 7582#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320 7583#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240 7584#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280 7585#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0 7586#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300 7587#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344 7588#define _HSW_VIDEO_DIP_GCP_A 0x60210 7589 7590#define _HSW_VIDEO_DIP_CTL_B 0x61200 7591#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220 7592#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260 7593#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0 7594#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0 7595#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320 7596#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240 7597#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280 7598#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0 7599#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300 7600#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344 7601#define _HSW_VIDEO_DIP_GCP_B 0x61210 7602 7603#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A) 7604#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4) 7605#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4) 7606#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4) 7607#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A) 7608#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4) 7609 7610#define _HSW_STEREO_3D_CTL_A 0x70020 7611#define S3D_ENABLE (1<<31) 7612#define _HSW_STEREO_3D_CTL_B 0x71020 7613 7614#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A) 7615 7616#define _PCH_TRANS_HTOTAL_B 0xe1000 7617#define _PCH_TRANS_HBLANK_B 0xe1004 7618#define _PCH_TRANS_HSYNC_B 0xe1008 7619#define _PCH_TRANS_VTOTAL_B 0xe100c 7620#define _PCH_TRANS_VBLANK_B 0xe1010 7621#define _PCH_TRANS_VSYNC_B 0xe1014 7622#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028 7623 7624#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B) 7625#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B) 7626#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B) 7627#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B) 7628#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B) 7629#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B) 7630#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B) 7631 7632#define _PCH_TRANSB_DATA_M1 0xe1030 7633#define _PCH_TRANSB_DATA_N1 0xe1034 7634#define _PCH_TRANSB_DATA_M2 0xe1038 7635#define _PCH_TRANSB_DATA_N2 0xe103c 7636#define _PCH_TRANSB_LINK_M1 0xe1040 7637#define _PCH_TRANSB_LINK_N1 0xe1044 7638#define _PCH_TRANSB_LINK_M2 0xe1048 7639#define _PCH_TRANSB_LINK_N2 0xe104c 7640 7641#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1) 7642#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1) 7643#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2) 7644#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2) 7645#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1) 7646#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1) 7647#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2) 7648#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2) 7649 7650#define _PCH_TRANSACONF 0xf0008 7651#define _PCH_TRANSBCONF 0xf1008 7652#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF) 7653#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */ 7654#define TRANS_DISABLE (0<<31) 7655#define TRANS_ENABLE (1<<31) 7656#define TRANS_STATE_MASK (1<<30) 7657#define TRANS_STATE_DISABLE (0<<30) 7658#define TRANS_STATE_ENABLE (1<<30) 7659#define TRANS_FSYNC_DELAY_HB1 (0<<27) 7660#define TRANS_FSYNC_DELAY_HB2 (1<<27) 7661#define TRANS_FSYNC_DELAY_HB3 (2<<27) 7662#define TRANS_FSYNC_DELAY_HB4 (3<<27) 7663#define TRANS_INTERLACE_MASK (7<<21) 7664#define TRANS_PROGRESSIVE (0<<21) 7665#define TRANS_INTERLACED (3<<21) 7666#define TRANS_LEGACY_INTERLACED_ILK (2<<21) 7667#define TRANS_8BPC (0<<5) 7668#define TRANS_10BPC (1<<5) 7669#define TRANS_6BPC (2<<5) 7670#define TRANS_12BPC (3<<5) 7671 7672#define _TRANSA_CHICKEN1 0xf0060 7673#define _TRANSB_CHICKEN1 0xf1060 7674#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1) 7675#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10) 7676#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4) 7677#define _TRANSA_CHICKEN2 0xf0064 7678#define _TRANSB_CHICKEN2 0xf1064 7679#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2) 7680#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31) 7681#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29) 7682#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27) 7683#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26) 7684#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25) 7685 7686#define SOUTH_CHICKEN1 _MMIO(0xc2000) 7687#define FDIA_PHASE_SYNC_SHIFT_OVR 19 7688#define FDIA_PHASE_SYNC_SHIFT_EN 18 7689#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2))) 7690#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2))) 7691#define FDI_BC_BIFURCATION_SELECT (1 << 12) 7692#define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8) 7693#define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8) 7694#define SPT_PWM_GRANULARITY (1<<0) 7695#define SOUTH_CHICKEN2 _MMIO(0xc2004) 7696#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13) 7697#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12) 7698#define LPT_PWM_GRANULARITY (1<<5) 7699#define DPLS_EDP_PPS_FIX_DIS (1<<0) 7700 7701#define _FDI_RXA_CHICKEN 0xc200c 7702#define _FDI_RXB_CHICKEN 0xc2010 7703#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1) 7704#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0) 7705#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN) 7706 7707#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020) 7708#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1<<31) 7709#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30) 7710#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29) 7711#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14) 7712#define CNP_PWM_CGE_GATING_DISABLE (1<<13) 7713#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12) 7714 7715/* CPU: FDI_TX */ 7716#define _FDI_TXA_CTL 0x60100 7717#define _FDI_TXB_CTL 0x61100 7718#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL) 7719#define FDI_TX_DISABLE (0<<31) 7720#define FDI_TX_ENABLE (1<<31) 7721#define FDI_LINK_TRAIN_PATTERN_1 (0<<28) 7722#define FDI_LINK_TRAIN_PATTERN_2 (1<<28) 7723#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28) 7724#define FDI_LINK_TRAIN_NONE (3<<28) 7725#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25) 7726#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25) 7727#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25) 7728#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25) 7729#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22) 7730#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22) 7731#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22) 7732#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22) 7733/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level. 7734 SNB has different settings. */ 7735/* SNB A-stepping */ 7736#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) 7737#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) 7738#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) 7739#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) 7740/* SNB B-stepping */ 7741#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22) 7742#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22) 7743#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22) 7744#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22) 7745#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22) 7746#define FDI_DP_PORT_WIDTH_SHIFT 19 7747#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT) 7748#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT) 7749#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18) 7750/* Ironlake: hardwired to 1 */ 7751#define FDI_TX_PLL_ENABLE (1<<14) 7752 7753/* Ivybridge has different bits for lolz */ 7754#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8) 7755#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8) 7756#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8) 7757#define FDI_LINK_TRAIN_NONE_IVB (3<<8) 7758 7759/* both Tx and Rx */ 7760#define FDI_COMPOSITE_SYNC (1<<11) 7761#define FDI_LINK_TRAIN_AUTO (1<<10) 7762#define FDI_SCRAMBLING_ENABLE (0<<7) 7763#define FDI_SCRAMBLING_DISABLE (1<<7) 7764 7765/* FDI_RX, FDI_X is hard-wired to Transcoder_X */ 7766#define _FDI_RXA_CTL 0xf000c 7767#define _FDI_RXB_CTL 0xf100c 7768#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL) 7769#define FDI_RX_ENABLE (1<<31) 7770/* train, dp width same as FDI_TX */ 7771#define FDI_FS_ERRC_ENABLE (1<<27) 7772#define FDI_FE_ERRC_ENABLE (1<<26) 7773#define FDI_RX_POLARITY_REVERSED_LPT (1<<16) 7774#define FDI_8BPC (0<<16) 7775#define FDI_10BPC (1<<16) 7776#define FDI_6BPC (2<<16) 7777#define FDI_12BPC (3<<16) 7778#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15) 7779#define FDI_DMI_LINK_REVERSE_MASK (1<<14) 7780#define FDI_RX_PLL_ENABLE (1<<13) 7781#define FDI_FS_ERR_CORRECT_ENABLE (1<<11) 7782#define FDI_FE_ERR_CORRECT_ENABLE (1<<10) 7783#define FDI_FS_ERR_REPORT_ENABLE (1<<9) 7784#define FDI_FE_ERR_REPORT_ENABLE (1<<8) 7785#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6) 7786#define FDI_PCDCLK (1<<4) 7787/* CPT */ 7788#define FDI_AUTO_TRAINING (1<<10) 7789#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8) 7790#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8) 7791#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8) 7792#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8) 7793#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8) 7794 7795#define _FDI_RXA_MISC 0xf0010 7796#define _FDI_RXB_MISC 0xf1010 7797#define FDI_RX_PWRDN_LANE1_MASK (3<<26) 7798#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26) 7799#define FDI_RX_PWRDN_LANE0_MASK (3<<24) 7800#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24) 7801#define FDI_RX_TP1_TO_TP2_48 (2<<20) 7802#define FDI_RX_TP1_TO_TP2_64 (3<<20) 7803#define FDI_RX_FDI_DELAY_90 (0x90<<0) 7804#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC) 7805 7806#define _FDI_RXA_TUSIZE1 0xf0030 7807#define _FDI_RXA_TUSIZE2 0xf0038 7808#define _FDI_RXB_TUSIZE1 0xf1030 7809#define _FDI_RXB_TUSIZE2 0xf1038 7810#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1) 7811#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2) 7812 7813/* FDI_RX interrupt register format */ 7814#define FDI_RX_INTER_LANE_ALIGN (1<<10) 7815#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */ 7816#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */ 7817#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7) 7818#define FDI_RX_FS_CODE_ERR (1<<6) 7819#define FDI_RX_FE_CODE_ERR (1<<5) 7820#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4) 7821#define FDI_RX_HDCP_LINK_FAIL (1<<3) 7822#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2) 7823#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1) 7824#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0) 7825 7826#define _FDI_RXA_IIR 0xf0014 7827#define _FDI_RXA_IMR 0xf0018 7828#define _FDI_RXB_IIR 0xf1014 7829#define _FDI_RXB_IMR 0xf1018 7830#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR) 7831#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR) 7832 7833#define FDI_PLL_CTL_1 _MMIO(0xfe000) 7834#define FDI_PLL_CTL_2 _MMIO(0xfe004) 7835 7836#define PCH_LVDS _MMIO(0xe1180) 7837#define LVDS_DETECTED (1 << 1) 7838 7839#define _PCH_DP_B 0xe4100 7840#define PCH_DP_B _MMIO(_PCH_DP_B) 7841#define _PCH_DPB_AUX_CH_CTL 0xe4110 7842#define _PCH_DPB_AUX_CH_DATA1 0xe4114 7843#define _PCH_DPB_AUX_CH_DATA2 0xe4118 7844#define _PCH_DPB_AUX_CH_DATA3 0xe411c 7845#define _PCH_DPB_AUX_CH_DATA4 0xe4120 7846#define _PCH_DPB_AUX_CH_DATA5 0xe4124 7847 7848#define _PCH_DP_C 0xe4200 7849#define PCH_DP_C _MMIO(_PCH_DP_C) 7850#define _PCH_DPC_AUX_CH_CTL 0xe4210 7851#define _PCH_DPC_AUX_CH_DATA1 0xe4214 7852#define _PCH_DPC_AUX_CH_DATA2 0xe4218 7853#define _PCH_DPC_AUX_CH_DATA3 0xe421c 7854#define _PCH_DPC_AUX_CH_DATA4 0xe4220 7855#define _PCH_DPC_AUX_CH_DATA5 0xe4224 7856 7857#define _PCH_DP_D 0xe4300 7858#define PCH_DP_D _MMIO(_PCH_DP_D) 7859#define _PCH_DPD_AUX_CH_CTL 0xe4310 7860#define _PCH_DPD_AUX_CH_DATA1 0xe4314 7861#define _PCH_DPD_AUX_CH_DATA2 0xe4318 7862#define _PCH_DPD_AUX_CH_DATA3 0xe431c 7863#define _PCH_DPD_AUX_CH_DATA4 0xe4320 7864#define _PCH_DPD_AUX_CH_DATA5 0xe4324 7865 7866#define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL) 7867#define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */ 7868 7869/* CPT */ 7870#define PORT_TRANS_A_SEL_CPT 0 7871#define PORT_TRANS_B_SEL_CPT (1<<29) 7872#define PORT_TRANS_C_SEL_CPT (2<<29) 7873#define PORT_TRANS_SEL_MASK (3<<29) 7874#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29) 7875#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30) 7876#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29) 7877#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24) 7878#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16) 7879 7880#define _TRANS_DP_CTL_A 0xe0300 7881#define _TRANS_DP_CTL_B 0xe1300 7882#define _TRANS_DP_CTL_C 0xe2300 7883#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B) 7884#define TRANS_DP_OUTPUT_ENABLE (1<<31) 7885#define TRANS_DP_PORT_SEL_B (0<<29) 7886#define TRANS_DP_PORT_SEL_C (1<<29) 7887#define TRANS_DP_PORT_SEL_D (2<<29) 7888#define TRANS_DP_PORT_SEL_NONE (3<<29) 7889#define TRANS_DP_PORT_SEL_MASK (3<<29) 7890#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B) 7891#define TRANS_DP_AUDIO_ONLY (1<<26) 7892#define TRANS_DP_ENH_FRAMING (1<<18) 7893#define TRANS_DP_8BPC (0<<9) 7894#define TRANS_DP_10BPC (1<<9) 7895#define TRANS_DP_6BPC (2<<9) 7896#define TRANS_DP_12BPC (3<<9) 7897#define TRANS_DP_BPC_MASK (3<<9) 7898#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4) 7899#define TRANS_DP_VSYNC_ACTIVE_LOW 0 7900#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3) 7901#define TRANS_DP_HSYNC_ACTIVE_LOW 0 7902#define TRANS_DP_SYNC_MASK (3<<3) 7903 7904/* SNB eDP training params */ 7905/* SNB A-stepping */ 7906#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) 7907#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) 7908#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) 7909#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) 7910/* SNB B-stepping */ 7911#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22) 7912#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22) 7913#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22) 7914#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22) 7915#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22) 7916#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22) 7917 7918/* IVB */ 7919#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22) 7920#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22) 7921#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22) 7922#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22) 7923#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22) 7924#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22) 7925#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22) 7926 7927/* legacy values */ 7928#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22) 7929#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22) 7930#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22) 7931#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22) 7932#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22) 7933 7934#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22) 7935 7936#define VLV_PMWGICZ _MMIO(0x1300a4) 7937 7938#define RC6_LOCATION _MMIO(0xD40) 7939#define RC6_CTX_IN_DRAM (1 << 0) 7940#define RC6_CTX_BASE _MMIO(0xD48) 7941#define RC6_CTX_BASE_MASK 0xFFFFFFF0 7942#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054) 7943#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054) 7944#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054) 7945#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054) 7946#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054) 7947#define IDLE_TIME_MASK 0xFFFFF 7948#define FORCEWAKE _MMIO(0xA18C) 7949#define FORCEWAKE_VLV _MMIO(0x1300b0) 7950#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4) 7951#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8) 7952#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc) 7953#define FORCEWAKE_ACK_HSW _MMIO(0x130044) 7954#define FORCEWAKE_ACK _MMIO(0x130090) 7955#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090) 7956#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25) 7957#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24) 7958#define VLV_GTLC_ALLOWWAKEREQ (1 << 0) 7959 7960#define VLV_GTLC_PW_STATUS _MMIO(0x130094) 7961#define VLV_GTLC_ALLOWWAKEACK (1 << 0) 7962#define VLV_GTLC_ALLOWWAKEERR (1 << 1) 7963#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5) 7964#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7) 7965#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */ 7966#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270) 7967#define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4) 7968#define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4) 7969#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278) 7970#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188) 7971#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88) 7972#define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4) 7973#define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4) 7974#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84) 7975#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044) 7976#define FORCEWAKE_KERNEL BIT(0) 7977#define FORCEWAKE_USER BIT(1) 7978#define FORCEWAKE_KERNEL_FALLBACK BIT(15) 7979#define FORCEWAKE_MT_ACK _MMIO(0x130040) 7980#define ECOBUS _MMIO(0xa180) 7981#define FORCEWAKE_MT_ENABLE (1<<5) 7982#define VLV_SPAREG2H _MMIO(0xA194) 7983#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0) 7984#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0) 7985#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1) 7986 7987#define GTFIFODBG _MMIO(0x120000) 7988#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20) 7989#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13) 7990#define GT_FIFO_SBDROPERR (1<<6) 7991#define GT_FIFO_BLOBDROPERR (1<<5) 7992#define GT_FIFO_SB_READ_ABORTERR (1<<4) 7993#define GT_FIFO_DROPERR (1<<3) 7994#define GT_FIFO_OVFERR (1<<2) 7995#define GT_FIFO_IAWRERR (1<<1) 7996#define GT_FIFO_IARDERR (1<<0) 7997 7998#define GTFIFOCTL _MMIO(0x120008) 7999#define GT_FIFO_FREE_ENTRIES_MASK 0x7f 8000#define GT_FIFO_NUM_RESERVED_ENTRIES 20 8001#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12) 8002#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11) 8003 8004#define HSW_IDICR _MMIO(0x9008) 8005#define IDIHASHMSK(x) (((x) & 0x3f) << 16) 8006#define HSW_EDRAM_CAP _MMIO(0x120010) 8007#define EDRAM_ENABLED 0x1 8008#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf) 8009#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7) 8010#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3) 8011 8012#define GEN6_UCGCTL1 _MMIO(0x9400) 8013# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22) 8014# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16) 8015# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5) 8016# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7) 8017 8018#define GEN6_UCGCTL2 _MMIO(0x9404) 8019# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31) 8020# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30) 8021# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22) 8022# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13) 8023# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12) 8024# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11) 8025 8026#define GEN6_UCGCTL3 _MMIO(0x9408) 8027# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20) 8028 8029#define GEN7_UCGCTL4 _MMIO(0x940c) 8030#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25) 8031#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14) 8032 8033#define GEN6_RCGCTL1 _MMIO(0x9410) 8034#define GEN6_RCGCTL2 _MMIO(0x9414) 8035#define GEN6_RSTCTL _MMIO(0x9420) 8036 8037#define GEN8_UCGCTL6 _MMIO(0x9430) 8038#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24) 8039#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14) 8040#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28) 8041 8042#define GEN6_GFXPAUSE _MMIO(0xA000) 8043#define GEN6_RPNSWREQ _MMIO(0xA008) 8044#define GEN6_TURBO_DISABLE (1<<31) 8045#define GEN6_FREQUENCY(x) ((x)<<25) 8046#define HSW_FREQUENCY(x) ((x)<<24) 8047#define GEN9_FREQUENCY(x) ((x)<<23) 8048#define GEN6_OFFSET(x) ((x)<<19) 8049#define GEN6_AGGRESSIVE_TURBO (0<<15) 8050#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C) 8051#define GEN6_RC_CONTROL _MMIO(0xA090) 8052#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16) 8053#define GEN6_RC_CTL_RC6p_ENABLE (1<<17) 8054#define GEN6_RC_CTL_RC6_ENABLE (1<<18) 8055#define GEN6_RC_CTL_RC1e_ENABLE (1<<20) 8056#define GEN6_RC_CTL_RC7_ENABLE (1<<22) 8057#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24) 8058#define GEN7_RC_CTL_TO_MODE (1<<28) 8059#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27) 8060#define GEN6_RC_CTL_HW_ENABLE (1<<31) 8061#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010) 8062#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014) 8063#define GEN6_RPSTAT1 _MMIO(0xA01C) 8064#define GEN6_CAGF_SHIFT 8 8065#define HSW_CAGF_SHIFT 7 8066#define GEN9_CAGF_SHIFT 23 8067#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT) 8068#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT) 8069#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT) 8070#define GEN6_RP_CONTROL _MMIO(0xA024) 8071#define GEN6_RP_MEDIA_TURBO (1<<11) 8072#define GEN6_RP_MEDIA_MODE_MASK (3<<9) 8073#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9) 8074#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9) 8075#define GEN6_RP_MEDIA_HW_MODE (1<<9) 8076#define GEN6_RP_MEDIA_SW_MODE (0<<9) 8077#define GEN6_RP_MEDIA_IS_GFX (1<<8) 8078#define GEN6_RP_ENABLE (1<<7) 8079#define GEN6_RP_UP_IDLE_MIN (0x1<<3) 8080#define GEN6_RP_UP_BUSY_AVG (0x2<<3) 8081#define GEN6_RP_UP_BUSY_CONT (0x4<<3) 8082#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0) 8083#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0) 8084#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C) 8085#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030) 8086#define GEN6_RP_CUR_UP_EI _MMIO(0xA050) 8087#define GEN6_RP_EI_MASK 0xffffff 8088#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK 8089#define GEN6_RP_CUR_UP _MMIO(0xA054) 8090#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK 8091#define GEN6_RP_PREV_UP _MMIO(0xA058) 8092#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C) 8093#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK 8094#define GEN6_RP_CUR_DOWN _MMIO(0xA060) 8095#define GEN6_RP_PREV_DOWN _MMIO(0xA064) 8096#define GEN6_RP_UP_EI _MMIO(0xA068) 8097#define GEN6_RP_DOWN_EI _MMIO(0xA06C) 8098#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070) 8099#define GEN6_RPDEUHWTC _MMIO(0xA080) 8100#define GEN6_RPDEUC _MMIO(0xA084) 8101#define GEN6_RPDEUCSW _MMIO(0xA088) 8102#define GEN6_RC_STATE _MMIO(0xA094) 8103#define RC_SW_TARGET_STATE_SHIFT 16 8104#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT) 8105#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098) 8106#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C) 8107#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0) 8108#define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0) 8109#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8) 8110#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC) 8111#define GEN6_RC_SLEEP _MMIO(0xA0B0) 8112#define GEN6_RCUBMABDTMR _MMIO(0xA0B0) 8113#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4) 8114#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8) 8115#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC) 8116#define VLV_RCEDATA _MMIO(0xA0BC) 8117#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0) 8118#define GEN6_PMINTRMSK _MMIO(0xA168) 8119#define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1<<31) 8120#define ARAT_EXPIRED_INTRMSK (1<<9) 8121#define GEN8_MISC_CTRL0 _MMIO(0xA180) 8122#define VLV_PWRDWNUPCTL _MMIO(0xA294) 8123#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4) 8124#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8) 8125#define GEN9_PG_ENABLE _MMIO(0xA210) 8126#define GEN9_RENDER_PG_ENABLE (1<<0) 8127#define GEN9_MEDIA_PG_ENABLE (1<<1) 8128#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248) 8129#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250) 8130#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C) 8131 8132#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C) 8133#define PIXEL_OVERLAP_CNT_MASK (3 << 30) 8134#define PIXEL_OVERLAP_CNT_SHIFT 30 8135 8136#define GEN6_PMISR _MMIO(0x44020) 8137#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */ 8138#define GEN6_PMIIR _MMIO(0x44028) 8139#define GEN6_PMIER _MMIO(0x4402C) 8140#define GEN6_PM_MBOX_EVENT (1<<25) 8141#define GEN6_PM_THERMAL_EVENT (1<<24) 8142#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6) 8143#define GEN6_PM_RP_UP_THRESHOLD (1<<5) 8144#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4) 8145#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2) 8146#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1) 8147#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \ 8148 GEN6_PM_RP_DOWN_THRESHOLD | \ 8149 GEN6_PM_RP_DOWN_TIMEOUT) 8150 8151#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4) 8152#define GEN7_GT_SCRATCH_REG_NUM 8 8153 8154#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098) 8155#define VLV_GFX_CLK_STATUS_BIT (1<<3) 8156#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2) 8157 8158#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104) 8159#define VLV_COUNTER_CONTROL _MMIO(0x138104) 8160#define VLV_COUNT_RANGE_HIGH (1<<15) 8161#define VLV_MEDIA_RC0_COUNT_EN (1<<5) 8162#define VLV_RENDER_RC0_COUNT_EN (1<<4) 8163#define VLV_MEDIA_RC6_COUNT_EN (1<<1) 8164#define VLV_RENDER_RC6_COUNT_EN (1<<0) 8165#define GEN6_GT_GFX_RC6 _MMIO(0x138108) 8166#define VLV_GT_RENDER_RC6 _MMIO(0x138108) 8167#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C) 8168 8169#define GEN6_GT_GFX_RC6p _MMIO(0x13810C) 8170#define GEN6_GT_GFX_RC6pp _MMIO(0x138110) 8171#define VLV_RENDER_C0_COUNT _MMIO(0x138118) 8172#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C) 8173 8174#define GEN6_PCODE_MAILBOX _MMIO(0x138124) 8175#define GEN6_PCODE_READY (1<<31) 8176#define GEN6_PCODE_ERROR_MASK 0xFF 8177#define GEN6_PCODE_SUCCESS 0x0 8178#define GEN6_PCODE_ILLEGAL_CMD 0x1 8179#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2 8180#define GEN6_PCODE_TIMEOUT 0x3 8181#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF 8182#define GEN7_PCODE_TIMEOUT 0x2 8183#define GEN7_PCODE_ILLEGAL_DATA 0x3 8184#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10 8185#define GEN6_PCODE_WRITE_RC6VIDS 0x4 8186#define GEN6_PCODE_READ_RC6VIDS 0x5 8187#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5) 8188#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245) 8189#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18 8190#define GEN9_PCODE_READ_MEM_LATENCY 0x6 8191#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF 8192#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8 8193#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16 8194#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24 8195#define SKL_PCODE_LOAD_HDCP_KEYS 0x5 8196#define SKL_PCODE_CDCLK_CONTROL 0x7 8197#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3 8198#define SKL_CDCLK_READY_FOR_CHANGE 0x1 8199#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8 8200#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9 8201#define GEN6_READ_OC_PARAMS 0xc 8202#define GEN6_PCODE_READ_D_COMP 0x10 8203#define GEN6_PCODE_WRITE_D_COMP 0x11 8204#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17 8205#define DISPLAY_IPS_CONTROL 0x19 8206 /* See also IPS_CTL */ 8207#define IPS_PCODE_CONTROL (1 << 30) 8208#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A 8209#define GEN9_PCODE_SAGV_CONTROL 0x21 8210#define GEN9_SAGV_DISABLE 0x0 8211#define GEN9_SAGV_IS_DISABLED 0x1 8212#define GEN9_SAGV_ENABLE 0x3 8213#define GEN6_PCODE_DATA _MMIO(0x138128) 8214#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8 8215#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16 8216#define GEN6_PCODE_DATA1 _MMIO(0x13812C) 8217 8218#define GEN6_GT_CORE_STATUS _MMIO(0x138060) 8219#define GEN6_CORE_CPD_STATE_MASK (7<<4) 8220#define GEN6_RCn_MASK 7 8221#define GEN6_RC0 0 8222#define GEN6_RC3 2 8223#define GEN6_RC6 3 8224#define GEN6_RC7 4 8225 8226#define GEN8_GT_SLICE_INFO _MMIO(0x138064) 8227#define GEN8_LSLICESTAT_MASK 0x7 8228 8229#define CHV_POWER_SS0_SIG1 _MMIO(0xa720) 8230#define CHV_POWER_SS1_SIG1 _MMIO(0xa728) 8231#define CHV_SS_PG_ENABLE (1<<1) 8232#define CHV_EU08_PG_ENABLE (1<<9) 8233#define CHV_EU19_PG_ENABLE (1<<17) 8234#define CHV_EU210_PG_ENABLE (1<<25) 8235 8236#define CHV_POWER_SS0_SIG2 _MMIO(0xa724) 8237#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c) 8238#define CHV_EU311_PG_ENABLE (1<<1) 8239 8240#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4) 8241#define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \ 8242 ((slice) % 3) * 0x4) 8243#define GEN9_PGCTL_SLICE_ACK (1 << 0) 8244#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2)) 8245#define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F) 8246 8247#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8) 8248#define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \ 8249 ((slice) % 3) * 0x8) 8250#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8) 8251#define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \ 8252 ((slice) % 3) * 0x8) 8253#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0) 8254#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2) 8255#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4) 8256#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6) 8257#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8) 8258#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10) 8259#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12) 8260#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14) 8261 8262#define GEN7_MISCCPCTL _MMIO(0x9424) 8263#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0) 8264#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2) 8265#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4) 8266#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6) 8267 8268#define GEN8_GARBCNTL _MMIO(0xB004) 8269#define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7) 8270#define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22) 8271#define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0) 8272#define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0) 8273 8274#define GEN11_GLBLINVL _MMIO(0xB404) 8275#define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5) 8276#define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5) 8277 8278#define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550) 8279#define DFR_DISABLE (1 << 9) 8280 8281#define GEN11_GACB_PERF_CTRL _MMIO(0x4B80) 8282#define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0) 8283#define GEN11_HASH_CTRL_BIT0 (1 << 0) 8284#define GEN11_HASH_CTRL_BIT4 (1 << 12) 8285 8286#define GEN11_LSN_UNSLCVC _MMIO(0xB43C) 8287#define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9) 8288#define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7) 8289 8290#define GAMW_ECO_DEV_RW_IA_REG _MMIO(0x4080) 8291#define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7) 8292 8293/* IVYBRIDGE DPF */ 8294#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */ 8295#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14) 8296#define GEN7_PARITY_ERROR_VALID (1<<13) 8297#define GEN7_L3CDERRST1_BANK_MASK (3<<11) 8298#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8) 8299#define GEN7_PARITY_ERROR_ROW(reg) \ 8300 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14) 8301#define GEN7_PARITY_ERROR_BANK(reg) \ 8302 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11) 8303#define GEN7_PARITY_ERROR_SUBBANK(reg) \ 8304 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8) 8305#define GEN7_L3CDERRST1_ENABLE (1<<7) 8306 8307#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4) 8308#define GEN7_L3LOG_SIZE 0x80 8309 8310#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */ 8311#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100) 8312#define GEN7_MAX_PS_THREAD_DEP (8<<12) 8313#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10) 8314#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4) 8315#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3) 8316 8317#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188) 8318#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5) 8319#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3) 8320 8321#define GEN8_ROW_CHICKEN _MMIO(0xe4f0) 8322#define FLOW_CONTROL_ENABLE (1<<15) 8323#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8) 8324#define STALL_DOP_GATING_DISABLE (1<<5) 8325#define THROTTLE_12_5 (7<<2) 8326#define DISABLE_EARLY_EOT (1<<1) 8327 8328#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4) 8329#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4) 8330#define DOP_CLOCK_GATING_DISABLE (1<<0) 8331#define PUSH_CONSTANT_DEREF_DISABLE (1<<8) 8332 8333#define HSW_ROW_CHICKEN3 _MMIO(0xe49c) 8334#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6) 8335 8336#define HALF_SLICE_CHICKEN2 _MMIO(0xe180) 8337#define GEN8_ST_PO_DISABLE (1<<13) 8338 8339#define HALF_SLICE_CHICKEN3 _MMIO(0xe184) 8340#define HSW_SAMPLE_C_PERFORMANCE (1<<9) 8341#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8) 8342#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5) 8343#define CNL_FAST_ANISO_L1_BANKING_FIX (1<<4) 8344#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1) 8345 8346#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194) 8347#define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1<<8) 8348#define GEN9_ENABLE_YV12_BUGFIX (1<<4) 8349#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2) 8350 8351/* Audio */ 8352#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020) 8353#define INTEL_AUDIO_DEVCL 0x808629FB 8354#define INTEL_AUDIO_DEVBLC 0x80862801 8355#define INTEL_AUDIO_DEVCTG 0x80862802 8356 8357#define G4X_AUD_CNTL_ST _MMIO(0x620B4) 8358#define G4X_ELDV_DEVCL_DEVBLC (1 << 13) 8359#define G4X_ELDV_DEVCTG (1 << 14) 8360#define G4X_ELD_ADDR_MASK (0xf << 5) 8361#define G4X_ELD_ACK (1 << 4) 8362#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C) 8363 8364#define _IBX_HDMIW_HDMIEDID_A 0xE2050 8365#define _IBX_HDMIW_HDMIEDID_B 0xE2150 8366#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \ 8367 _IBX_HDMIW_HDMIEDID_B) 8368#define _IBX_AUD_CNTL_ST_A 0xE20B4 8369#define _IBX_AUD_CNTL_ST_B 0xE21B4 8370#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \ 8371 _IBX_AUD_CNTL_ST_B) 8372#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10) 8373#define IBX_ELD_ADDRESS_MASK (0x1f << 5) 8374#define IBX_ELD_ACK (1 << 4) 8375#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0) 8376#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4)) 8377#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4)) 8378 8379#define _CPT_HDMIW_HDMIEDID_A 0xE5050 8380#define _CPT_HDMIW_HDMIEDID_B 0xE5150 8381#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B) 8382#define _CPT_AUD_CNTL_ST_A 0xE50B4 8383#define _CPT_AUD_CNTL_ST_B 0xE51B4 8384#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B) 8385#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0) 8386 8387#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050) 8388#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150) 8389#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B) 8390#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4) 8391#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4) 8392#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B) 8393#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0) 8394 8395/* These are the 4 32-bit write offset registers for each stream 8396 * output buffer. It determines the offset from the 8397 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to. 8398 */ 8399#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4) 8400 8401#define _IBX_AUD_CONFIG_A 0xe2000 8402#define _IBX_AUD_CONFIG_B 0xe2100 8403#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B) 8404#define _CPT_AUD_CONFIG_A 0xe5000 8405#define _CPT_AUD_CONFIG_B 0xe5100 8406#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B) 8407#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000) 8408#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100) 8409#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B) 8410 8411#define AUD_CONFIG_N_VALUE_INDEX (1 << 29) 8412#define AUD_CONFIG_N_PROG_ENABLE (1 << 28) 8413#define AUD_CONFIG_UPPER_N_SHIFT 20 8414#define AUD_CONFIG_UPPER_N_MASK (0xff << 20) 8415#define AUD_CONFIG_LOWER_N_SHIFT 4 8416#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4) 8417#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK) 8418#define AUD_CONFIG_N(n) \ 8419 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \ 8420 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT)) 8421#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16 8422#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16) 8423#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16) 8424#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16) 8425#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16) 8426#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16) 8427#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16) 8428#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16) 8429#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16) 8430#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16) 8431#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16) 8432#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16) 8433#define AUD_CONFIG_DISABLE_NCTS (1 << 3) 8434 8435/* HSW Audio */ 8436#define _HSW_AUD_CONFIG_A 0x65000 8437#define _HSW_AUD_CONFIG_B 0x65100 8438#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B) 8439 8440#define _HSW_AUD_MISC_CTRL_A 0x65010 8441#define _HSW_AUD_MISC_CTRL_B 0x65110 8442#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B) 8443 8444#define _HSW_AUD_M_CTS_ENABLE_A 0x65028 8445#define _HSW_AUD_M_CTS_ENABLE_B 0x65128 8446#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B) 8447#define AUD_M_CTS_M_VALUE_INDEX (1 << 21) 8448#define AUD_M_CTS_M_PROG_ENABLE (1 << 20) 8449#define AUD_CONFIG_M_MASK 0xfffff 8450 8451#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 8452#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 8453#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B) 8454 8455/* Audio Digital Converter */ 8456#define _HSW_AUD_DIG_CNVT_1 0x65080 8457#define _HSW_AUD_DIG_CNVT_2 0x65180 8458#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2) 8459#define DIP_PORT_SEL_MASK 0x3 8460 8461#define _HSW_AUD_EDID_DATA_A 0x65050 8462#define _HSW_AUD_EDID_DATA_B 0x65150 8463#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B) 8464 8465#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c) 8466#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0) 8467#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4)) 8468#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4)) 8469#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4)) 8470#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4)) 8471 8472#define HSW_AUD_CHICKENBIT _MMIO(0x65f10) 8473#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15) 8474 8475/* HSW Power Wells */ 8476#define _HSW_PWR_WELL_CTL1 0x45400 8477#define _HSW_PWR_WELL_CTL2 0x45404 8478#define _HSW_PWR_WELL_CTL3 0x45408 8479#define _HSW_PWR_WELL_CTL4 0x4540C 8480 8481/* 8482 * Each power well control register contains up to 16 (request, status) HW 8483 * flag tuples. The register index and HW flag shift is determined by the 8484 * power well ID (see i915_power_well_id). There are 4 possible sources of 8485 * power well requests each source having its own set of control registers: 8486 * BIOS, DRIVER, KVMR, DEBUG. 8487 */ 8488#define _HSW_PW_REG_IDX(pw) ((pw) >> 4) 8489#define _HSW_PW_SHIFT(pw) (((pw) & 0xf) * 2) 8490/* TODO: Add all PWR_WELL_CTL registers below for new platforms */ 8491#define HSW_PWR_WELL_CTL_BIOS(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \ 8492 _HSW_PWR_WELL_CTL1)) 8493#define HSW_PWR_WELL_CTL_DRIVER(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \ 8494 _HSW_PWR_WELL_CTL2)) 8495#define HSW_PWR_WELL_CTL_KVMR _MMIO(_HSW_PWR_WELL_CTL3) 8496#define HSW_PWR_WELL_CTL_DEBUG(pw) _MMIO(_PICK(_HSW_PW_REG_IDX(pw), \ 8497 _HSW_PWR_WELL_CTL4)) 8498 8499#define HSW_PWR_WELL_CTL_REQ(pw) (1 << (_HSW_PW_SHIFT(pw) + 1)) 8500#define HSW_PWR_WELL_CTL_STATE(pw) (1 << _HSW_PW_SHIFT(pw)) 8501#define HSW_PWR_WELL_CTL5 _MMIO(0x45410) 8502#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31) 8503#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20) 8504#define HSW_PWR_WELL_FORCE_ON (1<<19) 8505#define HSW_PWR_WELL_CTL6 _MMIO(0x45414) 8506 8507/* SKL Fuse Status */ 8508enum skl_power_gate { 8509 SKL_PG0, 8510 SKL_PG1, 8511 SKL_PG2, 8512}; 8513 8514#define SKL_FUSE_STATUS _MMIO(0x42000) 8515#define SKL_FUSE_DOWNLOAD_STATUS (1<<31) 8516/* PG0 (HW control->no power well ID), PG1..PG2 (SKL_DISP_PW1..SKL_DISP_PW2) */ 8517#define SKL_PW_TO_PG(pw) ((pw) - SKL_DISP_PW_1 + SKL_PG1) 8518#define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg))) 8519 8520#define _CNL_AUX_REG_IDX(pw) ((pw) - 9) 8521#define _CNL_AUX_ANAOVRD1_B 0x162250 8522#define _CNL_AUX_ANAOVRD1_C 0x162210 8523#define _CNL_AUX_ANAOVRD1_D 0x1622D0 8524#define _CNL_AUX_ANAOVRD1_F 0x162A90 8525#define CNL_AUX_ANAOVRD1(pw) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw), \ 8526 _CNL_AUX_ANAOVRD1_B, \ 8527 _CNL_AUX_ANAOVRD1_C, \ 8528 _CNL_AUX_ANAOVRD1_D, \ 8529 _CNL_AUX_ANAOVRD1_F)) 8530#define CNL_AUX_ANAOVRD1_ENABLE (1<<16) 8531#define CNL_AUX_ANAOVRD1_LDO_BYPASS (1<<23) 8532 8533/* HDCP Key Registers */ 8534#define HDCP_KEY_CONF _MMIO(0x66c00) 8535#define HDCP_AKSV_SEND_TRIGGER BIT(31) 8536#define HDCP_CLEAR_KEYS_TRIGGER BIT(30) 8537#define HDCP_KEY_LOAD_TRIGGER BIT(8) 8538#define HDCP_KEY_STATUS _MMIO(0x66c04) 8539#define HDCP_FUSE_IN_PROGRESS BIT(7) 8540#define HDCP_FUSE_ERROR BIT(6) 8541#define HDCP_FUSE_DONE BIT(5) 8542#define HDCP_KEY_LOAD_STATUS BIT(1) 8543#define HDCP_KEY_LOAD_DONE BIT(0) 8544#define HDCP_AKSV_LO _MMIO(0x66c10) 8545#define HDCP_AKSV_HI _MMIO(0x66c14) 8546 8547/* HDCP Repeater Registers */ 8548#define HDCP_REP_CTL _MMIO(0x66d00) 8549#define HDCP_DDIB_REP_PRESENT BIT(30) 8550#define HDCP_DDIA_REP_PRESENT BIT(29) 8551#define HDCP_DDIC_REP_PRESENT BIT(28) 8552#define HDCP_DDID_REP_PRESENT BIT(27) 8553#define HDCP_DDIF_REP_PRESENT BIT(26) 8554#define HDCP_DDIE_REP_PRESENT BIT(25) 8555#define HDCP_DDIB_SHA1_M0 (1 << 20) 8556#define HDCP_DDIA_SHA1_M0 (2 << 20) 8557#define HDCP_DDIC_SHA1_M0 (3 << 20) 8558#define HDCP_DDID_SHA1_M0 (4 << 20) 8559#define HDCP_DDIF_SHA1_M0 (5 << 20) 8560#define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */ 8561#define HDCP_SHA1_BUSY BIT(16) 8562#define HDCP_SHA1_READY BIT(17) 8563#define HDCP_SHA1_COMPLETE BIT(18) 8564#define HDCP_SHA1_V_MATCH BIT(19) 8565#define HDCP_SHA1_TEXT_32 (1 << 1) 8566#define HDCP_SHA1_COMPLETE_HASH (2 << 1) 8567#define HDCP_SHA1_TEXT_24 (4 << 1) 8568#define HDCP_SHA1_TEXT_16 (5 << 1) 8569#define HDCP_SHA1_TEXT_8 (6 << 1) 8570#define HDCP_SHA1_TEXT_0 (7 << 1) 8571#define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04) 8572#define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08) 8573#define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C) 8574#define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10) 8575#define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14) 8576#define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + h * 4)) 8577#define HDCP_SHA_TEXT _MMIO(0x66d18) 8578 8579/* HDCP Auth Registers */ 8580#define _PORTA_HDCP_AUTHENC 0x66800 8581#define _PORTB_HDCP_AUTHENC 0x66500 8582#define _PORTC_HDCP_AUTHENC 0x66600 8583#define _PORTD_HDCP_AUTHENC 0x66700 8584#define _PORTE_HDCP_AUTHENC 0x66A00 8585#define _PORTF_HDCP_AUTHENC 0x66900 8586#define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \ 8587 _PORTA_HDCP_AUTHENC, \ 8588 _PORTB_HDCP_AUTHENC, \ 8589 _PORTC_HDCP_AUTHENC, \ 8590 _PORTD_HDCP_AUTHENC, \ 8591 _PORTE_HDCP_AUTHENC, \ 8592 _PORTF_HDCP_AUTHENC) + x) 8593#define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0) 8594#define HDCP_CONF_CAPTURE_AN BIT(0) 8595#define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0)) 8596#define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4) 8597#define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8) 8598#define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC) 8599#define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10) 8600#define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14) 8601#define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18) 8602#define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C) 8603#define HDCP_STATUS_STREAM_A_ENC BIT(31) 8604#define HDCP_STATUS_STREAM_B_ENC BIT(30) 8605#define HDCP_STATUS_STREAM_C_ENC BIT(29) 8606#define HDCP_STATUS_STREAM_D_ENC BIT(28) 8607#define HDCP_STATUS_AUTH BIT(21) 8608#define HDCP_STATUS_ENC BIT(20) 8609#define HDCP_STATUS_RI_MATCH BIT(19) 8610#define HDCP_STATUS_R0_READY BIT(18) 8611#define HDCP_STATUS_AN_READY BIT(17) 8612#define HDCP_STATUS_CIPHER BIT(16) 8613#define HDCP_STATUS_FRAME_CNT(x) ((x >> 8) & 0xff) 8614 8615/* Per-pipe DDI Function Control */ 8616#define _TRANS_DDI_FUNC_CTL_A 0x60400 8617#define _TRANS_DDI_FUNC_CTL_B 0x61400 8618#define _TRANS_DDI_FUNC_CTL_C 0x62400 8619#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400 8620#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A) 8621 8622#define TRANS_DDI_FUNC_ENABLE (1<<31) 8623/* Those bits are ignored by pipe EDP since it can only connect to DDI A */ 8624#define TRANS_DDI_PORT_MASK (7<<28) 8625#define TRANS_DDI_PORT_SHIFT 28 8626#define TRANS_DDI_SELECT_PORT(x) ((x)<<28) 8627#define TRANS_DDI_PORT_NONE (0<<28) 8628#define TRANS_DDI_MODE_SELECT_MASK (7<<24) 8629#define TRANS_DDI_MODE_SELECT_HDMI (0<<24) 8630#define TRANS_DDI_MODE_SELECT_DVI (1<<24) 8631#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24) 8632#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24) 8633#define TRANS_DDI_MODE_SELECT_FDI (4<<24) 8634#define TRANS_DDI_BPC_MASK (7<<20) 8635#define TRANS_DDI_BPC_8 (0<<20) 8636#define TRANS_DDI_BPC_10 (1<<20) 8637#define TRANS_DDI_BPC_6 (2<<20) 8638#define TRANS_DDI_BPC_12 (3<<20) 8639#define TRANS_DDI_PVSYNC (1<<17) 8640#define TRANS_DDI_PHSYNC (1<<16) 8641#define TRANS_DDI_EDP_INPUT_MASK (7<<12) 8642#define TRANS_DDI_EDP_INPUT_A_ON (0<<12) 8643#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12) 8644#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12) 8645#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12) 8646#define TRANS_DDI_HDCP_SIGNALLING (1<<9) 8647#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8) 8648#define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1<<7) 8649#define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1<<6) 8650#define TRANS_DDI_BFI_ENABLE (1<<4) 8651#define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1<<4) 8652#define TRANS_DDI_HDMI_SCRAMBLING (1<<0) 8653#define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \ 8654 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \ 8655 | TRANS_DDI_HDMI_SCRAMBLING) 8656 8657/* DisplayPort Transport Control */ 8658#define _DP_TP_CTL_A 0x64040 8659#define _DP_TP_CTL_B 0x64140 8660#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B) 8661#define DP_TP_CTL_ENABLE (1<<31) 8662#define DP_TP_CTL_MODE_SST (0<<27) 8663#define DP_TP_CTL_MODE_MST (1<<27) 8664#define DP_TP_CTL_FORCE_ACT (1<<25) 8665#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18) 8666#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15) 8667#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8) 8668#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8) 8669#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8) 8670#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8) 8671#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8) 8672#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8) 8673#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7) 8674 8675/* DisplayPort Transport Status */ 8676#define _DP_TP_STATUS_A 0x64044 8677#define _DP_TP_STATUS_B 0x64144 8678#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B) 8679#define DP_TP_STATUS_IDLE_DONE (1<<25) 8680#define DP_TP_STATUS_ACT_SENT (1<<24) 8681#define DP_TP_STATUS_MODE_STATUS_MST (1<<23) 8682#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12) 8683#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8) 8684#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4) 8685#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0) 8686 8687/* DDI Buffer Control */ 8688#define _DDI_BUF_CTL_A 0x64000 8689#define _DDI_BUF_CTL_B 0x64100 8690#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B) 8691#define DDI_BUF_CTL_ENABLE (1<<31) 8692#define DDI_BUF_TRANS_SELECT(n) ((n) << 24) 8693#define DDI_BUF_EMP_MASK (0xf<<24) 8694#define DDI_BUF_PORT_REVERSAL (1<<16) 8695#define DDI_BUF_IS_IDLE (1<<7) 8696#define DDI_A_4_LANES (1<<4) 8697#define DDI_PORT_WIDTH(width) (((width) - 1) << 1) 8698#define DDI_PORT_WIDTH_MASK (7 << 1) 8699#define DDI_PORT_WIDTH_SHIFT 1 8700#define DDI_INIT_DISPLAY_DETECTED (1<<0) 8701 8702/* DDI Buffer Translations */ 8703#define _DDI_BUF_TRANS_A 0x64E00 8704#define _DDI_BUF_TRANS_B 0x64E60 8705#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8) 8706#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31) 8707#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4) 8708 8709/* Sideband Interface (SBI) is programmed indirectly, via 8710 * SBI_ADDR, which contains the register offset; and SBI_DATA, 8711 * which contains the payload */ 8712#define SBI_ADDR _MMIO(0xC6000) 8713#define SBI_DATA _MMIO(0xC6004) 8714#define SBI_CTL_STAT _MMIO(0xC6008) 8715#define SBI_CTL_DEST_ICLK (0x0<<16) 8716#define SBI_CTL_DEST_MPHY (0x1<<16) 8717#define SBI_CTL_OP_IORD (0x2<<8) 8718#define SBI_CTL_OP_IOWR (0x3<<8) 8719#define SBI_CTL_OP_CRRD (0x6<<8) 8720#define SBI_CTL_OP_CRWR (0x7<<8) 8721#define SBI_RESPONSE_FAIL (0x1<<1) 8722#define SBI_RESPONSE_SUCCESS (0x0<<1) 8723#define SBI_BUSY (0x1<<0) 8724#define SBI_READY (0x0<<0) 8725 8726/* SBI offsets */ 8727#define SBI_SSCDIVINTPHASE 0x0200 8728#define SBI_SSCDIVINTPHASE6 0x0600 8729#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1 8730#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1) 8731#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1) 8732#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8 8733#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8) 8734#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8) 8735#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15) 8736#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0) 8737#define SBI_SSCDITHPHASE 0x0204 8738#define SBI_SSCCTL 0x020c 8739#define SBI_SSCCTL6 0x060C 8740#define SBI_SSCCTL_PATHALT (1<<3) 8741#define SBI_SSCCTL_DISABLE (1<<0) 8742#define SBI_SSCAUXDIV6 0x0610 8743#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4 8744#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4) 8745#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4) 8746#define SBI_DBUFF0 0x2a00 8747#define SBI_GEN0 0x1f00 8748#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0) 8749 8750/* LPT PIXCLK_GATE */ 8751#define PIXCLK_GATE _MMIO(0xC6020) 8752#define PIXCLK_GATE_UNGATE (1<<0) 8753#define PIXCLK_GATE_GATE (0<<0) 8754 8755/* SPLL */ 8756#define SPLL_CTL _MMIO(0x46020) 8757#define SPLL_PLL_ENABLE (1<<31) 8758#define SPLL_PLL_SSC (1<<28) 8759#define SPLL_PLL_NON_SSC (2<<28) 8760#define SPLL_PLL_LCPLL (3<<28) 8761#define SPLL_PLL_REF_MASK (3<<28) 8762#define SPLL_PLL_FREQ_810MHz (0<<26) 8763#define SPLL_PLL_FREQ_1350MHz (1<<26) 8764#define SPLL_PLL_FREQ_2700MHz (2<<26) 8765#define SPLL_PLL_FREQ_MASK (3<<26) 8766 8767/* WRPLL */ 8768#define _WRPLL_CTL1 0x46040 8769#define _WRPLL_CTL2 0x46060 8770#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2) 8771#define WRPLL_PLL_ENABLE (1<<31) 8772#define WRPLL_PLL_SSC (1<<28) 8773#define WRPLL_PLL_NON_SSC (2<<28) 8774#define WRPLL_PLL_LCPLL (3<<28) 8775#define WRPLL_PLL_REF_MASK (3<<28) 8776/* WRPLL divider programming */ 8777#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0) 8778#define WRPLL_DIVIDER_REF_MASK (0xff) 8779#define WRPLL_DIVIDER_POST(x) ((x)<<8) 8780#define WRPLL_DIVIDER_POST_MASK (0x3f<<8) 8781#define WRPLL_DIVIDER_POST_SHIFT 8 8782#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16) 8783#define WRPLL_DIVIDER_FB_SHIFT 16 8784#define WRPLL_DIVIDER_FB_MASK (0xff<<16) 8785 8786/* Port clock selection */ 8787#define _PORT_CLK_SEL_A 0x46100 8788#define _PORT_CLK_SEL_B 0x46104 8789#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B) 8790#define PORT_CLK_SEL_LCPLL_2700 (0<<29) 8791#define PORT_CLK_SEL_LCPLL_1350 (1<<29) 8792#define PORT_CLK_SEL_LCPLL_810 (2<<29) 8793#define PORT_CLK_SEL_SPLL (3<<29) 8794#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29) 8795#define PORT_CLK_SEL_WRPLL1 (4<<29) 8796#define PORT_CLK_SEL_WRPLL2 (5<<29) 8797#define PORT_CLK_SEL_NONE (7<<29) 8798#define PORT_CLK_SEL_MASK (7<<29) 8799 8800/* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */ 8801#define DDI_CLK_SEL(port) PORT_CLK_SEL(port) 8802#define DDI_CLK_SEL_NONE (0x0 << 28) 8803#define DDI_CLK_SEL_MG (0x8 << 28) 8804#define DDI_CLK_SEL_MASK (0xF << 28) 8805 8806/* Transcoder clock selection */ 8807#define _TRANS_CLK_SEL_A 0x46140 8808#define _TRANS_CLK_SEL_B 0x46144 8809#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B) 8810/* For each transcoder, we need to select the corresponding port clock */ 8811#define TRANS_CLK_SEL_DISABLED (0x0<<29) 8812#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29) 8813 8814#define CDCLK_FREQ _MMIO(0x46200) 8815 8816#define _TRANSA_MSA_MISC 0x60410 8817#define _TRANSB_MSA_MISC 0x61410 8818#define _TRANSC_MSA_MISC 0x62410 8819#define _TRANS_EDP_MSA_MISC 0x6f410 8820#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC) 8821 8822#define TRANS_MSA_SYNC_CLK (1<<0) 8823#define TRANS_MSA_6_BPC (0<<5) 8824#define TRANS_MSA_8_BPC (1<<5) 8825#define TRANS_MSA_10_BPC (2<<5) 8826#define TRANS_MSA_12_BPC (3<<5) 8827#define TRANS_MSA_16_BPC (4<<5) 8828 8829/* LCPLL Control */ 8830#define LCPLL_CTL _MMIO(0x130040) 8831#define LCPLL_PLL_DISABLE (1<<31) 8832#define LCPLL_PLL_LOCK (1<<30) 8833#define LCPLL_CLK_FREQ_MASK (3<<26) 8834#define LCPLL_CLK_FREQ_450 (0<<26) 8835#define LCPLL_CLK_FREQ_54O_BDW (1<<26) 8836#define LCPLL_CLK_FREQ_337_5_BDW (2<<26) 8837#define LCPLL_CLK_FREQ_675_BDW (3<<26) 8838#define LCPLL_CD_CLOCK_DISABLE (1<<25) 8839#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24) 8840#define LCPLL_CD2X_CLOCK_DISABLE (1<<23) 8841#define LCPLL_POWER_DOWN_ALLOW (1<<22) 8842#define LCPLL_CD_SOURCE_FCLK (1<<21) 8843#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19) 8844 8845/* 8846 * SKL Clocks 8847 */ 8848 8849/* CDCLK_CTL */ 8850#define CDCLK_CTL _MMIO(0x46000) 8851#define CDCLK_FREQ_SEL_MASK (3 << 26) 8852#define CDCLK_FREQ_450_432 (0 << 26) 8853#define CDCLK_FREQ_540 (1 << 26) 8854#define CDCLK_FREQ_337_308 (2 << 26) 8855#define CDCLK_FREQ_675_617 (3 << 26) 8856#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22) 8857#define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22) 8858#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22) 8859#define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22) 8860#define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22) 8861#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20) 8862#define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19) 8863#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3) 8864#define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19) 8865#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16) 8866#define CDCLK_FREQ_DECIMAL_MASK (0x7ff) 8867 8868/* LCPLL_CTL */ 8869#define LCPLL1_CTL _MMIO(0x46010) 8870#define LCPLL2_CTL _MMIO(0x46014) 8871#define LCPLL_PLL_ENABLE (1<<31) 8872 8873/* DPLL control1 */ 8874#define DPLL_CTRL1 _MMIO(0x6C058) 8875#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5)) 8876#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4)) 8877#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1)) 8878#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1) 8879#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1)) 8880#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6)) 8881#define DPLL_CTRL1_LINK_RATE_2700 0 8882#define DPLL_CTRL1_LINK_RATE_1350 1 8883#define DPLL_CTRL1_LINK_RATE_810 2 8884#define DPLL_CTRL1_LINK_RATE_1620 3 8885#define DPLL_CTRL1_LINK_RATE_1080 4 8886#define DPLL_CTRL1_LINK_RATE_2160 5 8887 8888/* DPLL control2 */ 8889#define DPLL_CTRL2 _MMIO(0x6C05C) 8890#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15)) 8891#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1)) 8892#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1) 8893#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1)) 8894#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3)) 8895 8896/* DPLL Status */ 8897#define DPLL_STATUS _MMIO(0x6C060) 8898#define DPLL_LOCK(id) (1<<((id)*8)) 8899 8900/* DPLL cfg */ 8901#define _DPLL1_CFGCR1 0x6C040 8902#define _DPLL2_CFGCR1 0x6C048 8903#define _DPLL3_CFGCR1 0x6C050 8904#define DPLL_CFGCR1_FREQ_ENABLE (1<<31) 8905#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9) 8906#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9) 8907#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff) 8908 8909#define _DPLL1_CFGCR2 0x6C044 8910#define _DPLL2_CFGCR2 0x6C04C 8911#define _DPLL3_CFGCR2 0x6C054 8912#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8) 8913#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8) 8914#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7) 8915#define DPLL_CFGCR2_KDIV_MASK (3<<5) 8916#define DPLL_CFGCR2_KDIV(x) ((x)<<5) 8917#define DPLL_CFGCR2_KDIV_5 (0<<5) 8918#define DPLL_CFGCR2_KDIV_2 (1<<5) 8919#define DPLL_CFGCR2_KDIV_3 (2<<5) 8920#define DPLL_CFGCR2_KDIV_1 (3<<5) 8921#define DPLL_CFGCR2_PDIV_MASK (7<<2) 8922#define DPLL_CFGCR2_PDIV(x) ((x)<<2) 8923#define DPLL_CFGCR2_PDIV_1 (0<<2) 8924#define DPLL_CFGCR2_PDIV_2 (1<<2) 8925#define DPLL_CFGCR2_PDIV_3 (2<<2) 8926#define DPLL_CFGCR2_PDIV_7 (4<<2) 8927#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3) 8928 8929#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1) 8930#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2) 8931 8932/* 8933 * CNL Clocks 8934 */ 8935#define DPCLKA_CFGCR0 _MMIO(0x6C200) 8936#define DPCLKA_CFGCR0_ICL _MMIO(0x164280) 8937#define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \ 8938 (port)+10)) 8939#define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \ 8940 (port)*2) 8941#define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port)) 8942#define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port)) 8943 8944/* CNL PLL */ 8945#define DPLL0_ENABLE 0x46010 8946#define DPLL1_ENABLE 0x46014 8947#define PLL_ENABLE (1 << 31) 8948#define PLL_LOCK (1 << 30) 8949#define PLL_POWER_ENABLE (1 << 27) 8950#define PLL_POWER_STATE (1 << 26) 8951#define CNL_DPLL_ENABLE(pll) _MMIO_PLL(pll, DPLL0_ENABLE, DPLL1_ENABLE) 8952 8953#define _MG_PLL1_ENABLE 0x46030 8954#define _MG_PLL2_ENABLE 0x46034 8955#define _MG_PLL3_ENABLE 0x46038 8956#define _MG_PLL4_ENABLE 0x4603C 8957/* Bits are the same as DPLL0_ENABLE */ 8958#define MG_PLL_ENABLE(port) _MMIO_PORT((port) - PORT_C, _MG_PLL1_ENABLE, \ 8959 _MG_PLL2_ENABLE) 8960 8961#define _MG_REFCLKIN_CTL_PORT1 0x16892C 8962#define _MG_REFCLKIN_CTL_PORT2 0x16992C 8963#define _MG_REFCLKIN_CTL_PORT3 0x16A92C 8964#define _MG_REFCLKIN_CTL_PORT4 0x16B92C 8965#define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8) 8966#define MG_REFCLKIN_CTL(port) _MMIO_PORT((port) - PORT_C, \ 8967 _MG_REFCLKIN_CTL_PORT1, \ 8968 _MG_REFCLKIN_CTL_PORT2) 8969 8970#define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8 8971#define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8 8972#define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8 8973#define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8 8974#define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16) 8975#define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8) 8976#define MG_CLKTOP2_CORECLKCTL1(port) _MMIO_PORT((port) - PORT_C, \ 8977 _MG_CLKTOP2_CORECLKCTL1_PORT1, \ 8978 _MG_CLKTOP2_CORECLKCTL1_PORT2) 8979 8980#define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4 8981#define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4 8982#define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4 8983#define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4 8984#define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16) 8985#define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14) 8986#define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO(x) ((x) << 12) 8987#define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8) 8988#define MG_CLKTOP2_HSCLKCTL(port) _MMIO_PORT((port) - PORT_C, \ 8989 _MG_CLKTOP2_HSCLKCTL_PORT1, \ 8990 _MG_CLKTOP2_HSCLKCTL_PORT2) 8991 8992#define _MG_PLL_DIV0_PORT1 0x168A00 8993#define _MG_PLL_DIV0_PORT2 0x169A00 8994#define _MG_PLL_DIV0_PORT3 0x16AA00 8995#define _MG_PLL_DIV0_PORT4 0x16BA00 8996#define MG_PLL_DIV0_FRACNEN_H (1 << 30) 8997#define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8) 8998#define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0) 8999#define MG_PLL_DIV0(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV0_PORT1, \ 9000 _MG_PLL_DIV0_PORT2) 9001 9002#define _MG_PLL_DIV1_PORT1 0x168A04 9003#define _MG_PLL_DIV1_PORT2 0x169A04 9004#define _MG_PLL_DIV1_PORT3 0x16AA04 9005#define _MG_PLL_DIV1_PORT4 0x16BA04 9006#define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16) 9007#define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12) 9008#define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12) 9009#define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12) 9010#define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12) 9011#define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4) 9012#define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0) 9013#define MG_PLL_DIV1(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_DIV1_PORT1, \ 9014 _MG_PLL_DIV1_PORT2) 9015 9016#define _MG_PLL_LF_PORT1 0x168A08 9017#define _MG_PLL_LF_PORT2 0x169A08 9018#define _MG_PLL_LF_PORT3 0x16AA08 9019#define _MG_PLL_LF_PORT4 0x16BA08 9020#define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24) 9021#define MG_PLL_LF_AFCCNTSEL_256 (0 << 20) 9022#define MG_PLL_LF_AFCCNTSEL_512 (1 << 20) 9023#define MG_PLL_LF_GAINCTRL(x) ((x) << 16) 9024#define MG_PLL_LF_INT_COEFF(x) ((x) << 8) 9025#define MG_PLL_LF_PROP_COEFF(x) ((x) << 0) 9026#define MG_PLL_LF(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_LF_PORT1, \ 9027 _MG_PLL_LF_PORT2) 9028 9029#define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C 9030#define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C 9031#define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C 9032#define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C 9033#define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18) 9034#define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16) 9035#define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11) 9036#define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10) 9037#define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8) 9038#define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0) 9039#define MG_PLL_FRAC_LOCK(port) _MMIO_PORT((port) - PORT_C, \ 9040 _MG_PLL_FRAC_LOCK_PORT1, \ 9041 _MG_PLL_FRAC_LOCK_PORT2) 9042 9043#define _MG_PLL_SSC_PORT1 0x168A10 9044#define _MG_PLL_SSC_PORT2 0x169A10 9045#define _MG_PLL_SSC_PORT3 0x16AA10 9046#define _MG_PLL_SSC_PORT4 0x16BA10 9047#define MG_PLL_SSC_EN (1 << 28) 9048#define MG_PLL_SSC_TYPE(x) ((x) << 26) 9049#define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16) 9050#define MG_PLL_SSC_STEPNUM(x) ((x) << 10) 9051#define MG_PLL_SSC_FLLEN (1 << 9) 9052#define MG_PLL_SSC_STEPSIZE(x) ((x) << 0) 9053#define MG_PLL_SSC(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_SSC_PORT1, \ 9054 _MG_PLL_SSC_PORT2) 9055 9056#define _MG_PLL_BIAS_PORT1 0x168A14 9057#define _MG_PLL_BIAS_PORT2 0x169A14 9058#define _MG_PLL_BIAS_PORT3 0x16AA14 9059#define _MG_PLL_BIAS_PORT4 0x16BA14 9060#define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30) 9061#define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24) 9062#define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16) 9063#define MG_PLL_BIAS_BIASCAL_EN (1 << 15) 9064#define MG_PLL_BIAS_CTRIM(x) ((x) << 8) 9065#define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5) 9066#define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0) 9067#define MG_PLL_BIAS(port) _MMIO_PORT((port) - PORT_C, _MG_PLL_BIAS_PORT1, \ 9068 _MG_PLL_BIAS_PORT2) 9069 9070#define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18 9071#define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18 9072#define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18 9073#define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18 9074#define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27) 9075#define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17) 9076#define MG_PLL_TDC_COLDST_COLDSTART (1 << 16) 9077#define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2) 9078#define MG_PLL_TDC_TDCSEL(x) ((x) << 0) 9079#define MG_PLL_TDC_COLDST_BIAS(port) _MMIO_PORT((port) - PORT_C, \ 9080 _MG_PLL_TDC_COLDST_BIAS_PORT1, \ 9081 _MG_PLL_TDC_COLDST_BIAS_PORT2) 9082 9083#define _CNL_DPLL0_CFGCR0 0x6C000 9084#define _CNL_DPLL1_CFGCR0 0x6C080 9085#define DPLL_CFGCR0_HDMI_MODE (1 << 30) 9086#define DPLL_CFGCR0_SSC_ENABLE (1 << 29) 9087#define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25) 9088#define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25) 9089#define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25) 9090#define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25) 9091#define DPLL_CFGCR0_LINK_RATE_810 (2 << 25) 9092#define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25) 9093#define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25) 9094#define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25) 9095#define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25) 9096#define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25) 9097#define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10) 9098#define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10) 9099#define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10) 9100#define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff) 9101#define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0) 9102 9103#define _CNL_DPLL0_CFGCR1 0x6C004 9104#define _CNL_DPLL1_CFGCR1 0x6C084 9105#define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10) 9106#define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10) 9107#define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10) 9108#define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9) 9109#define DPLL_CFGCR1_KDIV_MASK (7 << 6) 9110#define DPLL_CFGCR1_KDIV(x) ((x) << 6) 9111#define DPLL_CFGCR1_KDIV_1 (1 << 6) 9112#define DPLL_CFGCR1_KDIV_2 (2 << 6) 9113#define DPLL_CFGCR1_KDIV_4 (4 << 6) 9114#define DPLL_CFGCR1_PDIV_MASK (0xf << 2) 9115#define DPLL_CFGCR1_PDIV(x) ((x) << 2) 9116#define DPLL_CFGCR1_PDIV_2 (1 << 2) 9117#define DPLL_CFGCR1_PDIV_3 (2 << 2) 9118#define DPLL_CFGCR1_PDIV_5 (4 << 2) 9119#define DPLL_CFGCR1_PDIV_7 (8 << 2) 9120#define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0) 9121#define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0) 9122#define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1) 9123 9124#define _ICL_DPLL0_CFGCR0 0x164000 9125#define _ICL_DPLL1_CFGCR0 0x164080 9126#define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \ 9127 _ICL_DPLL1_CFGCR0) 9128 9129#define _ICL_DPLL0_CFGCR1 0x164004 9130#define _ICL_DPLL1_CFGCR1 0x164084 9131#define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \ 9132 _ICL_DPLL1_CFGCR1) 9133 9134/* BXT display engine PLL */ 9135#define BXT_DE_PLL_CTL _MMIO(0x6d000) 9136#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */ 9137#define BXT_DE_PLL_RATIO_MASK 0xff 9138 9139#define BXT_DE_PLL_ENABLE _MMIO(0x46070) 9140#define BXT_DE_PLL_PLL_ENABLE (1 << 31) 9141#define BXT_DE_PLL_LOCK (1 << 30) 9142#define CNL_CDCLK_PLL_RATIO(x) (x) 9143#define CNL_CDCLK_PLL_RATIO_MASK 0xff 9144 9145/* GEN9 DC */ 9146#define DC_STATE_EN _MMIO(0x45504) 9147#define DC_STATE_DISABLE 0 9148#define DC_STATE_EN_UPTO_DC5 (1<<0) 9149#define DC_STATE_EN_DC9 (1<<3) 9150#define DC_STATE_EN_UPTO_DC6 (2<<0) 9151#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3 9152 9153#define DC_STATE_DEBUG _MMIO(0x45520) 9154#define DC_STATE_DEBUG_MASK_CORES (1<<0) 9155#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1) 9156 9157/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register, 9158 * since on HSW we can't write to it using I915_WRITE. */ 9159#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C) 9160#define D_COMP_BDW _MMIO(0x138144) 9161#define D_COMP_RCOMP_IN_PROGRESS (1<<9) 9162#define D_COMP_COMP_FORCE (1<<8) 9163#define D_COMP_COMP_DISABLE (1<<0) 9164 9165/* Pipe WM_LINETIME - watermark line time */ 9166#define _PIPE_WM_LINETIME_A 0x45270 9167#define _PIPE_WM_LINETIME_B 0x45274 9168#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B) 9169#define PIPE_WM_LINETIME_MASK (0x1ff) 9170#define PIPE_WM_LINETIME_TIME(x) ((x)) 9171#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16) 9172#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16) 9173 9174/* SFUSE_STRAP */ 9175#define SFUSE_STRAP _MMIO(0xc2014) 9176#define SFUSE_STRAP_FUSE_LOCK (1<<13) 9177#define SFUSE_STRAP_RAW_FREQUENCY (1<<8) 9178#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7) 9179#define SFUSE_STRAP_CRT_DISABLED (1<<6) 9180#define SFUSE_STRAP_DDIF_DETECTED (1<<3) 9181#define SFUSE_STRAP_DDIB_DETECTED (1<<2) 9182#define SFUSE_STRAP_DDIC_DETECTED (1<<1) 9183#define SFUSE_STRAP_DDID_DETECTED (1<<0) 9184 9185#define WM_MISC _MMIO(0x45260) 9186#define WM_MISC_DATA_PARTITION_5_6 (1 << 0) 9187 9188#define WM_DBG _MMIO(0x45280) 9189#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0) 9190#define WM_DBG_DISALLOW_MAXFIFO (1<<1) 9191#define WM_DBG_DISALLOW_SPRITE (1<<2) 9192 9193/* pipe CSC */ 9194#define _PIPE_A_CSC_COEFF_RY_GY 0x49010 9195#define _PIPE_A_CSC_COEFF_BY 0x49014 9196#define _PIPE_A_CSC_COEFF_RU_GU 0x49018 9197#define _PIPE_A_CSC_COEFF_BU 0x4901c 9198#define _PIPE_A_CSC_COEFF_RV_GV 0x49020 9199#define _PIPE_A_CSC_COEFF_BV 0x49024 9200#define _PIPE_A_CSC_MODE 0x49028 9201#define CSC_BLACK_SCREEN_OFFSET (1 << 2) 9202#define CSC_POSITION_BEFORE_GAMMA (1 << 1) 9203#define CSC_MODE_YUV_TO_RGB (1 << 0) 9204#define _PIPE_A_CSC_PREOFF_HI 0x49030 9205#define _PIPE_A_CSC_PREOFF_ME 0x49034 9206#define _PIPE_A_CSC_PREOFF_LO 0x49038 9207#define _PIPE_A_CSC_POSTOFF_HI 0x49040 9208#define _PIPE_A_CSC_POSTOFF_ME 0x49044 9209#define _PIPE_A_CSC_POSTOFF_LO 0x49048 9210 9211#define _PIPE_B_CSC_COEFF_RY_GY 0x49110 9212#define _PIPE_B_CSC_COEFF_BY 0x49114 9213#define _PIPE_B_CSC_COEFF_RU_GU 0x49118 9214#define _PIPE_B_CSC_COEFF_BU 0x4911c 9215#define _PIPE_B_CSC_COEFF_RV_GV 0x49120 9216#define _PIPE_B_CSC_COEFF_BV 0x49124 9217#define _PIPE_B_CSC_MODE 0x49128 9218#define _PIPE_B_CSC_PREOFF_HI 0x49130 9219#define _PIPE_B_CSC_PREOFF_ME 0x49134 9220#define _PIPE_B_CSC_PREOFF_LO 0x49138 9221#define _PIPE_B_CSC_POSTOFF_HI 0x49140 9222#define _PIPE_B_CSC_POSTOFF_ME 0x49144 9223#define _PIPE_B_CSC_POSTOFF_LO 0x49148 9224 9225#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY) 9226#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY) 9227#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU) 9228#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU) 9229#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV) 9230#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV) 9231#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE) 9232#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI) 9233#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME) 9234#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO) 9235#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI) 9236#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME) 9237#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO) 9238 9239/* pipe degamma/gamma LUTs on IVB+ */ 9240#define _PAL_PREC_INDEX_A 0x4A400 9241#define _PAL_PREC_INDEX_B 0x4AC00 9242#define _PAL_PREC_INDEX_C 0x4B400 9243#define PAL_PREC_10_12_BIT (0 << 31) 9244#define PAL_PREC_SPLIT_MODE (1 << 31) 9245#define PAL_PREC_AUTO_INCREMENT (1 << 15) 9246#define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0) 9247#define _PAL_PREC_DATA_A 0x4A404 9248#define _PAL_PREC_DATA_B 0x4AC04 9249#define _PAL_PREC_DATA_C 0x4B404 9250#define _PAL_PREC_GC_MAX_A 0x4A410 9251#define _PAL_PREC_GC_MAX_B 0x4AC10 9252#define _PAL_PREC_GC_MAX_C 0x4B410 9253#define _PAL_PREC_EXT_GC_MAX_A 0x4A420 9254#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20 9255#define _PAL_PREC_EXT_GC_MAX_C 0x4B420 9256#define _PAL_PREC_EXT2_GC_MAX_A 0x4A430 9257#define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30 9258#define _PAL_PREC_EXT2_GC_MAX_C 0x4B430 9259 9260#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B) 9261#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B) 9262#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4) 9263#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4) 9264 9265#define _PRE_CSC_GAMC_INDEX_A 0x4A484 9266#define _PRE_CSC_GAMC_INDEX_B 0x4AC84 9267#define _PRE_CSC_GAMC_INDEX_C 0x4B484 9268#define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10) 9269#define _PRE_CSC_GAMC_DATA_A 0x4A488 9270#define _PRE_CSC_GAMC_DATA_B 0x4AC88 9271#define _PRE_CSC_GAMC_DATA_C 0x4B488 9272 9273#define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B) 9274#define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B) 9275 9276/* pipe CSC & degamma/gamma LUTs on CHV */ 9277#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900) 9278#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904) 9279#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908) 9280#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C) 9281#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910) 9282#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000) 9283#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000) 9284#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00) 9285#define CGM_PIPE_MODE_GAMMA (1 << 2) 9286#define CGM_PIPE_MODE_CSC (1 << 1) 9287#define CGM_PIPE_MODE_DEGAMMA (1 << 0) 9288 9289#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900) 9290#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904) 9291#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908) 9292#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C) 9293#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910) 9294#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000) 9295#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000) 9296#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00) 9297 9298#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01) 9299#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23) 9300#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45) 9301#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67) 9302#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8) 9303#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4) 9304#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4) 9305#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE) 9306 9307/* MIPI DSI registers */ 9308 9309#define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */ 9310#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c)) 9311 9312#define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004) 9313#define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF 9314#define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008) 9315#define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF 9316 9317/* Gen4+ Timestamp and Pipe Frame time stamp registers */ 9318#define GEN4_TIMESTAMP _MMIO(0x2358) 9319#define ILK_TIMESTAMP_HI _MMIO(0x70070) 9320#define IVB_TIMESTAMP_CTR _MMIO(0x44070) 9321 9322#define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074) 9323#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0 9324#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff 9325#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12 9326#define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12) 9327 9328#define _PIPE_FRMTMSTMP_A 0x70048 9329#define PIPE_FRMTMSTMP(pipe) \ 9330 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A) 9331 9332/* BXT MIPI clock controls */ 9333#define BXT_MAX_VAR_OUTPUT_KHZ 39500 9334 9335#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090) 9336#define BXT_MIPI1_DIV_SHIFT 26 9337#define BXT_MIPI2_DIV_SHIFT 10 9338#define BXT_MIPI_DIV_SHIFT(port) \ 9339 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \ 9340 BXT_MIPI2_DIV_SHIFT) 9341 9342/* TX control divider to select actual TX clock output from (8x/var) */ 9343#define BXT_MIPI1_TX_ESCLK_SHIFT 26 9344#define BXT_MIPI2_TX_ESCLK_SHIFT 10 9345#define BXT_MIPI_TX_ESCLK_SHIFT(port) \ 9346 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \ 9347 BXT_MIPI2_TX_ESCLK_SHIFT) 9348#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26) 9349#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10) 9350#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \ 9351 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \ 9352 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK) 9353#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \ 9354 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port)) 9355/* RX upper control divider to select actual RX clock output from 8x */ 9356#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21 9357#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5 9358#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \ 9359 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \ 9360 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT) 9361#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21) 9362#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5) 9363#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \ 9364 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \ 9365 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK) 9366#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \ 9367 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port)) 9368/* 8/3X divider to select the actual 8/3X clock output from 8x */ 9369#define BXT_MIPI1_8X_BY3_SHIFT 19 9370#define BXT_MIPI2_8X_BY3_SHIFT 3 9371#define BXT_MIPI_8X_BY3_SHIFT(port) \ 9372 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \ 9373 BXT_MIPI2_8X_BY3_SHIFT) 9374#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19) 9375#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3) 9376#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \ 9377 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \ 9378 BXT_MIPI2_8X_BY3_DIVIDER_MASK) 9379#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \ 9380 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port)) 9381/* RX lower control divider to select actual RX clock output from 8x */ 9382#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16 9383#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0 9384#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \ 9385 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \ 9386 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT) 9387#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16) 9388#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0) 9389#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \ 9390 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \ 9391 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK) 9392#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \ 9393 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port)) 9394 9395#define RX_DIVIDER_BIT_1_2 0x3 9396#define RX_DIVIDER_BIT_3_4 0xC 9397 9398/* BXT MIPI mode configure */ 9399#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8 9400#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8 9401#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \ 9402 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE) 9403 9404#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC 9405#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC 9406#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \ 9407 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE) 9408 9409#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100 9410#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900 9411#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \ 9412 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL) 9413 9414#define BXT_DSI_PLL_CTL _MMIO(0x161000) 9415#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16 9416#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT) 9417#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT) 9418#define BXT_DSIC_16X_BY1 (0 << 10) 9419#define BXT_DSIC_16X_BY2 (1 << 10) 9420#define BXT_DSIC_16X_BY3 (2 << 10) 9421#define BXT_DSIC_16X_BY4 (3 << 10) 9422#define BXT_DSIC_16X_MASK (3 << 10) 9423#define BXT_DSIA_16X_BY1 (0 << 8) 9424#define BXT_DSIA_16X_BY2 (1 << 8) 9425#define BXT_DSIA_16X_BY3 (2 << 8) 9426#define BXT_DSIA_16X_BY4 (3 << 8) 9427#define BXT_DSIA_16X_MASK (3 << 8) 9428#define BXT_DSI_FREQ_SEL_SHIFT 8 9429#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT) 9430 9431#define BXT_DSI_PLL_RATIO_MAX 0x7D 9432#define BXT_DSI_PLL_RATIO_MIN 0x22 9433#define GLK_DSI_PLL_RATIO_MAX 0x6F 9434#define GLK_DSI_PLL_RATIO_MIN 0x22 9435#define BXT_DSI_PLL_RATIO_MASK 0xFF 9436#define BXT_REF_CLOCK_KHZ 19200 9437 9438#define BXT_DSI_PLL_ENABLE _MMIO(0x46080) 9439#define BXT_DSI_PLL_DO_ENABLE (1 << 31) 9440#define BXT_DSI_PLL_LOCKED (1 << 30) 9441 9442#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190) 9443#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700) 9444#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL) 9445 9446 /* BXT port control */ 9447#define _BXT_MIPIA_PORT_CTRL 0x6B0C0 9448#define _BXT_MIPIC_PORT_CTRL 0x6B8C0 9449#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL) 9450 9451#define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020) 9452#define STAP_SELECT (1 << 0) 9453 9454#define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054) 9455#define HS_IO_CTRL_SELECT (1 << 0) 9456 9457#define DPI_ENABLE (1 << 31) /* A + C */ 9458#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27 9459#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27) 9460#define DUAL_LINK_MODE_SHIFT 26 9461#define DUAL_LINK_MODE_MASK (1 << 26) 9462#define DUAL_LINK_MODE_FRONT_BACK (0 << 26) 9463#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26) 9464#define DITHERING_ENABLE (1 << 25) /* A + C */ 9465#define FLOPPED_HSTX (1 << 23) 9466#define DE_INVERT (1 << 19) /* XXX */ 9467#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18 9468#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18) 9469#define AFE_LATCHOUT (1 << 17) 9470#define LP_OUTPUT_HOLD (1 << 16) 9471#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15 9472#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15) 9473#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11 9474#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11) 9475#define CSB_SHIFT 9 9476#define CSB_MASK (3 << 9) 9477#define CSB_20MHZ (0 << 9) 9478#define CSB_10MHZ (1 << 9) 9479#define CSB_40MHZ (2 << 9) 9480#define BANDGAP_MASK (1 << 8) 9481#define BANDGAP_PNW_CIRCUIT (0 << 8) 9482#define BANDGAP_LNC_CIRCUIT (1 << 8) 9483#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5 9484#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5) 9485#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */ 9486#define TEARING_EFFECT_SHIFT 2 /* A + C */ 9487#define TEARING_EFFECT_MASK (3 << 2) 9488#define TEARING_EFFECT_OFF (0 << 2) 9489#define TEARING_EFFECT_DSI (1 << 2) 9490#define TEARING_EFFECT_GPIO (2 << 2) 9491#define LANE_CONFIGURATION_SHIFT 0 9492#define LANE_CONFIGURATION_MASK (3 << 0) 9493#define LANE_CONFIGURATION_4LANE (0 << 0) 9494#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0) 9495#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0) 9496 9497#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194) 9498#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704) 9499#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL) 9500#define TEARING_EFFECT_DELAY_SHIFT 0 9501#define TEARING_EFFECT_DELAY_MASK (0xffff << 0) 9502 9503/* XXX: all bits reserved */ 9504#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0) 9505 9506/* MIPI DSI Controller and D-PHY registers */ 9507 9508#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000) 9509#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800) 9510#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY) 9511#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */ 9512#define ULPS_STATE_MASK (3 << 1) 9513#define ULPS_STATE_ENTER (2 << 1) 9514#define ULPS_STATE_EXIT (1 << 1) 9515#define ULPS_STATE_NORMAL_OPERATION (0 << 1) 9516#define DEVICE_READY (1 << 0) 9517 9518#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004) 9519#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804) 9520#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT) 9521#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008) 9522#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808) 9523#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN) 9524#define TEARING_EFFECT (1 << 31) 9525#define SPL_PKT_SENT_INTERRUPT (1 << 30) 9526#define GEN_READ_DATA_AVAIL (1 << 29) 9527#define LP_GENERIC_WR_FIFO_FULL (1 << 28) 9528#define HS_GENERIC_WR_FIFO_FULL (1 << 27) 9529#define RX_PROT_VIOLATION (1 << 26) 9530#define RX_INVALID_TX_LENGTH (1 << 25) 9531#define ACK_WITH_NO_ERROR (1 << 24) 9532#define TURN_AROUND_ACK_TIMEOUT (1 << 23) 9533#define LP_RX_TIMEOUT (1 << 22) 9534#define HS_TX_TIMEOUT (1 << 21) 9535#define DPI_FIFO_UNDERRUN (1 << 20) 9536#define LOW_CONTENTION (1 << 19) 9537#define HIGH_CONTENTION (1 << 18) 9538#define TXDSI_VC_ID_INVALID (1 << 17) 9539#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16) 9540#define TXCHECKSUM_ERROR (1 << 15) 9541#define TXECC_MULTIBIT_ERROR (1 << 14) 9542#define TXECC_SINGLE_BIT_ERROR (1 << 13) 9543#define TXFALSE_CONTROL_ERROR (1 << 12) 9544#define RXDSI_VC_ID_INVALID (1 << 11) 9545#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10) 9546#define RXCHECKSUM_ERROR (1 << 9) 9547#define RXECC_MULTIBIT_ERROR (1 << 8) 9548#define RXECC_SINGLE_BIT_ERROR (1 << 7) 9549#define RXFALSE_CONTROL_ERROR (1 << 6) 9550#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5) 9551#define RX_LP_TX_SYNC_ERROR (1 << 4) 9552#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3) 9553#define RXEOT_SYNC_ERROR (1 << 2) 9554#define RXSOT_SYNC_ERROR (1 << 1) 9555#define RXSOT_ERROR (1 << 0) 9556 9557#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c) 9558#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c) 9559#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG) 9560#define CMD_MODE_DATA_WIDTH_MASK (7 << 13) 9561#define CMD_MODE_NOT_SUPPORTED (0 << 13) 9562#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13) 9563#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13) 9564#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13) 9565#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13) 9566#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13) 9567#define VID_MODE_FORMAT_MASK (0xf << 7) 9568#define VID_MODE_NOT_SUPPORTED (0 << 7) 9569#define VID_MODE_FORMAT_RGB565 (1 << 7) 9570#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7) 9571#define VID_MODE_FORMAT_RGB666 (3 << 7) 9572#define VID_MODE_FORMAT_RGB888 (4 << 7) 9573#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5 9574#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5) 9575#define VID_MODE_CHANNEL_NUMBER_SHIFT 3 9576#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3) 9577#define DATA_LANES_PRG_REG_SHIFT 0 9578#define DATA_LANES_PRG_REG_MASK (7 << 0) 9579 9580#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010) 9581#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810) 9582#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT) 9583#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff 9584 9585#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014) 9586#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814) 9587#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT) 9588#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff 9589 9590#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018) 9591#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818) 9592#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT) 9593#define TURN_AROUND_TIMEOUT_MASK 0x3f 9594 9595#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c) 9596#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c) 9597#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER) 9598#define DEVICE_RESET_TIMER_MASK 0xffff 9599 9600#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020) 9601#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820) 9602#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION) 9603#define VERTICAL_ADDRESS_SHIFT 16 9604#define VERTICAL_ADDRESS_MASK (0xffff << 16) 9605#define HORIZONTAL_ADDRESS_SHIFT 0 9606#define HORIZONTAL_ADDRESS_MASK 0xffff 9607 9608#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024) 9609#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824) 9610#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE) 9611#define DBI_FIFO_EMPTY_HALF (0 << 0) 9612#define DBI_FIFO_EMPTY_QUARTER (1 << 0) 9613#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0) 9614 9615/* regs below are bits 15:0 */ 9616#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028) 9617#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828) 9618#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT) 9619 9620#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c) 9621#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c) 9622#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT) 9623 9624#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030) 9625#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830) 9626#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT) 9627 9628#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034) 9629#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834) 9630#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT) 9631 9632#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038) 9633#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838) 9634#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT) 9635 9636#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c) 9637#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c) 9638#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT) 9639 9640#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040) 9641#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840) 9642#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT) 9643 9644#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044) 9645#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844) 9646#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT) 9647 9648/* regs above are bits 15:0 */ 9649 9650#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048) 9651#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848) 9652#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL) 9653#define DPI_LP_MODE (1 << 6) 9654#define BACKLIGHT_OFF (1 << 5) 9655#define BACKLIGHT_ON (1 << 4) 9656#define COLOR_MODE_OFF (1 << 3) 9657#define COLOR_MODE_ON (1 << 2) 9658#define TURN_ON (1 << 1) 9659#define SHUTDOWN (1 << 0) 9660 9661#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c) 9662#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c) 9663#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA) 9664#define COMMAND_BYTE_SHIFT 0 9665#define COMMAND_BYTE_MASK (0x3f << 0) 9666 9667#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050) 9668#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850) 9669#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT) 9670#define MASTER_INIT_TIMER_SHIFT 0 9671#define MASTER_INIT_TIMER_MASK (0xffff << 0) 9672 9673#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054) 9674#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854) 9675#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \ 9676 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE) 9677#define MAX_RETURN_PKT_SIZE_SHIFT 0 9678#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0) 9679 9680#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058) 9681#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858) 9682#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT) 9683#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4) 9684#define DISABLE_VIDEO_BTA (1 << 3) 9685#define IP_TG_CONFIG (1 << 2) 9686#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0) 9687#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0) 9688#define VIDEO_MODE_BURST (3 << 0) 9689 9690#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c) 9691#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c) 9692#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE) 9693#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9) 9694#define BXT_DPHY_DEFEATURE_EN (1 << 8) 9695#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7) 9696#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6) 9697#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5) 9698#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4) 9699#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3) 9700#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2) 9701#define CLOCKSTOP (1 << 1) 9702#define EOT_DISABLE (1 << 0) 9703 9704#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060) 9705#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860) 9706#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK) 9707#define LP_BYTECLK_SHIFT 0 9708#define LP_BYTECLK_MASK (0xffff << 0) 9709 9710#define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4) 9711#define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4) 9712#define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT) 9713 9714#define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098) 9715#define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898) 9716#define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING) 9717 9718/* bits 31:0 */ 9719#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064) 9720#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864) 9721#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA) 9722 9723/* bits 31:0 */ 9724#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068) 9725#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868) 9726#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA) 9727 9728#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c) 9729#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c) 9730#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL) 9731#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070) 9732#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870) 9733#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL) 9734#define LONG_PACKET_WORD_COUNT_SHIFT 8 9735#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8) 9736#define SHORT_PACKET_PARAM_SHIFT 8 9737#define SHORT_PACKET_PARAM_MASK (0xffff << 8) 9738#define VIRTUAL_CHANNEL_SHIFT 6 9739#define VIRTUAL_CHANNEL_MASK (3 << 6) 9740#define DATA_TYPE_SHIFT 0 9741#define DATA_TYPE_MASK (0x3f << 0) 9742/* data type values, see include/video/mipi_display.h */ 9743 9744#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074) 9745#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874) 9746#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT) 9747#define DPI_FIFO_EMPTY (1 << 28) 9748#define DBI_FIFO_EMPTY (1 << 27) 9749#define LP_CTRL_FIFO_EMPTY (1 << 26) 9750#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25) 9751#define LP_CTRL_FIFO_FULL (1 << 24) 9752#define HS_CTRL_FIFO_EMPTY (1 << 18) 9753#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17) 9754#define HS_CTRL_FIFO_FULL (1 << 16) 9755#define LP_DATA_FIFO_EMPTY (1 << 10) 9756#define LP_DATA_FIFO_HALF_EMPTY (1 << 9) 9757#define LP_DATA_FIFO_FULL (1 << 8) 9758#define HS_DATA_FIFO_EMPTY (1 << 2) 9759#define HS_DATA_FIFO_HALF_EMPTY (1 << 1) 9760#define HS_DATA_FIFO_FULL (1 << 0) 9761 9762#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078) 9763#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878) 9764#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE) 9765#define DBI_HS_LP_MODE_MASK (1 << 0) 9766#define DBI_LP_MODE (1 << 0) 9767#define DBI_HS_MODE (0 << 0) 9768 9769#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080) 9770#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880) 9771#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM) 9772#define EXIT_ZERO_COUNT_SHIFT 24 9773#define EXIT_ZERO_COUNT_MASK (0x3f << 24) 9774#define TRAIL_COUNT_SHIFT 16 9775#define TRAIL_COUNT_MASK (0x1f << 16) 9776#define CLK_ZERO_COUNT_SHIFT 8 9777#define CLK_ZERO_COUNT_MASK (0xff << 8) 9778#define PREPARE_COUNT_SHIFT 0 9779#define PREPARE_COUNT_MASK (0x3f << 0) 9780 9781/* bits 31:0 */ 9782#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084) 9783#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884) 9784#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL) 9785 9786#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088) 9787#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888) 9788#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT) 9789#define LP_HS_SSW_CNT_SHIFT 16 9790#define LP_HS_SSW_CNT_MASK (0xffff << 16) 9791#define HS_LP_PWR_SW_CNT_SHIFT 0 9792#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0) 9793 9794#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c) 9795#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c) 9796#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL) 9797#define STOP_STATE_STALL_COUNTER_SHIFT 0 9798#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0) 9799 9800#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090) 9801#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890) 9802#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1) 9803#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094) 9804#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894) 9805#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1) 9806#define RX_CONTENTION_DETECTED (1 << 0) 9807 9808/* XXX: only pipe A ?!? */ 9809#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100) 9810#define DBI_TYPEC_ENABLE (1 << 31) 9811#define DBI_TYPEC_WIP (1 << 30) 9812#define DBI_TYPEC_OPTION_SHIFT 28 9813#define DBI_TYPEC_OPTION_MASK (3 << 28) 9814#define DBI_TYPEC_FREQ_SHIFT 24 9815#define DBI_TYPEC_FREQ_MASK (0xf << 24) 9816#define DBI_TYPEC_OVERRIDE (1 << 8) 9817#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0 9818#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0) 9819 9820 9821/* MIPI adapter registers */ 9822 9823#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104) 9824#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904) 9825#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL) 9826#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */ 9827#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5) 9828#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5) 9829#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5) 9830#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5) 9831#define READ_REQUEST_PRIORITY_SHIFT 3 9832#define READ_REQUEST_PRIORITY_MASK (3 << 3) 9833#define READ_REQUEST_PRIORITY_LOW (0 << 3) 9834#define READ_REQUEST_PRIORITY_HIGH (3 << 3) 9835#define RGB_FLIP_TO_BGR (1 << 2) 9836 9837#define BXT_PIPE_SELECT_SHIFT 7 9838#define BXT_PIPE_SELECT_MASK (7 << 7) 9839#define BXT_PIPE_SELECT(pipe) ((pipe) << 7) 9840#define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */ 9841#define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */ 9842#define GLK_MIPIIO_RESET_RELEASED (1 << 28) 9843#define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */ 9844#define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */ 9845#define GLK_LP_WAKE (1 << 22) 9846#define GLK_LP11_LOW_PWR_MODE (1 << 21) 9847#define GLK_LP00_LOW_PWR_MODE (1 << 20) 9848#define GLK_FIREWALL_ENABLE (1 << 16) 9849#define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10) 9850#define BXT_PIXEL_OVERLAP_CNT_SHIFT 10 9851#define BXT_DSC_ENABLE (1 << 3) 9852#define BXT_RGB_FLIP (1 << 2) 9853#define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */ 9854#define GLK_MIPIIO_ENABLE (1 << 0) 9855 9856#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108) 9857#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908) 9858#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS) 9859#define DATA_MEM_ADDRESS_SHIFT 5 9860#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5) 9861#define DATA_VALID (1 << 0) 9862 9863#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c) 9864#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c) 9865#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH) 9866#define DATA_LENGTH_SHIFT 0 9867#define DATA_LENGTH_MASK (0xfffff << 0) 9868 9869#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110) 9870#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910) 9871#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS) 9872#define COMMAND_MEM_ADDRESS_SHIFT 5 9873#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5) 9874#define AUTO_PWG_ENABLE (1 << 2) 9875#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1) 9876#define COMMAND_VALID (1 << 0) 9877 9878#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114) 9879#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914) 9880#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH) 9881#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */ 9882#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n))) 9883 9884#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118) 9885#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918) 9886#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */ 9887 9888#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138) 9889#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938) 9890#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID) 9891#define READ_DATA_VALID(n) (1 << (n)) 9892 9893/* For UMS only (deprecated): */ 9894#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000) 9895#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800) 9896 9897/* MOCS (Memory Object Control State) registers */ 9898#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */ 9899 9900#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */ 9901#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */ 9902#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */ 9903#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */ 9904#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */ 9905/* Media decoder 2 MOCS registers */ 9906#define GEN11_MFX2_MOCS(i) _MMIO(0x10000 + (i) * 4) 9907 9908#define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0) 9909#define PMFLUSHDONE_LNICRSDROP (1 << 20) 9910#define PMFLUSH_GAPL3UNBLOCK (1 << 21) 9911#define PMFLUSHDONE_LNEBLK (1 << 22) 9912 9913/* gamt regs */ 9914#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4) 9915#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */ 9916#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */ 9917#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */ 9918#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */ 9919 9920#define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */ 9921#define MMCD_PCLA (1 << 31) 9922#define MMCD_HOTSPOT_EN (1 << 27) 9923 9924#define _ICL_PHY_MISC_A 0x64C00 9925#define _ICL_PHY_MISC_B 0x64C04 9926#define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \ 9927 _ICL_PHY_MISC_B) 9928#define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23) 9929 9930#endif /* _I915_REG_H_ */