Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v4.17 536 lines 14 kB view raw
1#ifndef _ASM_X86_APIC_H 2#define _ASM_X86_APIC_H 3 4#include <linux/cpumask.h> 5 6#include <asm/alternative.h> 7#include <asm/cpufeature.h> 8#include <asm/apicdef.h> 9#include <linux/atomic.h> 10#include <asm/fixmap.h> 11#include <asm/mpspec.h> 12#include <asm/msr.h> 13 14#define ARCH_APICTIMER_STOPS_ON_C3 1 15 16/* 17 * Debugging macros 18 */ 19#define APIC_QUIET 0 20#define APIC_VERBOSE 1 21#define APIC_DEBUG 2 22 23/* Macros for apic_extnmi which controls external NMI masking */ 24#define APIC_EXTNMI_BSP 0 /* Default */ 25#define APIC_EXTNMI_ALL 1 26#define APIC_EXTNMI_NONE 2 27 28/* 29 * Define the default level of output to be very little 30 * This can be turned up by using apic=verbose for more 31 * information and apic=debug for _lots_ of information. 32 * apic_verbosity is defined in apic.c 33 */ 34#define apic_printk(v, s, a...) do { \ 35 if ((v) <= apic_verbosity) \ 36 printk(s, ##a); \ 37 } while (0) 38 39 40#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32) 41extern void generic_apic_probe(void); 42#else 43static inline void generic_apic_probe(void) 44{ 45} 46#endif 47 48#ifdef CONFIG_X86_LOCAL_APIC 49 50extern unsigned int apic_verbosity; 51extern int local_apic_timer_c2_ok; 52 53extern int disable_apic; 54extern unsigned int lapic_timer_frequency; 55 56extern enum apic_intr_mode_id apic_intr_mode; 57enum apic_intr_mode_id { 58 APIC_PIC, 59 APIC_VIRTUAL_WIRE, 60 APIC_VIRTUAL_WIRE_NO_CONFIG, 61 APIC_SYMMETRIC_IO, 62 APIC_SYMMETRIC_IO_NO_ROUTING 63}; 64 65#ifdef CONFIG_SMP 66extern void __inquire_remote_apic(int apicid); 67#else /* CONFIG_SMP */ 68static inline void __inquire_remote_apic(int apicid) 69{ 70} 71#endif /* CONFIG_SMP */ 72 73static inline void default_inquire_remote_apic(int apicid) 74{ 75 if (apic_verbosity >= APIC_DEBUG) 76 __inquire_remote_apic(apicid); 77} 78 79/* 80 * With 82489DX we can't rely on apic feature bit 81 * retrieved via cpuid but still have to deal with 82 * such an apic chip so we assume that SMP configuration 83 * is found from MP table (64bit case uses ACPI mostly 84 * which set smp presence flag as well so we are safe 85 * to use this helper too). 86 */ 87static inline bool apic_from_smp_config(void) 88{ 89 return smp_found_config && !disable_apic; 90} 91 92/* 93 * Basic functions accessing APICs. 94 */ 95#ifdef CONFIG_PARAVIRT 96#include <asm/paravirt.h> 97#endif 98 99extern int setup_profiling_timer(unsigned int); 100 101static inline void native_apic_mem_write(u32 reg, u32 v) 102{ 103 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg); 104 105 alternative_io("movl %0, %P1", "xchgl %0, %P1", X86_BUG_11AP, 106 ASM_OUTPUT2("=r" (v), "=m" (*addr)), 107 ASM_OUTPUT2("0" (v), "m" (*addr))); 108} 109 110static inline u32 native_apic_mem_read(u32 reg) 111{ 112 return *((volatile u32 *)(APIC_BASE + reg)); 113} 114 115extern void native_apic_wait_icr_idle(void); 116extern u32 native_safe_apic_wait_icr_idle(void); 117extern void native_apic_icr_write(u32 low, u32 id); 118extern u64 native_apic_icr_read(void); 119 120static inline bool apic_is_x2apic_enabled(void) 121{ 122 u64 msr; 123 124 if (rdmsrl_safe(MSR_IA32_APICBASE, &msr)) 125 return false; 126 return msr & X2APIC_ENABLE; 127} 128 129extern void enable_IR_x2apic(void); 130 131extern int get_physical_broadcast(void); 132 133extern int lapic_get_maxlvt(void); 134extern void clear_local_APIC(void); 135extern void disconnect_bsp_APIC(int virt_wire_setup); 136extern void disable_local_APIC(void); 137extern void lapic_shutdown(void); 138extern void sync_Arb_IDs(void); 139extern void init_bsp_APIC(void); 140extern void apic_intr_mode_init(void); 141extern void init_apic_mappings(void); 142void register_lapic_address(unsigned long address); 143extern void setup_boot_APIC_clock(void); 144extern void setup_secondary_APIC_clock(void); 145extern void lapic_update_tsc_freq(void); 146 147#ifdef CONFIG_X86_64 148static inline int apic_force_enable(unsigned long addr) 149{ 150 return -1; 151} 152#else 153extern int apic_force_enable(unsigned long addr); 154#endif 155 156extern void apic_bsp_setup(bool upmode); 157extern void apic_ap_setup(void); 158 159/* 160 * On 32bit this is mach-xxx local 161 */ 162#ifdef CONFIG_X86_64 163extern int apic_is_clustered_box(void); 164#else 165static inline int apic_is_clustered_box(void) 166{ 167 return 0; 168} 169#endif 170 171extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask); 172extern void lapic_assign_system_vectors(void); 173extern void lapic_assign_legacy_vector(unsigned int isairq, bool replace); 174extern void lapic_online(void); 175extern void lapic_offline(void); 176 177#else /* !CONFIG_X86_LOCAL_APIC */ 178static inline void lapic_shutdown(void) { } 179#define local_apic_timer_c2_ok 1 180static inline void init_apic_mappings(void) { } 181static inline void disable_local_APIC(void) { } 182# define setup_boot_APIC_clock x86_init_noop 183# define setup_secondary_APIC_clock x86_init_noop 184static inline void lapic_update_tsc_freq(void) { } 185static inline void init_bsp_APIC(void) { } 186static inline void apic_intr_mode_init(void) { } 187static inline void lapic_assign_system_vectors(void) { } 188static inline void lapic_assign_legacy_vector(unsigned int i, bool r) { } 189#endif /* !CONFIG_X86_LOCAL_APIC */ 190 191#ifdef CONFIG_X86_X2APIC 192/* 193 * Make previous memory operations globally visible before 194 * sending the IPI through x2apic wrmsr. We need a serializing instruction or 195 * mfence for this. 196 */ 197static inline void x2apic_wrmsr_fence(void) 198{ 199 asm volatile("mfence" : : : "memory"); 200} 201 202static inline void native_apic_msr_write(u32 reg, u32 v) 203{ 204 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR || 205 reg == APIC_LVR) 206 return; 207 208 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0); 209} 210 211static inline void native_apic_msr_eoi_write(u32 reg, u32 v) 212{ 213 __wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0); 214} 215 216static inline u32 native_apic_msr_read(u32 reg) 217{ 218 u64 msr; 219 220 if (reg == APIC_DFR) 221 return -1; 222 223 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr); 224 return (u32)msr; 225} 226 227static inline void native_x2apic_wait_icr_idle(void) 228{ 229 /* no need to wait for icr idle in x2apic */ 230 return; 231} 232 233static inline u32 native_safe_x2apic_wait_icr_idle(void) 234{ 235 /* no need to wait for icr idle in x2apic */ 236 return 0; 237} 238 239static inline void native_x2apic_icr_write(u32 low, u32 id) 240{ 241 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low); 242} 243 244static inline u64 native_x2apic_icr_read(void) 245{ 246 unsigned long val; 247 248 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val); 249 return val; 250} 251 252extern int x2apic_mode; 253extern int x2apic_phys; 254extern void __init check_x2apic(void); 255extern void x2apic_setup(void); 256static inline int x2apic_enabled(void) 257{ 258 return boot_cpu_has(X86_FEATURE_X2APIC) && apic_is_x2apic_enabled(); 259} 260 261#define x2apic_supported() (boot_cpu_has(X86_FEATURE_X2APIC)) 262#else /* !CONFIG_X86_X2APIC */ 263static inline void check_x2apic(void) { } 264static inline void x2apic_setup(void) { } 265static inline int x2apic_enabled(void) { return 0; } 266 267#define x2apic_mode (0) 268#define x2apic_supported() (0) 269#endif /* !CONFIG_X86_X2APIC */ 270 271struct irq_data; 272 273/* 274 * Copyright 2004 James Cleverdon, IBM. 275 * Subject to the GNU Public License, v.2 276 * 277 * Generic APIC sub-arch data struct. 278 * 279 * Hacked for x86-64 by James Cleverdon from i386 architecture code by 280 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and 281 * James Cleverdon. 282 */ 283struct apic { 284 /* Hotpath functions first */ 285 void (*eoi_write)(u32 reg, u32 v); 286 void (*native_eoi_write)(u32 reg, u32 v); 287 void (*write)(u32 reg, u32 v); 288 u32 (*read)(u32 reg); 289 290 /* IPI related functions */ 291 void (*wait_icr_idle)(void); 292 u32 (*safe_wait_icr_idle)(void); 293 294 void (*send_IPI)(int cpu, int vector); 295 void (*send_IPI_mask)(const struct cpumask *mask, int vector); 296 void (*send_IPI_mask_allbutself)(const struct cpumask *msk, int vec); 297 void (*send_IPI_allbutself)(int vector); 298 void (*send_IPI_all)(int vector); 299 void (*send_IPI_self)(int vector); 300 301 /* dest_logical is used by the IPI functions */ 302 u32 dest_logical; 303 u32 disable_esr; 304 u32 irq_delivery_mode; 305 u32 irq_dest_mode; 306 307 u32 (*calc_dest_apicid)(unsigned int cpu); 308 309 /* ICR related functions */ 310 u64 (*icr_read)(void); 311 void (*icr_write)(u32 low, u32 high); 312 313 /* Probe, setup and smpboot functions */ 314 int (*probe)(void); 315 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id); 316 int (*apic_id_valid)(u32 apicid); 317 int (*apic_id_registered)(void); 318 319 bool (*check_apicid_used)(physid_mask_t *map, int apicid); 320 void (*init_apic_ldr)(void); 321 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap); 322 void (*setup_apic_routing)(void); 323 int (*cpu_present_to_apicid)(int mps_cpu); 324 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap); 325 int (*check_phys_apicid_present)(int phys_apicid); 326 int (*phys_pkg_id)(int cpuid_apic, int index_msb); 327 328 u32 (*get_apic_id)(unsigned long x); 329 u32 (*set_apic_id)(unsigned int id); 330 331 /* wakeup_secondary_cpu */ 332 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip); 333 334 void (*inquire_remote_apic)(int apicid); 335 336#ifdef CONFIG_X86_32 337 /* 338 * Called very early during boot from get_smp_config(). It should 339 * return the logical apicid. x86_[bios]_cpu_to_apicid is 340 * initialized before this function is called. 341 * 342 * If logical apicid can't be determined that early, the function 343 * may return BAD_APICID. Logical apicid will be configured after 344 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity 345 * won't be applied properly during early boot in this case. 346 */ 347 int (*x86_32_early_logical_apicid)(int cpu); 348#endif 349 char *name; 350}; 351 352/* 353 * Pointer to the local APIC driver in use on this system (there's 354 * always just one such driver in use - the kernel decides via an 355 * early probing process which one it picks - and then sticks to it): 356 */ 357extern struct apic *apic; 358 359/* 360 * APIC drivers are probed based on how they are listed in the .apicdrivers 361 * section. So the order is important and enforced by the ordering 362 * of different apic driver files in the Makefile. 363 * 364 * For the files having two apic drivers, we use apic_drivers() 365 * to enforce the order with in them. 366 */ 367#define apic_driver(sym) \ 368 static const struct apic *__apicdrivers_##sym __used \ 369 __aligned(sizeof(struct apic *)) \ 370 __section(.apicdrivers) = { &sym } 371 372#define apic_drivers(sym1, sym2) \ 373 static struct apic *__apicdrivers_##sym1##sym2[2] __used \ 374 __aligned(sizeof(struct apic *)) \ 375 __section(.apicdrivers) = { &sym1, &sym2 } 376 377extern struct apic *__apicdrivers[], *__apicdrivers_end[]; 378 379/* 380 * APIC functionality to boot other CPUs - only used on SMP: 381 */ 382#ifdef CONFIG_SMP 383extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip); 384extern int lapic_can_unplug_cpu(void); 385#endif 386 387#ifdef CONFIG_X86_LOCAL_APIC 388 389static inline u32 apic_read(u32 reg) 390{ 391 return apic->read(reg); 392} 393 394static inline void apic_write(u32 reg, u32 val) 395{ 396 apic->write(reg, val); 397} 398 399static inline void apic_eoi(void) 400{ 401 apic->eoi_write(APIC_EOI, APIC_EOI_ACK); 402} 403 404static inline u64 apic_icr_read(void) 405{ 406 return apic->icr_read(); 407} 408 409static inline void apic_icr_write(u32 low, u32 high) 410{ 411 apic->icr_write(low, high); 412} 413 414static inline void apic_wait_icr_idle(void) 415{ 416 apic->wait_icr_idle(); 417} 418 419static inline u32 safe_apic_wait_icr_idle(void) 420{ 421 return apic->safe_wait_icr_idle(); 422} 423 424extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)); 425 426#else /* CONFIG_X86_LOCAL_APIC */ 427 428static inline u32 apic_read(u32 reg) { return 0; } 429static inline void apic_write(u32 reg, u32 val) { } 430static inline void apic_eoi(void) { } 431static inline u64 apic_icr_read(void) { return 0; } 432static inline void apic_icr_write(u32 low, u32 high) { } 433static inline void apic_wait_icr_idle(void) { } 434static inline u32 safe_apic_wait_icr_idle(void) { return 0; } 435static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {} 436 437#endif /* CONFIG_X86_LOCAL_APIC */ 438 439static inline void ack_APIC_irq(void) 440{ 441 /* 442 * ack_APIC_irq() actually gets compiled as a single instruction 443 * ... yummie. 444 */ 445 apic_eoi(); 446} 447 448static inline unsigned default_get_apic_id(unsigned long x) 449{ 450 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR)); 451 452 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID)) 453 return (x >> 24) & 0xFF; 454 else 455 return (x >> 24) & 0x0F; 456} 457 458/* 459 * Warm reset vector position: 460 */ 461#define TRAMPOLINE_PHYS_LOW 0x467 462#define TRAMPOLINE_PHYS_HIGH 0x469 463 464#ifdef CONFIG_X86_64 465extern void apic_send_IPI_self(int vector); 466 467DECLARE_PER_CPU(int, x2apic_extra_bits); 468#endif 469 470extern void generic_bigsmp_probe(void); 471 472#ifdef CONFIG_X86_LOCAL_APIC 473 474#include <asm/smp.h> 475 476#define APIC_DFR_VALUE (APIC_DFR_FLAT) 477 478DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid); 479 480extern struct apic apic_noop; 481 482static inline unsigned int read_apic_id(void) 483{ 484 unsigned int reg = apic_read(APIC_ID); 485 486 return apic->get_apic_id(reg); 487} 488 489extern int default_apic_id_valid(u32 apicid); 490extern int default_acpi_madt_oem_check(char *, char *); 491extern void default_setup_apic_routing(void); 492 493extern u32 apic_default_calc_apicid(unsigned int cpu); 494extern u32 apic_flat_calc_apicid(unsigned int cpu); 495 496extern bool default_check_apicid_used(physid_mask_t *map, int apicid); 497extern void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap); 498extern int default_cpu_present_to_apicid(int mps_cpu); 499extern int default_check_phys_apicid_present(int phys_apicid); 500 501#endif /* CONFIG_X86_LOCAL_APIC */ 502 503extern void irq_enter(void); 504extern void irq_exit(void); 505 506static inline void entering_irq(void) 507{ 508 irq_enter(); 509} 510 511static inline void entering_ack_irq(void) 512{ 513 entering_irq(); 514 ack_APIC_irq(); 515} 516 517static inline void ipi_entering_ack_irq(void) 518{ 519 irq_enter(); 520 ack_APIC_irq(); 521} 522 523static inline void exiting_irq(void) 524{ 525 irq_exit(); 526} 527 528static inline void exiting_ack_irq(void) 529{ 530 ack_APIC_irq(); 531 irq_exit(); 532} 533 534extern void ioapic_zap_locks(void); 535 536#endif /* _ASM_X86_APIC_H */