Linux kernel mirror (for testing)
git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel
os
linux
1/*
2 * i.MX drm driver - Television Encoder (TVEv2)
3 *
4 * Copyright (C) 2013 Philipp Zabel, Pengutronix
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <linux/clk.h>
17#include <linux/clk-provider.h>
18#include <linux/component.h>
19#include <linux/module.h>
20#include <linux/i2c.h>
21#include <linux/regmap.h>
22#include <linux/regulator/consumer.h>
23#include <linux/spinlock.h>
24#include <linux/videodev2.h>
25#include <drm/drmP.h>
26#include <drm/drm_atomic_helper.h>
27#include <drm/drm_fb_helper.h>
28#include <drm/drm_crtc_helper.h>
29#include <video/imx-ipu-v3.h>
30
31#include "imx-drm.h"
32
33#define TVE_COM_CONF_REG 0x00
34#define TVE_TVDAC0_CONT_REG 0x28
35#define TVE_TVDAC1_CONT_REG 0x2c
36#define TVE_TVDAC2_CONT_REG 0x30
37#define TVE_CD_CONT_REG 0x34
38#define TVE_INT_CONT_REG 0x64
39#define TVE_STAT_REG 0x68
40#define TVE_TST_MODE_REG 0x6c
41#define TVE_MV_CONT_REG 0xdc
42
43/* TVE_COM_CONF_REG */
44#define TVE_SYNC_CH_2_EN BIT(22)
45#define TVE_SYNC_CH_1_EN BIT(21)
46#define TVE_SYNC_CH_0_EN BIT(20)
47#define TVE_TV_OUT_MODE_MASK (0x7 << 12)
48#define TVE_TV_OUT_DISABLE (0x0 << 12)
49#define TVE_TV_OUT_CVBS_0 (0x1 << 12)
50#define TVE_TV_OUT_CVBS_2 (0x2 << 12)
51#define TVE_TV_OUT_CVBS_0_2 (0x3 << 12)
52#define TVE_TV_OUT_SVIDEO_0_1 (0x4 << 12)
53#define TVE_TV_OUT_SVIDEO_0_1_CVBS2_2 (0x5 << 12)
54#define TVE_TV_OUT_YPBPR (0x6 << 12)
55#define TVE_TV_OUT_RGB (0x7 << 12)
56#define TVE_TV_STAND_MASK (0xf << 8)
57#define TVE_TV_STAND_HD_1080P30 (0xc << 8)
58#define TVE_P2I_CONV_EN BIT(7)
59#define TVE_INP_VIDEO_FORM BIT(6)
60#define TVE_INP_YCBCR_422 (0x0 << 6)
61#define TVE_INP_YCBCR_444 (0x1 << 6)
62#define TVE_DATA_SOURCE_MASK (0x3 << 4)
63#define TVE_DATA_SOURCE_BUS1 (0x0 << 4)
64#define TVE_DATA_SOURCE_BUS2 (0x1 << 4)
65#define TVE_DATA_SOURCE_EXT (0x2 << 4)
66#define TVE_DATA_SOURCE_TESTGEN (0x3 << 4)
67#define TVE_IPU_CLK_EN_OFS 3
68#define TVE_IPU_CLK_EN BIT(3)
69#define TVE_DAC_SAMP_RATE_OFS 1
70#define TVE_DAC_SAMP_RATE_WIDTH 2
71#define TVE_DAC_SAMP_RATE_MASK (0x3 << 1)
72#define TVE_DAC_FULL_RATE (0x0 << 1)
73#define TVE_DAC_DIV2_RATE (0x1 << 1)
74#define TVE_DAC_DIV4_RATE (0x2 << 1)
75#define TVE_EN BIT(0)
76
77/* TVE_TVDACx_CONT_REG */
78#define TVE_TVDAC_GAIN_MASK (0x3f << 0)
79
80/* TVE_CD_CONT_REG */
81#define TVE_CD_CH_2_SM_EN BIT(22)
82#define TVE_CD_CH_1_SM_EN BIT(21)
83#define TVE_CD_CH_0_SM_EN BIT(20)
84#define TVE_CD_CH_2_LM_EN BIT(18)
85#define TVE_CD_CH_1_LM_EN BIT(17)
86#define TVE_CD_CH_0_LM_EN BIT(16)
87#define TVE_CD_CH_2_REF_LVL BIT(10)
88#define TVE_CD_CH_1_REF_LVL BIT(9)
89#define TVE_CD_CH_0_REF_LVL BIT(8)
90#define TVE_CD_EN BIT(0)
91
92/* TVE_INT_CONT_REG */
93#define TVE_FRAME_END_IEN BIT(13)
94#define TVE_CD_MON_END_IEN BIT(2)
95#define TVE_CD_SM_IEN BIT(1)
96#define TVE_CD_LM_IEN BIT(0)
97
98/* TVE_TST_MODE_REG */
99#define TVE_TVDAC_TEST_MODE_MASK (0x7 << 0)
100
101#define IMX_TVE_DAC_VOLTAGE 2750000
102
103enum {
104 TVE_MODE_TVOUT,
105 TVE_MODE_VGA,
106};
107
108struct imx_tve {
109 struct drm_connector connector;
110 struct drm_encoder encoder;
111 struct device *dev;
112 spinlock_t lock; /* register lock */
113 bool enabled;
114 int mode;
115 int di_hsync_pin;
116 int di_vsync_pin;
117
118 struct regmap *regmap;
119 struct regulator *dac_reg;
120 struct i2c_adapter *ddc;
121 struct clk *clk;
122 struct clk *di_sel_clk;
123 struct clk_hw clk_hw_di;
124 struct clk *di_clk;
125};
126
127static inline struct imx_tve *con_to_tve(struct drm_connector *c)
128{
129 return container_of(c, struct imx_tve, connector);
130}
131
132static inline struct imx_tve *enc_to_tve(struct drm_encoder *e)
133{
134 return container_of(e, struct imx_tve, encoder);
135}
136
137static void tve_lock(void *__tve)
138__acquires(&tve->lock)
139{
140 struct imx_tve *tve = __tve;
141
142 spin_lock(&tve->lock);
143}
144
145static void tve_unlock(void *__tve)
146__releases(&tve->lock)
147{
148 struct imx_tve *tve = __tve;
149
150 spin_unlock(&tve->lock);
151}
152
153static void tve_enable(struct imx_tve *tve)
154{
155 if (!tve->enabled) {
156 tve->enabled = true;
157 clk_prepare_enable(tve->clk);
158 regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
159 TVE_EN, TVE_EN);
160 }
161
162 /* clear interrupt status register */
163 regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
164
165 /* cable detection irq disabled in VGA mode, enabled in TVOUT mode */
166 if (tve->mode == TVE_MODE_VGA)
167 regmap_write(tve->regmap, TVE_INT_CONT_REG, 0);
168 else
169 regmap_write(tve->regmap, TVE_INT_CONT_REG,
170 TVE_CD_SM_IEN |
171 TVE_CD_LM_IEN |
172 TVE_CD_MON_END_IEN);
173}
174
175static void tve_disable(struct imx_tve *tve)
176{
177 if (tve->enabled) {
178 tve->enabled = false;
179 regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, TVE_EN, 0);
180 clk_disable_unprepare(tve->clk);
181 }
182}
183
184static int tve_setup_tvout(struct imx_tve *tve)
185{
186 return -ENOTSUPP;
187}
188
189static int tve_setup_vga(struct imx_tve *tve)
190{
191 unsigned int mask;
192 unsigned int val;
193 int ret;
194
195 /* set gain to (1 + 10/128) to provide 0.7V peak-to-peak amplitude */
196 ret = regmap_update_bits(tve->regmap, TVE_TVDAC0_CONT_REG,
197 TVE_TVDAC_GAIN_MASK, 0x0a);
198 if (ret)
199 return ret;
200
201 ret = regmap_update_bits(tve->regmap, TVE_TVDAC1_CONT_REG,
202 TVE_TVDAC_GAIN_MASK, 0x0a);
203 if (ret)
204 return ret;
205
206 ret = regmap_update_bits(tve->regmap, TVE_TVDAC2_CONT_REG,
207 TVE_TVDAC_GAIN_MASK, 0x0a);
208 if (ret)
209 return ret;
210
211 /* set configuration register */
212 mask = TVE_DATA_SOURCE_MASK | TVE_INP_VIDEO_FORM;
213 val = TVE_DATA_SOURCE_BUS2 | TVE_INP_YCBCR_444;
214 mask |= TVE_TV_STAND_MASK | TVE_P2I_CONV_EN;
215 val |= TVE_TV_STAND_HD_1080P30 | 0;
216 mask |= TVE_TV_OUT_MODE_MASK | TVE_SYNC_CH_0_EN;
217 val |= TVE_TV_OUT_RGB | TVE_SYNC_CH_0_EN;
218 ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, mask, val);
219 if (ret)
220 return ret;
221
222 /* set test mode (as documented) */
223 return regmap_update_bits(tve->regmap, TVE_TST_MODE_REG,
224 TVE_TVDAC_TEST_MODE_MASK, 1);
225}
226
227static int imx_tve_connector_get_modes(struct drm_connector *connector)
228{
229 struct imx_tve *tve = con_to_tve(connector);
230 struct edid *edid;
231 int ret = 0;
232
233 if (!tve->ddc)
234 return 0;
235
236 edid = drm_get_edid(connector, tve->ddc);
237 if (edid) {
238 drm_mode_connector_update_edid_property(connector, edid);
239 ret = drm_add_edid_modes(connector, edid);
240 kfree(edid);
241 }
242
243 return ret;
244}
245
246static int imx_tve_connector_mode_valid(struct drm_connector *connector,
247 struct drm_display_mode *mode)
248{
249 struct imx_tve *tve = con_to_tve(connector);
250 unsigned long rate;
251
252 /* pixel clock with 2x oversampling */
253 rate = clk_round_rate(tve->clk, 2000UL * mode->clock) / 2000;
254 if (rate == mode->clock)
255 return MODE_OK;
256
257 /* pixel clock without oversampling */
258 rate = clk_round_rate(tve->clk, 1000UL * mode->clock) / 1000;
259 if (rate == mode->clock)
260 return MODE_OK;
261
262 dev_warn(tve->dev, "ignoring mode %dx%d\n",
263 mode->hdisplay, mode->vdisplay);
264
265 return MODE_BAD;
266}
267
268static struct drm_encoder *imx_tve_connector_best_encoder(
269 struct drm_connector *connector)
270{
271 struct imx_tve *tve = con_to_tve(connector);
272
273 return &tve->encoder;
274}
275
276static void imx_tve_encoder_mode_set(struct drm_encoder *encoder,
277 struct drm_display_mode *orig_mode,
278 struct drm_display_mode *mode)
279{
280 struct imx_tve *tve = enc_to_tve(encoder);
281 unsigned long rounded_rate;
282 unsigned long rate;
283 int div = 1;
284 int ret;
285
286 /*
287 * FIXME
288 * we should try 4k * mode->clock first,
289 * and enable 4x oversampling for lower resolutions
290 */
291 rate = 2000UL * mode->clock;
292 clk_set_rate(tve->clk, rate);
293 rounded_rate = clk_get_rate(tve->clk);
294 if (rounded_rate >= rate)
295 div = 2;
296 clk_set_rate(tve->di_clk, rounded_rate / div);
297
298 ret = clk_set_parent(tve->di_sel_clk, tve->di_clk);
299 if (ret < 0) {
300 dev_err(tve->dev, "failed to set di_sel parent to tve_di: %d\n",
301 ret);
302 }
303
304 regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
305 TVE_IPU_CLK_EN, TVE_IPU_CLK_EN);
306
307 if (tve->mode == TVE_MODE_VGA)
308 ret = tve_setup_vga(tve);
309 else
310 ret = tve_setup_tvout(tve);
311 if (ret)
312 dev_err(tve->dev, "failed to set configuration: %d\n", ret);
313}
314
315static void imx_tve_encoder_enable(struct drm_encoder *encoder)
316{
317 struct imx_tve *tve = enc_to_tve(encoder);
318
319 tve_enable(tve);
320}
321
322static void imx_tve_encoder_disable(struct drm_encoder *encoder)
323{
324 struct imx_tve *tve = enc_to_tve(encoder);
325
326 tve_disable(tve);
327}
328
329static int imx_tve_atomic_check(struct drm_encoder *encoder,
330 struct drm_crtc_state *crtc_state,
331 struct drm_connector_state *conn_state)
332{
333 struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state);
334 struct imx_tve *tve = enc_to_tve(encoder);
335
336 imx_crtc_state->bus_format = MEDIA_BUS_FMT_GBR888_1X24;
337 imx_crtc_state->di_hsync_pin = tve->di_hsync_pin;
338 imx_crtc_state->di_vsync_pin = tve->di_vsync_pin;
339
340 return 0;
341}
342
343static const struct drm_connector_funcs imx_tve_connector_funcs = {
344 .dpms = drm_atomic_helper_connector_dpms,
345 .fill_modes = drm_helper_probe_single_connector_modes,
346 .destroy = imx_drm_connector_destroy,
347 .reset = drm_atomic_helper_connector_reset,
348 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
349 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
350};
351
352static const struct drm_connector_helper_funcs imx_tve_connector_helper_funcs = {
353 .get_modes = imx_tve_connector_get_modes,
354 .best_encoder = imx_tve_connector_best_encoder,
355 .mode_valid = imx_tve_connector_mode_valid,
356};
357
358static const struct drm_encoder_funcs imx_tve_encoder_funcs = {
359 .destroy = imx_drm_encoder_destroy,
360};
361
362static const struct drm_encoder_helper_funcs imx_tve_encoder_helper_funcs = {
363 .mode_set = imx_tve_encoder_mode_set,
364 .enable = imx_tve_encoder_enable,
365 .disable = imx_tve_encoder_disable,
366 .atomic_check = imx_tve_atomic_check,
367};
368
369static irqreturn_t imx_tve_irq_handler(int irq, void *data)
370{
371 struct imx_tve *tve = data;
372 unsigned int val;
373
374 regmap_read(tve->regmap, TVE_STAT_REG, &val);
375
376 /* clear interrupt status register */
377 regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
378
379 return IRQ_HANDLED;
380}
381
382static unsigned long clk_tve_di_recalc_rate(struct clk_hw *hw,
383 unsigned long parent_rate)
384{
385 struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
386 unsigned int val;
387 int ret;
388
389 ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
390 if (ret < 0)
391 return 0;
392
393 switch (val & TVE_DAC_SAMP_RATE_MASK) {
394 case TVE_DAC_DIV4_RATE:
395 return parent_rate / 4;
396 case TVE_DAC_DIV2_RATE:
397 return parent_rate / 2;
398 case TVE_DAC_FULL_RATE:
399 default:
400 return parent_rate;
401 }
402
403 return 0;
404}
405
406static long clk_tve_di_round_rate(struct clk_hw *hw, unsigned long rate,
407 unsigned long *prate)
408{
409 unsigned long div;
410
411 div = *prate / rate;
412 if (div >= 4)
413 return *prate / 4;
414 else if (div >= 2)
415 return *prate / 2;
416 return *prate;
417}
418
419static int clk_tve_di_set_rate(struct clk_hw *hw, unsigned long rate,
420 unsigned long parent_rate)
421{
422 struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
423 unsigned long div;
424 u32 val;
425 int ret;
426
427 div = parent_rate / rate;
428 if (div >= 4)
429 val = TVE_DAC_DIV4_RATE;
430 else if (div >= 2)
431 val = TVE_DAC_DIV2_RATE;
432 else
433 val = TVE_DAC_FULL_RATE;
434
435 ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
436 TVE_DAC_SAMP_RATE_MASK, val);
437
438 if (ret < 0) {
439 dev_err(tve->dev, "failed to set divider: %d\n", ret);
440 return ret;
441 }
442
443 return 0;
444}
445
446static struct clk_ops clk_tve_di_ops = {
447 .round_rate = clk_tve_di_round_rate,
448 .set_rate = clk_tve_di_set_rate,
449 .recalc_rate = clk_tve_di_recalc_rate,
450};
451
452static int tve_clk_init(struct imx_tve *tve, void __iomem *base)
453{
454 const char *tve_di_parent[1];
455 struct clk_init_data init = {
456 .name = "tve_di",
457 .ops = &clk_tve_di_ops,
458 .num_parents = 1,
459 .flags = 0,
460 };
461
462 tve_di_parent[0] = __clk_get_name(tve->clk);
463 init.parent_names = (const char **)&tve_di_parent;
464
465 tve->clk_hw_di.init = &init;
466 tve->di_clk = clk_register(tve->dev, &tve->clk_hw_di);
467 if (IS_ERR(tve->di_clk)) {
468 dev_err(tve->dev, "failed to register TVE output clock: %ld\n",
469 PTR_ERR(tve->di_clk));
470 return PTR_ERR(tve->di_clk);
471 }
472
473 return 0;
474}
475
476static int imx_tve_register(struct drm_device *drm, struct imx_tve *tve)
477{
478 int encoder_type;
479 int ret;
480
481 encoder_type = tve->mode == TVE_MODE_VGA ?
482 DRM_MODE_ENCODER_DAC : DRM_MODE_ENCODER_TVDAC;
483
484 ret = imx_drm_encoder_parse_of(drm, &tve->encoder, tve->dev->of_node);
485 if (ret)
486 return ret;
487
488 drm_encoder_helper_add(&tve->encoder, &imx_tve_encoder_helper_funcs);
489 drm_encoder_init(drm, &tve->encoder, &imx_tve_encoder_funcs,
490 encoder_type, NULL);
491
492 drm_connector_helper_add(&tve->connector,
493 &imx_tve_connector_helper_funcs);
494 drm_connector_init(drm, &tve->connector, &imx_tve_connector_funcs,
495 DRM_MODE_CONNECTOR_VGA);
496
497 drm_mode_connector_attach_encoder(&tve->connector, &tve->encoder);
498
499 return 0;
500}
501
502static bool imx_tve_readable_reg(struct device *dev, unsigned int reg)
503{
504 return (reg % 4 == 0) && (reg <= 0xdc);
505}
506
507static struct regmap_config tve_regmap_config = {
508 .reg_bits = 32,
509 .val_bits = 32,
510 .reg_stride = 4,
511
512 .readable_reg = imx_tve_readable_reg,
513
514 .lock = tve_lock,
515 .unlock = tve_unlock,
516
517 .max_register = 0xdc,
518};
519
520static const char * const imx_tve_modes[] = {
521 [TVE_MODE_TVOUT] = "tvout",
522 [TVE_MODE_VGA] = "vga",
523};
524
525static const int of_get_tve_mode(struct device_node *np)
526{
527 const char *bm;
528 int ret, i;
529
530 ret = of_property_read_string(np, "fsl,tve-mode", &bm);
531 if (ret < 0)
532 return ret;
533
534 for (i = 0; i < ARRAY_SIZE(imx_tve_modes); i++)
535 if (!strcasecmp(bm, imx_tve_modes[i]))
536 return i;
537
538 return -EINVAL;
539}
540
541static int imx_tve_bind(struct device *dev, struct device *master, void *data)
542{
543 struct platform_device *pdev = to_platform_device(dev);
544 struct drm_device *drm = data;
545 struct device_node *np = dev->of_node;
546 struct device_node *ddc_node;
547 struct imx_tve *tve;
548 struct resource *res;
549 void __iomem *base;
550 unsigned int val;
551 int irq;
552 int ret;
553
554 tve = devm_kzalloc(dev, sizeof(*tve), GFP_KERNEL);
555 if (!tve)
556 return -ENOMEM;
557
558 tve->dev = dev;
559 spin_lock_init(&tve->lock);
560
561 ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
562 if (ddc_node) {
563 tve->ddc = of_find_i2c_adapter_by_node(ddc_node);
564 of_node_put(ddc_node);
565 }
566
567 tve->mode = of_get_tve_mode(np);
568 if (tve->mode != TVE_MODE_VGA) {
569 dev_err(dev, "only VGA mode supported, currently\n");
570 return -EINVAL;
571 }
572
573 if (tve->mode == TVE_MODE_VGA) {
574 ret = of_property_read_u32(np, "fsl,hsync-pin",
575 &tve->di_hsync_pin);
576
577 if (ret < 0) {
578 dev_err(dev, "failed to get hsync pin\n");
579 return ret;
580 }
581
582 ret = of_property_read_u32(np, "fsl,vsync-pin",
583 &tve->di_vsync_pin);
584
585 if (ret < 0) {
586 dev_err(dev, "failed to get vsync pin\n");
587 return ret;
588 }
589 }
590
591 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
592 base = devm_ioremap_resource(dev, res);
593 if (IS_ERR(base))
594 return PTR_ERR(base);
595
596 tve_regmap_config.lock_arg = tve;
597 tve->regmap = devm_regmap_init_mmio_clk(dev, "tve", base,
598 &tve_regmap_config);
599 if (IS_ERR(tve->regmap)) {
600 dev_err(dev, "failed to init regmap: %ld\n",
601 PTR_ERR(tve->regmap));
602 return PTR_ERR(tve->regmap);
603 }
604
605 irq = platform_get_irq(pdev, 0);
606 if (irq < 0) {
607 dev_err(dev, "failed to get irq\n");
608 return irq;
609 }
610
611 ret = devm_request_threaded_irq(dev, irq, NULL,
612 imx_tve_irq_handler, IRQF_ONESHOT,
613 "imx-tve", tve);
614 if (ret < 0) {
615 dev_err(dev, "failed to request irq: %d\n", ret);
616 return ret;
617 }
618
619 tve->dac_reg = devm_regulator_get(dev, "dac");
620 if (!IS_ERR(tve->dac_reg)) {
621 if (regulator_get_voltage(tve->dac_reg) != IMX_TVE_DAC_VOLTAGE)
622 dev_warn(dev, "dac voltage is not %d uV\n", IMX_TVE_DAC_VOLTAGE);
623 ret = regulator_enable(tve->dac_reg);
624 if (ret)
625 return ret;
626 }
627
628 tve->clk = devm_clk_get(dev, "tve");
629 if (IS_ERR(tve->clk)) {
630 dev_err(dev, "failed to get high speed tve clock: %ld\n",
631 PTR_ERR(tve->clk));
632 return PTR_ERR(tve->clk);
633 }
634
635 /* this is the IPU DI clock input selector, can be parented to tve_di */
636 tve->di_sel_clk = devm_clk_get(dev, "di_sel");
637 if (IS_ERR(tve->di_sel_clk)) {
638 dev_err(dev, "failed to get ipu di mux clock: %ld\n",
639 PTR_ERR(tve->di_sel_clk));
640 return PTR_ERR(tve->di_sel_clk);
641 }
642
643 ret = tve_clk_init(tve, base);
644 if (ret < 0)
645 return ret;
646
647 ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
648 if (ret < 0) {
649 dev_err(dev, "failed to read configuration register: %d\n",
650 ret);
651 return ret;
652 }
653 if (val != 0x00100000) {
654 dev_err(dev, "configuration register default value indicates this is not a TVEv2\n");
655 return -ENODEV;
656 }
657
658 /* disable cable detection for VGA mode */
659 ret = regmap_write(tve->regmap, TVE_CD_CONT_REG, 0);
660 if (ret)
661 return ret;
662
663 ret = imx_tve_register(drm, tve);
664 if (ret)
665 return ret;
666
667 dev_set_drvdata(dev, tve);
668
669 return 0;
670}
671
672static void imx_tve_unbind(struct device *dev, struct device *master,
673 void *data)
674{
675 struct imx_tve *tve = dev_get_drvdata(dev);
676
677 if (!IS_ERR(tve->dac_reg))
678 regulator_disable(tve->dac_reg);
679}
680
681static const struct component_ops imx_tve_ops = {
682 .bind = imx_tve_bind,
683 .unbind = imx_tve_unbind,
684};
685
686static int imx_tve_probe(struct platform_device *pdev)
687{
688 return component_add(&pdev->dev, &imx_tve_ops);
689}
690
691static int imx_tve_remove(struct platform_device *pdev)
692{
693 component_del(&pdev->dev, &imx_tve_ops);
694 return 0;
695}
696
697static const struct of_device_id imx_tve_dt_ids[] = {
698 { .compatible = "fsl,imx53-tve", },
699 { /* sentinel */ }
700};
701MODULE_DEVICE_TABLE(of, imx_tve_dt_ids);
702
703static struct platform_driver imx_tve_driver = {
704 .probe = imx_tve_probe,
705 .remove = imx_tve_remove,
706 .driver = {
707 .of_match_table = imx_tve_dt_ids,
708 .name = "imx-tve",
709 },
710};
711
712module_platform_driver(imx_tve_driver);
713
714MODULE_DESCRIPTION("i.MX Television Encoder driver");
715MODULE_AUTHOR("Philipp Zabel, Pengutronix");
716MODULE_LICENSE("GPL");
717MODULE_ALIAS("platform:imx-tve");