Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v3.2 1037 lines 40 kB view raw
1#ifndef B43_H_ 2#define B43_H_ 3 4#include <linux/kernel.h> 5#include <linux/spinlock.h> 6#include <linux/interrupt.h> 7#include <linux/hw_random.h> 8#include <linux/bcma/bcma.h> 9#include <linux/ssb/ssb.h> 10#include <net/mac80211.h> 11 12#include "debugfs.h" 13#include "leds.h" 14#include "rfkill.h" 15#include "bus.h" 16#include "lo.h" 17#include "phy_common.h" 18 19 20#ifdef CONFIG_B43_DEBUG 21# define B43_DEBUG 1 22#else 23# define B43_DEBUG 0 24#endif 25 26/* MMIO offsets */ 27#define B43_MMIO_DMA0_REASON 0x20 28#define B43_MMIO_DMA0_IRQ_MASK 0x24 29#define B43_MMIO_DMA1_REASON 0x28 30#define B43_MMIO_DMA1_IRQ_MASK 0x2C 31#define B43_MMIO_DMA2_REASON 0x30 32#define B43_MMIO_DMA2_IRQ_MASK 0x34 33#define B43_MMIO_DMA3_REASON 0x38 34#define B43_MMIO_DMA3_IRQ_MASK 0x3C 35#define B43_MMIO_DMA4_REASON 0x40 36#define B43_MMIO_DMA4_IRQ_MASK 0x44 37#define B43_MMIO_DMA5_REASON 0x48 38#define B43_MMIO_DMA5_IRQ_MASK 0x4C 39#define B43_MMIO_MACCTL 0x120 /* MAC control */ 40#define B43_MMIO_MACCMD 0x124 /* MAC command */ 41#define B43_MMIO_GEN_IRQ_REASON 0x128 42#define B43_MMIO_GEN_IRQ_MASK 0x12C 43#define B43_MMIO_RAM_CONTROL 0x130 44#define B43_MMIO_RAM_DATA 0x134 45#define B43_MMIO_PS_STATUS 0x140 46#define B43_MMIO_RADIO_HWENABLED_HI 0x158 47#define B43_MMIO_SHM_CONTROL 0x160 48#define B43_MMIO_SHM_DATA 0x164 49#define B43_MMIO_SHM_DATA_UNALIGNED 0x166 50#define B43_MMIO_XMITSTAT_0 0x170 51#define B43_MMIO_XMITSTAT_1 0x174 52#define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */ 53#define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */ 54#define B43_MMIO_TSF_CFP_REP 0x188 55#define B43_MMIO_TSF_CFP_START 0x18C 56#define B43_MMIO_TSF_CFP_MAXDUR 0x190 57 58/* 32-bit DMA */ 59#define B43_MMIO_DMA32_BASE0 0x200 60#define B43_MMIO_DMA32_BASE1 0x220 61#define B43_MMIO_DMA32_BASE2 0x240 62#define B43_MMIO_DMA32_BASE3 0x260 63#define B43_MMIO_DMA32_BASE4 0x280 64#define B43_MMIO_DMA32_BASE5 0x2A0 65/* 64-bit DMA */ 66#define B43_MMIO_DMA64_BASE0 0x200 67#define B43_MMIO_DMA64_BASE1 0x240 68#define B43_MMIO_DMA64_BASE2 0x280 69#define B43_MMIO_DMA64_BASE3 0x2C0 70#define B43_MMIO_DMA64_BASE4 0x300 71#define B43_MMIO_DMA64_BASE5 0x340 72 73/* PIO on core rev < 11 */ 74#define B43_MMIO_PIO_BASE0 0x300 75#define B43_MMIO_PIO_BASE1 0x310 76#define B43_MMIO_PIO_BASE2 0x320 77#define B43_MMIO_PIO_BASE3 0x330 78#define B43_MMIO_PIO_BASE4 0x340 79#define B43_MMIO_PIO_BASE5 0x350 80#define B43_MMIO_PIO_BASE6 0x360 81#define B43_MMIO_PIO_BASE7 0x370 82/* PIO on core rev >= 11 */ 83#define B43_MMIO_PIO11_BASE0 0x200 84#define B43_MMIO_PIO11_BASE1 0x240 85#define B43_MMIO_PIO11_BASE2 0x280 86#define B43_MMIO_PIO11_BASE3 0x2C0 87#define B43_MMIO_PIO11_BASE4 0x300 88#define B43_MMIO_PIO11_BASE5 0x340 89 90#define B43_MMIO_RADIO24_CONTROL 0x3D8 /* core rev >= 24 only */ 91#define B43_MMIO_RADIO24_DATA 0x3DA /* core rev >= 24 only */ 92#define B43_MMIO_PHY_VER 0x3E0 93#define B43_MMIO_PHY_RADIO 0x3E2 94#define B43_MMIO_PHY0 0x3E6 95#define B43_MMIO_ANTENNA 0x3E8 96#define B43_MMIO_CHANNEL 0x3F0 97#define B43_MMIO_CHANNEL_EXT 0x3F4 98#define B43_MMIO_RADIO_CONTROL 0x3F6 99#define B43_MMIO_RADIO_DATA_HIGH 0x3F8 100#define B43_MMIO_RADIO_DATA_LOW 0x3FA 101#define B43_MMIO_PHY_CONTROL 0x3FC 102#define B43_MMIO_PHY_DATA 0x3FE 103#define B43_MMIO_MACFILTER_CONTROL 0x420 104#define B43_MMIO_MACFILTER_DATA 0x422 105#define B43_MMIO_RCMTA_COUNT 0x43C 106#define B43_MMIO_PSM_PHY_HDR 0x492 107#define B43_MMIO_RADIO_HWENABLED_LO 0x49A 108#define B43_MMIO_GPIO_CONTROL 0x49C 109#define B43_MMIO_GPIO_MASK 0x49E 110#define B43_MMIO_TXE0_CTL 0x500 111#define B43_MMIO_TXE0_AUX 0x502 112#define B43_MMIO_TXE0_TS_LOC 0x504 113#define B43_MMIO_TXE0_TIME_OUT 0x506 114#define B43_MMIO_TXE0_WM_0 0x508 115#define B43_MMIO_TXE0_WM_1 0x50A 116#define B43_MMIO_TXE0_PHYCTL 0x50C 117#define B43_MMIO_TXE0_STATUS 0x50E 118#define B43_MMIO_TXE0_MMPLCP0 0x510 119#define B43_MMIO_TXE0_MMPLCP1 0x512 120#define B43_MMIO_TXE0_PHYCTL1 0x514 121#define B43_MMIO_XMTFIFODEF 0x520 122#define B43_MMIO_XMTFIFO_FRAME_CNT 0x522 /* core rev>= 16 only */ 123#define B43_MMIO_XMTFIFO_BYTE_CNT 0x524 /* core rev>= 16 only */ 124#define B43_MMIO_XMTFIFO_HEAD 0x526 /* core rev>= 16 only */ 125#define B43_MMIO_XMTFIFO_RD_PTR 0x528 /* core rev>= 16 only */ 126#define B43_MMIO_XMTFIFO_WR_PTR 0x52A /* core rev>= 16 only */ 127#define B43_MMIO_XMTFIFODEF1 0x52C /* core rev>= 16 only */ 128#define B43_MMIO_XMTFIFOCMD 0x540 129#define B43_MMIO_XMTFIFOFLUSH 0x542 130#define B43_MMIO_XMTFIFOTHRESH 0x544 131#define B43_MMIO_XMTFIFORDY 0x546 132#define B43_MMIO_XMTFIFOPRIRDY 0x548 133#define B43_MMIO_XMTFIFORQPRI 0x54A 134#define B43_MMIO_XMTTPLATETXPTR 0x54C 135#define B43_MMIO_XMTTPLATEPTR 0x550 136#define B43_MMIO_SMPL_CLCT_STRPTR 0x552 /* core rev>= 22 only */ 137#define B43_MMIO_SMPL_CLCT_STPPTR 0x554 /* core rev>= 22 only */ 138#define B43_MMIO_SMPL_CLCT_CURPTR 0x556 /* core rev>= 22 only */ 139#define B43_MMIO_XMTTPLATEDATALO 0x560 140#define B43_MMIO_XMTTPLATEDATAHI 0x562 141#define B43_MMIO_XMTSEL 0x568 142#define B43_MMIO_XMTTXCNT 0x56A 143#define B43_MMIO_XMTTXSHMADDR 0x56C 144#define B43_MMIO_TSF_CFP_START_LOW 0x604 145#define B43_MMIO_TSF_CFP_START_HIGH 0x606 146#define B43_MMIO_TSF_CFP_PRETBTT 0x612 147#define B43_MMIO_TSF_CLK_FRAC_LOW 0x62E 148#define B43_MMIO_TSF_CLK_FRAC_HIGH 0x630 149#define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */ 150#define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */ 151#define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */ 152#define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */ 153#define B43_MMIO_RNG 0x65A 154#define B43_MMIO_IFSSLOT 0x684 /* Interframe slot time */ 155#define B43_MMIO_IFSCTL 0x688 /* Interframe space control */ 156#define B43_MMIO_IFSSTAT 0x690 157#define B43_MMIO_IFSMEDBUSYCTL 0x692 158#define B43_MMIO_IFTXDUR 0x694 159#define B43_MMIO_IFSCTL_USE_EDCF 0x0004 160#define B43_MMIO_POWERUP_DELAY 0x6A8 161#define B43_MMIO_BTCOEX_CTL 0x6B4 /* Bluetooth Coexistence Control */ 162#define B43_MMIO_BTCOEX_STAT 0x6B6 /* Bluetooth Coexistence Status */ 163#define B43_MMIO_BTCOEX_TXCTL 0x6B8 /* Bluetooth Coexistence Transmit Control */ 164#define B43_MMIO_WEPCTL 0x7C0 165 166/* SPROM boardflags_lo values */ 167#define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */ 168#define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */ 169#define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */ 170#define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */ 171#define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */ 172#define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */ 173#define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */ 174#define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */ 175#define B43_BFL_ENETVLAN 0x0100 /* can do vlan */ 176#define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */ 177#define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */ 178#define B43_BFL_FEM 0x0800 /* supports the Front End Module */ 179#define B43_BFL_EXTLNA 0x1000 /* has an external LNA */ 180#define B43_BFL_HGPA 0x2000 /* had high gain PA */ 181#define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */ 182#define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */ 183 184/* SPROM boardflags_hi values */ 185#define B43_BFH_NOPA 0x0001 /* has no PA */ 186#define B43_BFH_RSSIINV 0x0002 /* RSSI uses positive slope (not TSSI) */ 187#define B43_BFH_PAREF 0x0004 /* uses the PARef LDO */ 188#define B43_BFH_3TSWITCH 0x0008 /* uses a triple throw switch shared 189 * with bluetooth */ 190#define B43_BFH_PHASESHIFT 0x0010 /* can support phase shifter */ 191#define B43_BFH_BUCKBOOST 0x0020 /* has buck/booster */ 192#define B43_BFH_FEM_BT 0x0040 /* has FEM and switch to share antenna 193 * with bluetooth */ 194 195/* SPROM boardflags2_lo values */ 196#define B43_BFL2_RXBB_INT_REG_DIS 0x0001 /* external RX BB regulator present */ 197#define B43_BFL2_APLL_WAR 0x0002 /* alternative A-band PLL settings implemented */ 198#define B43_BFL2_TXPWRCTRL_EN 0x0004 /* permits enabling TX Power Control */ 199#define B43_BFL2_2X4_DIV 0x0008 /* 2x4 diversity switch */ 200#define B43_BFL2_5G_PWRGAIN 0x0010 /* supports 5G band power gain */ 201#define B43_BFL2_PCIEWAR_OVR 0x0020 /* overrides ASPM and Clkreq settings */ 202#define B43_BFL2_CAESERS_BRD 0x0040 /* is Caesers board (unused) */ 203#define B43_BFL2_BTC3WIRE 0x0080 /* used 3-wire bluetooth coexist */ 204#define B43_BFL2_SKWRKFEM_BRD 0x0100 /* 4321mcm93 uses Skyworks FEM */ 205#define B43_BFL2_SPUR_WAR 0x0200 /* has a workaround for clock-harmonic spurs */ 206#define B43_BFL2_GPLL_WAR 0x0400 /* altenative G-band PLL settings implemented */ 207 208/* GPIO register offset, in both ChipCommon and PCI core. */ 209#define B43_GPIO_CONTROL 0x6c 210 211/* SHM Routing */ 212enum { 213 B43_SHM_UCODE, /* Microcode memory */ 214 B43_SHM_SHARED, /* Shared memory */ 215 B43_SHM_SCRATCH, /* Scratch memory */ 216 B43_SHM_HW, /* Internal hardware register */ 217 B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */ 218}; 219/* SHM Routing modifiers */ 220#define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */ 221#define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */ 222#define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \ 223 B43_SHM_AUTOINC_W) 224 225/* Misc SHM_SHARED offsets */ 226#define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */ 227#define B43_SHM_SH_PCTLWDPOS 0x0008 228#define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */ 229#define B43_SHM_SH_FWCAPA 0x0042 /* Firmware capabilities (Opensource firmware only) */ 230#define B43_SHM_SH_PHYVER 0x0050 /* PHY version */ 231#define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */ 232#define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */ 233#define B43_SHM_SH_HOSTFLO 0x005E /* Hostflags for ucode options (low) */ 234#define B43_SHM_SH_HOSTFMI 0x0060 /* Hostflags for ucode options (middle) */ 235#define B43_SHM_SH_HOSTFHI 0x0062 /* Hostflags for ucode options (high) */ 236#define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */ 237#define B43_SHM_SH_RADAR 0x0066 /* Radar register */ 238#define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */ 239#define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */ 240#define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */ 241#define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5 Ghz channel */ 242#define B43_SHM_SH_CHAN_40MHZ 0x0200 /* Bit set, if 40 Mhz channel width */ 243#define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */ 244/* TSSI information */ 245#define B43_SHM_SH_TSSI_CCK 0x0058 /* TSSI for last 4 CCK frames (32bit) */ 246#define B43_SHM_SH_TSSI_OFDM_A 0x0068 /* TSSI for last 4 OFDM frames (32bit) */ 247#define B43_SHM_SH_TSSI_OFDM_G 0x0070 /* TSSI for last 4 OFDM frames (32bit) */ 248#define B43_TSSI_MAX 0x7F /* Max value for one TSSI value */ 249/* SHM_SHARED TX FIFO variables */ 250#define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */ 251#define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */ 252#define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */ 253#define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */ 254/* SHM_SHARED background noise */ 255#define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */ 256#define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */ 257#define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */ 258/* SHM_SHARED crypto engine */ 259#define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */ 260#define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */ 261#define B43_SHM_SH_KTP 0x0056 /* Key table pointer */ 262#define B43_SHM_SH_TKIPTSCTTAK 0x0318 263#define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */ 264#define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */ 265/* SHM_SHARED WME variables */ 266#define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */ 267#define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */ 268#define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */ 269/* SHM_SHARED powersave mode related */ 270#define B43_SHM_SH_SLOTT 0x0010 /* Slot time */ 271#define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */ 272#define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */ 273/* SHM_SHARED beacon/AP variables */ 274#define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */ 275#define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */ 276#define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */ 277#define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */ 278#define B43_SHM_SH_DTIMP 0x0012 /* DTIP period */ 279#define B43_SHM_SH_MCASTCOOKIE 0x00A8 /* Last bcast/mcast frame ID */ 280#define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */ 281#define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */ 282#define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */ 283#define B43_SHM_SH_EXTNPHYCTL 0x00B0 /* Extended bytes for beacon PHY control (N) */ 284/* SHM_SHARED ACK/CTS control */ 285#define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */ 286/* SHM_SHARED probe response variables */ 287#define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */ 288#define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */ 289#define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */ 290#define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */ 291#define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */ 292/* SHM_SHARED rate tables */ 293#define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */ 294#define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */ 295#define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */ 296#define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */ 297/* SHM_SHARED microcode soft registers */ 298#define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */ 299#define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */ 300#define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */ 301#define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */ 302#define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */ 303#define B43_SHM_SH_UCODESTAT_INVALID 0 304#define B43_SHM_SH_UCODESTAT_INIT 1 305#define B43_SHM_SH_UCODESTAT_ACTIVE 2 306#define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */ 307#define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */ 308#define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */ 309#define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */ 310#define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */ 311/* SHM_SHARED tx iq workarounds */ 312#define B43_SHM_SH_NPHY_TXIQW0 0x0700 313#define B43_SHM_SH_NPHY_TXIQW1 0x0702 314#define B43_SHM_SH_NPHY_TXIQW2 0x0704 315#define B43_SHM_SH_NPHY_TXIQW3 0x0706 316/* SHM_SHARED tx pwr ctrl */ 317#define B43_SHM_SH_NPHY_TXPWR_INDX0 0x0708 318#define B43_SHM_SH_NPHY_TXPWR_INDX1 0x070E 319 320/* SHM_SCRATCH offsets */ 321#define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */ 322#define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */ 323#define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */ 324#define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */ 325#define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */ 326#define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */ 327#define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */ 328#define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */ 329#define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */ 330#define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */ 331 332/* Hardware Radio Enable masks */ 333#define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16) 334#define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4) 335 336/* HostFlags. See b43_hf_read/write() */ 337#define B43_HF_ANTDIVHELP 0x000000000001ULL /* ucode antenna div helper */ 338#define B43_HF_SYMW 0x000000000002ULL /* G-PHY SYM workaround */ 339#define B43_HF_RXPULLW 0x000000000004ULL /* RX pullup workaround */ 340#define B43_HF_CCKBOOST 0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */ 341#define B43_HF_BTCOEX 0x000000000010ULL /* Bluetooth coexistance */ 342#define B43_HF_GDCW 0x000000000020ULL /* G-PHY DC canceller filter bw workaround */ 343#define B43_HF_OFDMPABOOST 0x000000000040ULL /* Enable PA gain boost for OFDM */ 344#define B43_HF_ACPR 0x000000000080ULL /* Disable for Japan, channel 14 */ 345#define B43_HF_EDCF 0x000000000100ULL /* on if WME and MAC suspended */ 346#define B43_HF_TSSIRPSMW 0x000000000200ULL /* TSSI reset PSM ucode workaround */ 347#define B43_HF_20IN40IQW 0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */ 348#define B43_HF_DSCRQ 0x000000000400ULL /* Disable slow clock request in ucode */ 349#define B43_HF_ACIW 0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */ 350#define B43_HF_2060W 0x000000001000ULL /* 2060 radio workaround */ 351#define B43_HF_RADARW 0x000000002000ULL /* Radar workaround */ 352#define B43_HF_USEDEFKEYS 0x000000004000ULL /* Enable use of default keys */ 353#define B43_HF_AFTERBURNER 0x000000008000ULL /* Afterburner enabled */ 354#define B43_HF_BT4PRIOCOEX 0x000000010000ULL /* Bluetooth 4-priority coexistance */ 355#define B43_HF_FWKUP 0x000000020000ULL /* Fast wake-up ucode */ 356#define B43_HF_VCORECALC 0x000000040000ULL /* Force VCO recalculation when powering up synthpu */ 357#define B43_HF_PCISCW 0x000000080000ULL /* PCI slow clock workaround */ 358#define B43_HF_4318TSSI 0x000000200000ULL /* 4318 TSSI */ 359#define B43_HF_FBCMCFIFO 0x000000400000ULL /* Flush bcast/mcast FIFO immediately */ 360#define B43_HF_HWPCTL 0x000000800000ULL /* Enable hardwarre power control */ 361#define B43_HF_BTCOEXALT 0x000001000000ULL /* Bluetooth coexistance in alternate pins */ 362#define B43_HF_TXBTCHECK 0x000002000000ULL /* Bluetooth check during transmission */ 363#define B43_HF_SKCFPUP 0x000004000000ULL /* Skip CFP update */ 364#define B43_HF_N40W 0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */ 365#define B43_HF_ANTSEL 0x000020000000ULL /* Antenna selection (for testing antenna div.) */ 366#define B43_HF_BT3COEXT 0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */ 367#define B43_HF_BTCANT 0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */ 368#define B43_HF_ANTSELEN 0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */ 369#define B43_HF_ANTSELMODE 0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */ 370#define B43_HF_MLADVW 0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */ 371#define B43_HF_PR45960W 0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */ 372 373/* Firmware capabilities field in SHM (Opensource firmware only) */ 374#define B43_FWCAPA_HWCRYPTO 0x0001 375#define B43_FWCAPA_QOS 0x0002 376 377/* MacFilter offsets. */ 378#define B43_MACFILTER_SELF 0x0000 379#define B43_MACFILTER_BSSID 0x0003 380 381/* PowerControl */ 382#define B43_PCTL_IN 0xB0 383#define B43_PCTL_OUT 0xB4 384#define B43_PCTL_OUTENABLE 0xB8 385#define B43_PCTL_XTAL_POWERUP 0x40 386#define B43_PCTL_PLL_POWERDOWN 0x80 387 388/* PowerControl Clock Modes */ 389#define B43_PCTL_CLK_FAST 0x00 390#define B43_PCTL_CLK_SLOW 0x01 391#define B43_PCTL_CLK_DYNAMIC 0x02 392 393#define B43_PCTL_FORCE_SLOW 0x0800 394#define B43_PCTL_FORCE_PLL 0x1000 395#define B43_PCTL_DYN_XTAL 0x2000 396 397/* PHYVersioning */ 398#define B43_PHYTYPE_A 0x00 399#define B43_PHYTYPE_B 0x01 400#define B43_PHYTYPE_G 0x02 401#define B43_PHYTYPE_N 0x04 402#define B43_PHYTYPE_LP 0x05 403#define B43_PHYTYPE_SSLPN 0x06 404#define B43_PHYTYPE_HT 0x07 405#define B43_PHYTYPE_LCN 0x08 406#define B43_PHYTYPE_LCNXN 0x09 407 408/* PHYRegisters */ 409#define B43_PHY_ILT_A_CTRL 0x0072 410#define B43_PHY_ILT_A_DATA1 0x0073 411#define B43_PHY_ILT_A_DATA2 0x0074 412#define B43_PHY_G_LO_CONTROL 0x0810 413#define B43_PHY_ILT_G_CTRL 0x0472 414#define B43_PHY_ILT_G_DATA1 0x0473 415#define B43_PHY_ILT_G_DATA2 0x0474 416#define B43_PHY_A_PCTL 0x007B 417#define B43_PHY_G_PCTL 0x0029 418#define B43_PHY_A_CRS 0x0029 419#define B43_PHY_RADIO_BITFIELD 0x0401 420#define B43_PHY_G_CRS 0x0429 421#define B43_PHY_NRSSILT_CTRL 0x0803 422#define B43_PHY_NRSSILT_DATA 0x0804 423 424/* RadioRegisters */ 425#define B43_RADIOCTL_ID 0x01 426 427/* MAC Control bitfield */ 428#define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */ 429#define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */ 430#define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */ 431#define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */ 432#define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */ 433#define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */ 434#define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */ 435#define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */ 436#define B43_MACCTL_BE 0x00010000 /* Big Endian mode */ 437#define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */ 438#define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */ 439#define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */ 440#define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */ 441#define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */ 442#define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */ 443#define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */ 444#define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */ 445#define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */ 446#define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */ 447#define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */ 448#define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */ 449#define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */ 450#define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */ 451#define B43_MACCTL_GMODE 0x80000000 /* G Mode */ 452 453/* MAC Command bitfield */ 454#define B43_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */ 455#define B43_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */ 456#define B43_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */ 457#define B43_MACCMD_CCA 0x00000008 /* Clear channel assessment */ 458#define B43_MACCMD_BGNOISE 0x00000010 /* Background noise */ 459 460/* BCMA 802.11 core specific IO Control (BCMA_IOCTL) flags */ 461#define B43_BCMA_IOCTL_PHY_CLKEN 0x00000004 /* PHY Clock Enable */ 462#define B43_BCMA_IOCTL_PHY_RESET 0x00000008 /* PHY Reset */ 463#define B43_BCMA_IOCTL_MACPHYCLKEN 0x00000010 /* MAC PHY Clock Control Enable */ 464#define B43_BCMA_IOCTL_PLLREFSEL 0x00000020 /* PLL Frequency Reference Select */ 465#define B43_BCMA_IOCTL_PHY_BW 0x000000C0 /* PHY band width and clock speed mask (N-PHY+ only?) */ 466#define B43_BCMA_IOCTL_PHY_BW_10MHZ 0x00000000 /* 10 MHz bandwidth, 40 MHz PHY */ 467#define B43_BCMA_IOCTL_PHY_BW_20MHZ 0x00000040 /* 20 MHz bandwidth, 80 MHz PHY */ 468#define B43_BCMA_IOCTL_PHY_BW_40MHZ 0x00000080 /* 40 MHz bandwidth, 160 MHz PHY */ 469#define B43_BCMA_IOCTL_GMODE 0x00002000 /* G Mode Enable */ 470 471/* BCMA 802.11 core specific IO status (BCMA_IOST) flags */ 472#define B43_BCMA_IOST_2G_PHY 0x00000001 /* 2.4G capable phy */ 473#define B43_BCMA_IOST_5G_PHY 0x00000002 /* 5G capable phy */ 474#define B43_BCMA_IOST_FASTCLKA 0x00000004 /* Fast Clock Available */ 475#define B43_BCMA_IOST_DUALB_PHY 0x00000008 /* Dualband phy */ 476 477/* 802.11 core specific TM State Low (SSB_TMSLOW) flags */ 478#define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */ 479#define B43_TMSLOW_PHY_BANDWIDTH 0x00C00000 /* PHY band width and clock speed mask (N-PHY only) */ 480#define B43_TMSLOW_PHY_BANDWIDTH_10MHZ 0x00000000 /* 10 MHz bandwidth, 40 MHz PHY */ 481#define B43_TMSLOW_PHY_BANDWIDTH_20MHZ 0x00400000 /* 20 MHz bandwidth, 80 MHz PHY */ 482#define B43_TMSLOW_PHY_BANDWIDTH_40MHZ 0x00800000 /* 40 MHz bandwidth, 160 MHz PHY */ 483#define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select (rev >= 5) */ 484#define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */ 485#define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */ 486#define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */ 487 488/* 802.11 core specific TM State High (SSB_TMSHIGH) flags */ 489#define B43_TMSHIGH_DUALBAND_PHY 0x00080000 /* Dualband PHY available */ 490#define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */ 491#define B43_TMSHIGH_HAVE_5GHZ_PHY 0x00020000 /* 5 GHz PHY available (rev >= 5) */ 492#define B43_TMSHIGH_HAVE_2GHZ_PHY 0x00010000 /* 2.4 GHz PHY available (rev >= 5) */ 493 494/* Generic-Interrupt reasons. */ 495#define B43_IRQ_MAC_SUSPENDED 0x00000001 496#define B43_IRQ_BEACON 0x00000002 497#define B43_IRQ_TBTT_INDI 0x00000004 498#define B43_IRQ_BEACON_TX_OK 0x00000008 499#define B43_IRQ_BEACON_CANCEL 0x00000010 500#define B43_IRQ_ATIM_END 0x00000020 501#define B43_IRQ_PMQ 0x00000040 502#define B43_IRQ_PIO_WORKAROUND 0x00000100 503#define B43_IRQ_MAC_TXERR 0x00000200 504#define B43_IRQ_PHY_TXERR 0x00000800 505#define B43_IRQ_PMEVENT 0x00001000 506#define B43_IRQ_TIMER0 0x00002000 507#define B43_IRQ_TIMER1 0x00004000 508#define B43_IRQ_DMA 0x00008000 509#define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000 510#define B43_IRQ_CCA_MEASURE_OK 0x00020000 511#define B43_IRQ_NOISESAMPLE_OK 0x00040000 512#define B43_IRQ_UCODE_DEBUG 0x08000000 513#define B43_IRQ_RFKILL 0x10000000 514#define B43_IRQ_TX_OK 0x20000000 515#define B43_IRQ_PHY_G_CHANGED 0x40000000 516#define B43_IRQ_TIMEOUT 0x80000000 517 518#define B43_IRQ_ALL 0xFFFFFFFF 519#define B43_IRQ_MASKTEMPLATE (B43_IRQ_TBTT_INDI | \ 520 B43_IRQ_ATIM_END | \ 521 B43_IRQ_PMQ | \ 522 B43_IRQ_MAC_TXERR | \ 523 B43_IRQ_PHY_TXERR | \ 524 B43_IRQ_DMA | \ 525 B43_IRQ_TXFIFO_FLUSH_OK | \ 526 B43_IRQ_NOISESAMPLE_OK | \ 527 B43_IRQ_UCODE_DEBUG | \ 528 B43_IRQ_RFKILL | \ 529 B43_IRQ_TX_OK) 530 531/* The firmware register to fetch the debug-IRQ reason from. */ 532#define B43_DEBUGIRQ_REASON_REG 63 533/* Debug-IRQ reasons. */ 534#define B43_DEBUGIRQ_PANIC 0 /* The firmware panic'ed */ 535#define B43_DEBUGIRQ_DUMP_SHM 1 /* Dump shared SHM */ 536#define B43_DEBUGIRQ_DUMP_REGS 2 /* Dump the microcode registers */ 537#define B43_DEBUGIRQ_MARKER 3 /* A "marker" was thrown by the firmware. */ 538#define B43_DEBUGIRQ_ACK 0xFFFF /* The host writes that to ACK the IRQ */ 539 540/* The firmware register that contains the "marker" line. */ 541#define B43_MARKER_ID_REG 2 542#define B43_MARKER_LINE_REG 3 543 544/* The firmware register to fetch the panic reason from. */ 545#define B43_FWPANIC_REASON_REG 3 546/* Firmware panic reason codes */ 547#define B43_FWPANIC_DIE 0 /* Firmware died. Don't auto-restart it. */ 548#define B43_FWPANIC_RESTART 1 /* Firmware died. Schedule a controller reset. */ 549 550/* The firmware register that contains the watchdog counter. */ 551#define B43_WATCHDOG_REG 1 552 553/* Device specific rate values. 554 * The actual values defined here are (rate_in_mbps * 2). 555 * Some code depends on this. Don't change it. */ 556#define B43_CCK_RATE_1MB 0x02 557#define B43_CCK_RATE_2MB 0x04 558#define B43_CCK_RATE_5MB 0x0B 559#define B43_CCK_RATE_11MB 0x16 560#define B43_OFDM_RATE_6MB 0x0C 561#define B43_OFDM_RATE_9MB 0x12 562#define B43_OFDM_RATE_12MB 0x18 563#define B43_OFDM_RATE_18MB 0x24 564#define B43_OFDM_RATE_24MB 0x30 565#define B43_OFDM_RATE_36MB 0x48 566#define B43_OFDM_RATE_48MB 0x60 567#define B43_OFDM_RATE_54MB 0x6C 568/* Convert a b43 rate value to a rate in 100kbps */ 569#define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2) 570 571#define B43_DEFAULT_SHORT_RETRY_LIMIT 7 572#define B43_DEFAULT_LONG_RETRY_LIMIT 4 573 574#define B43_PHY_TX_BADNESS_LIMIT 1000 575 576/* Max size of a security key */ 577#define B43_SEC_KEYSIZE 16 578/* Max number of group keys */ 579#define B43_NR_GROUP_KEYS 4 580/* Max number of pairwise keys */ 581#define B43_NR_PAIRWISE_KEYS 50 582/* Security algorithms. */ 583enum { 584 B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */ 585 B43_SEC_ALGO_WEP40, 586 B43_SEC_ALGO_TKIP, 587 B43_SEC_ALGO_AES, 588 B43_SEC_ALGO_WEP104, 589 B43_SEC_ALGO_AES_LEGACY, 590}; 591 592struct b43_dmaring; 593 594/* The firmware file header */ 595#define B43_FW_TYPE_UCODE 'u' 596#define B43_FW_TYPE_PCM 'p' 597#define B43_FW_TYPE_IV 'i' 598struct b43_fw_header { 599 /* File type */ 600 u8 type; 601 /* File format version */ 602 u8 ver; 603 u8 __padding[2]; 604 /* Size of the data. For ucode and PCM this is in bytes. 605 * For IV this is number-of-ivs. */ 606 __be32 size; 607} __packed; 608 609/* Initial Value file format */ 610#define B43_IV_OFFSET_MASK 0x7FFF 611#define B43_IV_32BIT 0x8000 612struct b43_iv { 613 __be16 offset_size; 614 union { 615 __be16 d16; 616 __be32 d32; 617 } data __packed; 618} __packed; 619 620 621/* Data structures for DMA transmission, per 80211 core. */ 622struct b43_dma { 623 struct b43_dmaring *tx_ring_AC_BK; /* Background */ 624 struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */ 625 struct b43_dmaring *tx_ring_AC_VI; /* Video */ 626 struct b43_dmaring *tx_ring_AC_VO; /* Voice */ 627 struct b43_dmaring *tx_ring_mcast; /* Multicast */ 628 629 struct b43_dmaring *rx_ring; 630 631 u32 translation; /* Routing bits */ 632 bool translation_in_low; /* Should translation bit go into low addr? */ 633 bool parity; /* Check for parity */ 634}; 635 636struct b43_pio_txqueue; 637struct b43_pio_rxqueue; 638 639/* Data structures for PIO transmission, per 80211 core. */ 640struct b43_pio { 641 struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */ 642 struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */ 643 struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */ 644 struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */ 645 struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */ 646 647 struct b43_pio_rxqueue *rx_queue; 648}; 649 650/* Context information for a noise calculation (Link Quality). */ 651struct b43_noise_calculation { 652 bool calculation_running; 653 u8 nr_samples; 654 s8 samples[8][4]; 655}; 656 657struct b43_stats { 658 u8 link_noise; 659}; 660 661struct b43_key { 662 /* If keyconf is NULL, this key is disabled. 663 * keyconf is a cookie. Don't derefenrence it outside of the set_key 664 * path, because b43 doesn't own it. */ 665 struct ieee80211_key_conf *keyconf; 666 u8 algorithm; 667}; 668 669/* SHM offsets to the QOS data structures for the 4 different queues. */ 670#define B43_QOS_PARAMS(queue) (B43_SHM_SH_EDCFQ + \ 671 (B43_NR_QOSPARAMS * sizeof(u16) * (queue))) 672#define B43_QOS_BACKGROUND B43_QOS_PARAMS(0) 673#define B43_QOS_BESTEFFORT B43_QOS_PARAMS(1) 674#define B43_QOS_VIDEO B43_QOS_PARAMS(2) 675#define B43_QOS_VOICE B43_QOS_PARAMS(3) 676 677/* QOS parameter hardware data structure offsets. */ 678#define B43_NR_QOSPARAMS 16 679enum { 680 B43_QOSPARAM_TXOP = 0, 681 B43_QOSPARAM_CWMIN, 682 B43_QOSPARAM_CWMAX, 683 B43_QOSPARAM_CWCUR, 684 B43_QOSPARAM_AIFS, 685 B43_QOSPARAM_BSLOTS, 686 B43_QOSPARAM_REGGAP, 687 B43_QOSPARAM_STATUS, 688}; 689 690/* QOS parameters for a queue. */ 691struct b43_qos_params { 692 /* The QOS parameters */ 693 struct ieee80211_tx_queue_params p; 694}; 695 696struct b43_wl; 697 698/* The type of the firmware file. */ 699enum b43_firmware_file_type { 700 B43_FWTYPE_PROPRIETARY, 701 B43_FWTYPE_OPENSOURCE, 702 B43_NR_FWTYPES, 703}; 704 705/* Context data for fetching firmware. */ 706struct b43_request_fw_context { 707 /* The device we are requesting the fw for. */ 708 struct b43_wldev *dev; 709 /* The type of firmware to request. */ 710 enum b43_firmware_file_type req_type; 711 /* Error messages for each firmware type. */ 712 char errors[B43_NR_FWTYPES][128]; 713 /* Temporary buffer for storing the firmware name. */ 714 char fwname[64]; 715 /* A fatal error occurred while requesting. Firmware request 716 * can not continue, as any other request will also fail. */ 717 int fatal_failure; 718}; 719 720/* In-memory representation of a cached microcode file. */ 721struct b43_firmware_file { 722 const char *filename; 723 const struct firmware *data; 724 /* Type of the firmware file name. Note that this does only indicate 725 * the type by the firmware name. NOT the file contents. 726 * If you want to check for proprietary vs opensource, use (struct b43_firmware)->opensource 727 * instead! The (struct b43_firmware)->opensource flag is derived from the actual firmware 728 * binary code, not just the filename. 729 */ 730 enum b43_firmware_file_type type; 731}; 732 733enum b43_firmware_hdr_format { 734 B43_FW_HDR_598, 735 B43_FW_HDR_410, 736 B43_FW_HDR_351, 737}; 738 739/* Pointers to the firmware data and meta information about it. */ 740struct b43_firmware { 741 /* Microcode */ 742 struct b43_firmware_file ucode; 743 /* PCM code */ 744 struct b43_firmware_file pcm; 745 /* Initial MMIO values for the firmware */ 746 struct b43_firmware_file initvals; 747 /* Initial MMIO values for the firmware, band-specific */ 748 struct b43_firmware_file initvals_band; 749 750 /* Firmware revision */ 751 u16 rev; 752 /* Firmware patchlevel */ 753 u16 patch; 754 755 /* Format of header used by firmware */ 756 enum b43_firmware_hdr_format hdr_format; 757 758 /* Set to true, if we are using an opensource firmware. 759 * Use this to check for proprietary vs opensource. */ 760 bool opensource; 761 /* Set to true, if the core needs a PCM firmware, but 762 * we failed to load one. This is always false for 763 * core rev > 10, as these don't need PCM firmware. */ 764 bool pcm_request_failed; 765}; 766 767/* Device (802.11 core) initialization status. */ 768enum { 769 B43_STAT_UNINIT = 0, /* Uninitialized. */ 770 B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */ 771 B43_STAT_STARTED = 2, /* Up and running. */ 772}; 773#define b43_status(wldev) atomic_read(&(wldev)->__init_status) 774#define b43_set_status(wldev, stat) do { \ 775 atomic_set(&(wldev)->__init_status, (stat)); \ 776 smp_wmb(); \ 777 } while (0) 778 779/* Data structure for one wireless device (802.11 core) */ 780struct b43_wldev { 781 struct b43_bus_dev *dev; 782 struct b43_wl *wl; 783 784 /* The device initialization status. 785 * Use b43_status() to query. */ 786 atomic_t __init_status; 787 788 bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */ 789 bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM) */ 790 bool radio_hw_enable; /* saved state of radio hardware enabled state */ 791 bool qos_enabled; /* TRUE, if QoS is used. */ 792 bool hwcrypto_enabled; /* TRUE, if HW crypto acceleration is enabled. */ 793 bool use_pio; /* TRUE if next init should use PIO */ 794 795 /* PHY/Radio device. */ 796 struct b43_phy phy; 797 798 union { 799 /* DMA engines. */ 800 struct b43_dma dma; 801 /* PIO engines. */ 802 struct b43_pio pio; 803 }; 804 /* Use b43_using_pio_transfers() to check whether we are using 805 * DMA or PIO data transfers. */ 806 bool __using_pio_transfers; 807 808 /* Various statistics about the physical device. */ 809 struct b43_stats stats; 810 811 /* Reason code of the last interrupt. */ 812 u32 irq_reason; 813 u32 dma_reason[6]; 814 /* The currently active generic-interrupt mask. */ 815 u32 irq_mask; 816 817 /* Link Quality calculation context. */ 818 struct b43_noise_calculation noisecalc; 819 /* if > 0 MAC is suspended. if == 0 MAC is enabled. */ 820 int mac_suspended; 821 822 /* Periodic tasks */ 823 struct delayed_work periodic_work; 824 unsigned int periodic_state; 825 826 struct work_struct restart_work; 827 828 /* encryption/decryption */ 829 u16 ktp; /* Key table pointer */ 830 struct b43_key key[B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS]; 831 832 /* Firmware data */ 833 struct b43_firmware fw; 834 835 /* Devicelist in struct b43_wl (all 802.11 cores) */ 836 struct list_head list; 837 838 /* Debugging stuff follows. */ 839#ifdef CONFIG_B43_DEBUG 840 struct b43_dfsentry *dfsentry; 841 unsigned int irq_count; 842 unsigned int irq_bit_count[32]; 843 unsigned int tx_count; 844 unsigned int rx_count; 845#endif 846}; 847 848/* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */ 849struct b43_wl { 850 /* Pointer to the active wireless device on this chip */ 851 struct b43_wldev *current_dev; 852 /* Pointer to the ieee80211 hardware data structure */ 853 struct ieee80211_hw *hw; 854 855 /* Global driver mutex. Every operation must run with this mutex locked. */ 856 struct mutex mutex; 857 /* Hard-IRQ spinlock. This lock protects things used in the hard-IRQ 858 * handler, only. This basically is just the IRQ mask register. */ 859 spinlock_t hardirq_lock; 860 861 /* The number of queues that were registered with the mac80211 subsystem 862 * initially. This is a backup copy of hw->queues in case hw->queues has 863 * to be dynamically lowered at runtime (Firmware does not support QoS). 864 * hw->queues has to be restored to the original value before unregistering 865 * from the mac80211 subsystem. */ 866 u16 mac80211_initially_registered_queues; 867 868 /* We can only have one operating interface (802.11 core) 869 * at a time. General information about this interface follows. 870 */ 871 872 struct ieee80211_vif *vif; 873 /* The MAC address of the operating interface. */ 874 u8 mac_addr[ETH_ALEN]; 875 /* Current BSSID */ 876 u8 bssid[ETH_ALEN]; 877 /* Interface type. (NL80211_IFTYPE_XXX) */ 878 int if_type; 879 /* Is the card operating in AP, STA or IBSS mode? */ 880 bool operating; 881 /* filter flags */ 882 unsigned int filter_flags; 883 /* Stats about the wireless interface */ 884 struct ieee80211_low_level_stats ieee_stats; 885 886#ifdef CONFIG_B43_HWRNG 887 struct hwrng rng; 888 bool rng_initialized; 889 char rng_name[30 + 1]; 890#endif /* CONFIG_B43_HWRNG */ 891 892 /* List of all wireless devices on this chip */ 893 struct list_head devlist; 894 u8 nr_devs; 895 896 bool radiotap_enabled; 897 bool radio_enabled; 898 899 /* The beacon we are currently using (AP or IBSS mode). */ 900 struct sk_buff *current_beacon; 901 bool beacon0_uploaded; 902 bool beacon1_uploaded; 903 bool beacon_templates_virgin; /* Never wrote the templates? */ 904 struct work_struct beacon_update_trigger; 905 906 /* The current QOS parameters for the 4 queues. */ 907 struct b43_qos_params qos_params[4]; 908 909 /* Work for adjustment of the transmission power. 910 * This is scheduled when we determine that the actual TX output 911 * power doesn't match what we want. */ 912 struct work_struct txpower_adjust_work; 913 914 /* Packet transmit work */ 915 struct work_struct tx_work; 916 /* Queue of packets to be transmitted. */ 917 struct sk_buff_head tx_queue; 918 919 /* The device LEDs. */ 920 struct b43_leds leds; 921 922 /* Kmalloc'ed scratch space for PIO TX/RX. Protected by wl->mutex. */ 923 u8 pio_scratchspace[118] __attribute__((__aligned__(8))); 924 u8 pio_tailspace[4] __attribute__((__aligned__(8))); 925}; 926 927static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw) 928{ 929 return hw->priv; 930} 931 932static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev) 933{ 934 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev); 935 return ssb_get_drvdata(ssb_dev); 936} 937 938/* Is the device operating in a specified mode (NL80211_IFTYPE_XXX). */ 939static inline int b43_is_mode(struct b43_wl *wl, int type) 940{ 941 return (wl->operating && wl->if_type == type); 942} 943 944/** 945 * b43_current_band - Returns the currently used band. 946 * Returns one of IEEE80211_BAND_2GHZ and IEEE80211_BAND_5GHZ. 947 */ 948static inline enum ieee80211_band b43_current_band(struct b43_wl *wl) 949{ 950 return wl->hw->conf.channel->band; 951} 952 953static inline int b43_bus_may_powerdown(struct b43_wldev *wldev) 954{ 955 return wldev->dev->bus_may_powerdown(wldev->dev); 956} 957static inline int b43_bus_powerup(struct b43_wldev *wldev, bool dynamic_pctl) 958{ 959 return wldev->dev->bus_powerup(wldev->dev, dynamic_pctl); 960} 961static inline int b43_device_is_enabled(struct b43_wldev *wldev) 962{ 963 return wldev->dev->device_is_enabled(wldev->dev); 964} 965static inline void b43_device_enable(struct b43_wldev *wldev, 966 u32 core_specific_flags) 967{ 968 wldev->dev->device_enable(wldev->dev, core_specific_flags); 969} 970static inline void b43_device_disable(struct b43_wldev *wldev, 971 u32 core_specific_flags) 972{ 973 wldev->dev->device_disable(wldev->dev, core_specific_flags); 974} 975 976static inline u16 b43_read16(struct b43_wldev *dev, u16 offset) 977{ 978 return dev->dev->read16(dev->dev, offset); 979} 980 981static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value) 982{ 983 dev->dev->write16(dev->dev, offset, value); 984} 985 986static inline u32 b43_read32(struct b43_wldev *dev, u16 offset) 987{ 988 return dev->dev->read32(dev->dev, offset); 989} 990 991static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value) 992{ 993 dev->dev->write32(dev->dev, offset, value); 994} 995 996static inline void b43_block_read(struct b43_wldev *dev, void *buffer, 997 size_t count, u16 offset, u8 reg_width) 998{ 999 dev->dev->block_read(dev->dev, buffer, count, offset, reg_width); 1000} 1001 1002static inline void b43_block_write(struct b43_wldev *dev, const void *buffer, 1003 size_t count, u16 offset, u8 reg_width) 1004{ 1005 dev->dev->block_write(dev->dev, buffer, count, offset, reg_width); 1006} 1007 1008static inline bool b43_using_pio_transfers(struct b43_wldev *dev) 1009{ 1010 return dev->__using_pio_transfers; 1011} 1012 1013/* Message printing */ 1014__printf(2, 3) void b43info(struct b43_wl *wl, const char *fmt, ...); 1015__printf(2, 3) void b43err(struct b43_wl *wl, const char *fmt, ...); 1016__printf(2, 3) void b43warn(struct b43_wl *wl, const char *fmt, ...); 1017__printf(2, 3) void b43dbg(struct b43_wl *wl, const char *fmt, ...); 1018 1019 1020/* A WARN_ON variant that vanishes when b43 debugging is disabled. 1021 * This _also_ evaluates the arg with debugging disabled. */ 1022#if B43_DEBUG 1023# define B43_WARN_ON(x) WARN_ON(x) 1024#else 1025static inline bool __b43_warn_on_dummy(bool x) { return x; } 1026# define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x))) 1027#endif 1028 1029/* Convert an integer to a Q5.2 value */ 1030#define INT_TO_Q52(i) ((i) << 2) 1031/* Convert a Q5.2 value to an integer (precision loss!) */ 1032#define Q52_TO_INT(q52) ((q52) >> 2) 1033/* Macros for printing a value in Q5.2 format */ 1034#define Q52_FMT "%u.%u" 1035#define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4) 1036 1037#endif /* B43_H_ */