Linux kernel mirror (for testing)
git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel
os
linux
1/*
2 * Synopsys DesignWare Multimedia Card Interface driver
3 * (Based on NXP driver for lpc 31xx)
4 *
5 * Copyright (C) 2009 NXP Semiconductors
6 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#ifndef LINUX_MMC_DW_MMC_H
15#define LINUX_MMC_DW_MMC_H
16
17#include <linux/scatterlist.h>
18#include <linux/mmc/core.h>
19
20#define MAX_MCI_SLOTS 2
21
22enum dw_mci_state {
23 STATE_IDLE = 0,
24 STATE_SENDING_CMD,
25 STATE_SENDING_DATA,
26 STATE_DATA_BUSY,
27 STATE_SENDING_STOP,
28 STATE_DATA_ERROR,
29 STATE_SENDING_CMD11,
30 STATE_WAITING_CMD11_DONE,
31};
32
33enum {
34 EVENT_CMD_COMPLETE = 0,
35 EVENT_XFER_COMPLETE,
36 EVENT_DATA_COMPLETE,
37 EVENT_DATA_ERROR,
38 EVENT_XFER_ERROR
39};
40
41struct mmc_data;
42
43/**
44 * struct dw_mci - MMC controller state shared between all slots
45 * @lock: Spinlock protecting the queue and associated data.
46 * @regs: Pointer to MMIO registers.
47 * @sg: Scatterlist entry currently being processed by PIO code, if any.
48 * @sg_miter: PIO mapping scatterlist iterator.
49 * @cur_slot: The slot which is currently using the controller.
50 * @mrq: The request currently being processed on @cur_slot,
51 * or NULL if the controller is idle.
52 * @cmd: The command currently being sent to the card, or NULL.
53 * @data: The data currently being transferred, or NULL if no data
54 * transfer is in progress.
55 * @use_dma: Whether DMA channel is initialized or not.
56 * @using_dma: Whether DMA is in use for the current transfer.
57 * @dma_64bit_address: Whether DMA supports 64-bit address mode or not.
58 * @sg_dma: Bus address of DMA buffer.
59 * @sg_cpu: Virtual address of DMA buffer.
60 * @dma_ops: Pointer to platform-specific DMA callbacks.
61 * @cmd_status: Snapshot of SR taken upon completion of the current
62 * command. Only valid when EVENT_CMD_COMPLETE is pending.
63 * @data_status: Snapshot of SR taken upon completion of the current
64 * data transfer. Only valid when EVENT_DATA_COMPLETE or
65 * EVENT_DATA_ERROR is pending.
66 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
67 * to be sent.
68 * @dir_status: Direction of current transfer.
69 * @tasklet: Tasklet running the request state machine.
70 * @card_tasklet: Tasklet handling card detect.
71 * @pending_events: Bitmask of events flagged by the interrupt handler
72 * to be processed by the tasklet.
73 * @completed_events: Bitmask of events which the state machine has
74 * processed.
75 * @state: Tasklet state.
76 * @queue: List of slots waiting for access to the controller.
77 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
78 * rate and timeout calculations.
79 * @current_speed: Configured rate of the controller.
80 * @num_slots: Number of slots available.
81 * @verid: Denote Version ID.
82 * @data_offset: Set the offset of DATA register according to VERID.
83 * @dev: Device associated with the MMC controller.
84 * @pdata: Platform data associated with the MMC controller.
85 * @drv_data: Driver specific data for identified variant of the controller
86 * @priv: Implementation defined private data.
87 * @biu_clk: Pointer to bus interface unit clock instance.
88 * @ciu_clk: Pointer to card interface unit clock instance.
89 * @slot: Slots sharing this MMC controller.
90 * @fifo_depth: depth of FIFO.
91 * @data_shift: log2 of FIFO item size.
92 * @part_buf_start: Start index in part_buf.
93 * @part_buf_count: Bytes of partial data in part_buf.
94 * @part_buf: Simple buffer for partial fifo reads/writes.
95 * @push_data: Pointer to FIFO push function.
96 * @pull_data: Pointer to FIFO pull function.
97 * @quirks: Set of quirks that apply to specific versions of the IP.
98 * @irq_flags: The flags to be passed to request_irq.
99 * @irq: The irq value to be passed to request_irq.
100 * @sdio_id0: Number of slot0 in the SDIO interrupt registers.
101 *
102 * Locking
103 * =======
104 *
105 * @lock is a softirq-safe spinlock protecting @queue as well as
106 * @cur_slot, @mrq and @state. These must always be updated
107 * at the same time while holding @lock.
108 *
109 * The @mrq field of struct dw_mci_slot is also protected by @lock,
110 * and must always be written at the same time as the slot is added to
111 * @queue.
112 *
113 * @pending_events and @completed_events are accessed using atomic bit
114 * operations, so they don't need any locking.
115 *
116 * None of the fields touched by the interrupt handler need any
117 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
118 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
119 * interrupts must be disabled and @data_status updated with a
120 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
121 * CMDRDY interrupt must be disabled and @cmd_status updated with a
122 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
123 * bytes_xfered field of @data must be written. This is ensured by
124 * using barriers.
125 */
126struct dw_mci {
127 spinlock_t lock;
128 void __iomem *regs;
129
130 struct scatterlist *sg;
131 struct sg_mapping_iter sg_miter;
132
133 struct dw_mci_slot *cur_slot;
134 struct mmc_request *mrq;
135 struct mmc_command *cmd;
136 struct mmc_data *data;
137 struct mmc_command stop_abort;
138 unsigned int prev_blksz;
139 unsigned char timing;
140
141 /* DMA interface members*/
142 int use_dma;
143 int using_dma;
144 int dma_64bit_address;
145
146 dma_addr_t sg_dma;
147 void *sg_cpu;
148 const struct dw_mci_dma_ops *dma_ops;
149#ifdef CONFIG_MMC_DW_IDMAC
150 unsigned int ring_size;
151#else
152 struct dw_mci_dma_data *dma_data;
153#endif
154 u32 cmd_status;
155 u32 data_status;
156 u32 stop_cmdr;
157 u32 dir_status;
158 struct tasklet_struct tasklet;
159 unsigned long pending_events;
160 unsigned long completed_events;
161 enum dw_mci_state state;
162 struct list_head queue;
163
164 u32 bus_hz;
165 u32 current_speed;
166 u32 num_slots;
167 u32 fifoth_val;
168 u16 verid;
169 u16 data_offset;
170 struct device *dev;
171 struct dw_mci_board *pdata;
172 const struct dw_mci_drv_data *drv_data;
173 void *priv;
174 struct clk *biu_clk;
175 struct clk *ciu_clk;
176 struct dw_mci_slot *slot[MAX_MCI_SLOTS];
177
178 /* FIFO push and pull */
179 int fifo_depth;
180 int data_shift;
181 u8 part_buf_start;
182 u8 part_buf_count;
183 union {
184 u16 part_buf16;
185 u32 part_buf32;
186 u64 part_buf;
187 };
188 void (*push_data)(struct dw_mci *host, void *buf, int cnt);
189 void (*pull_data)(struct dw_mci *host, void *buf, int cnt);
190
191 /* Workaround flags */
192 u32 quirks;
193
194 bool vqmmc_enabled;
195 unsigned long irq_flags; /* IRQ flags */
196 int irq;
197
198 int sdio_id0;
199};
200
201/* DMA ops for Internal/External DMAC interface */
202struct dw_mci_dma_ops {
203 /* DMA Ops */
204 int (*init)(struct dw_mci *host);
205 void (*start)(struct dw_mci *host, unsigned int sg_len);
206 void (*complete)(struct dw_mci *host);
207 void (*stop)(struct dw_mci *host);
208 void (*cleanup)(struct dw_mci *host);
209 void (*exit)(struct dw_mci *host);
210};
211
212/* IP Quirks/flags. */
213/* DTO fix for command transmission with IDMAC configured */
214#define DW_MCI_QUIRK_IDMAC_DTO BIT(0)
215/* delay needed between retries on some 2.11a implementations */
216#define DW_MCI_QUIRK_RETRY_DELAY BIT(1)
217/* High Speed Capable - Supports HS cards (up to 50MHz) */
218#define DW_MCI_QUIRK_HIGHSPEED BIT(2)
219/* Unreliable card detection */
220#define DW_MCI_QUIRK_BROKEN_CARD_DETECTION BIT(3)
221/* No write protect */
222#define DW_MCI_QUIRK_NO_WRITE_PROTECT BIT(4)
223
224/* Slot level quirks */
225/* This slot has no write protect */
226#define DW_MCI_SLOT_QUIRK_NO_WRITE_PROTECT BIT(0)
227
228struct dma_pdata;
229
230struct block_settings {
231 unsigned short max_segs; /* see blk_queue_max_segments */
232 unsigned int max_blk_size; /* maximum size of one mmc block */
233 unsigned int max_blk_count; /* maximum number of blocks in one req*/
234 unsigned int max_req_size; /* maximum number of bytes in one req*/
235 unsigned int max_seg_size; /* see blk_queue_max_segment_size */
236};
237
238/* Board platform data */
239struct dw_mci_board {
240 u32 num_slots;
241
242 u32 quirks; /* Workaround / Quirk flags */
243 unsigned int bus_hz; /* Clock speed at the cclk_in pad */
244
245 u32 caps; /* Capabilities */
246 u32 caps2; /* More capabilities */
247 u32 pm_caps; /* PM capabilities */
248 /*
249 * Override fifo depth. If 0, autodetect it from the FIFOTH register,
250 * but note that this may not be reliable after a bootloader has used
251 * it.
252 */
253 unsigned int fifo_depth;
254
255 /* delay in mS before detecting cards after interrupt */
256 u32 detect_delay_ms;
257
258 struct dw_mci_dma_ops *dma_ops;
259 struct dma_pdata *data;
260 struct block_settings *blk_settings;
261};
262
263#endif /* LINUX_MMC_DW_MMC_H */