Linux kernel mirror (for testing)
git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel
os
linux
1#ifndef _ASM_X86_MCE_H
2#define _ASM_X86_MCE_H
3
4#include <uapi/asm/mce.h>
5
6/*
7 * Machine Check support for x86
8 */
9
10/* MCG_CAP register defines */
11#define MCG_BANKCNT_MASK 0xff /* Number of Banks */
12#define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */
13#define MCG_EXT_P (1ULL<<9) /* Extended registers available */
14#define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
15#define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
16#define MCG_EXT_CNT_SHIFT 16
17#define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
18#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
19
20/* MCG_STATUS register defines */
21#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
22#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
23#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
24
25/* MCi_STATUS register defines */
26#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
27#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
28#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
29#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
30#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
31#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
32#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
33#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
34#define MCI_STATUS_AR (1ULL<<55) /* Action required */
35
36/*
37 * Note that the full MCACOD field of IA32_MCi_STATUS MSR is
38 * bits 15:0. But bit 12 is the 'F' bit, defined for corrected
39 * errors to indicate that errors are being filtered by hardware.
40 * We should mask out bit 12 when looking for specific signatures
41 * of uncorrected errors - so the F bit is deliberately skipped
42 * in this #define.
43 */
44#define MCACOD 0xefff /* MCA Error Code */
45
46/* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
47#define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
48#define MCACOD_SCRUBMSK 0xeff0 /* Skip bit 12 ('F' bit) */
49#define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
50#define MCACOD_DATA 0x0134 /* Data Load */
51#define MCACOD_INSTR 0x0150 /* Instruction Fetch */
52
53/* MCi_MISC register defines */
54#define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
55#define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
56#define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
57#define MCI_MISC_ADDR_LINEAR 1 /* linear address */
58#define MCI_MISC_ADDR_PHYS 2 /* physical address */
59#define MCI_MISC_ADDR_MEM 3 /* memory address */
60#define MCI_MISC_ADDR_GENERIC 7 /* generic */
61
62/* CTL2 register defines */
63#define MCI_CTL2_CMCI_EN (1ULL << 30)
64#define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
65
66#define MCJ_CTX_MASK 3
67#define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
68#define MCJ_CTX_RANDOM 0 /* inject context: random */
69#define MCJ_CTX_PROCESS 0x1 /* inject context: process */
70#define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
71#define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
72#define MCJ_EXCEPTION 0x8 /* raise as exception */
73#define MCJ_IRQ_BROADCAST 0x10 /* do IRQ broadcasting */
74
75#define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
76
77/* Software defined banks */
78#define MCE_EXTENDED_BANK 128
79#define MCE_THERMAL_BANK (MCE_EXTENDED_BANK + 0)
80#define K8_MCE_THRESHOLD_BASE (MCE_EXTENDED_BANK + 1)
81
82#define MCE_LOG_LEN 32
83#define MCE_LOG_SIGNATURE "MACHINECHECK"
84
85/*
86 * This structure contains all data related to the MCE log. Also
87 * carries a signature to make it easier to find from external
88 * debugging tools. Each entry is only valid when its finished flag
89 * is set.
90 */
91struct mce_log {
92 char signature[12]; /* "MACHINECHECK" */
93 unsigned len; /* = MCE_LOG_LEN */
94 unsigned next;
95 unsigned flags;
96 unsigned recordlen; /* length of struct mce */
97 struct mce entry[MCE_LOG_LEN];
98};
99
100struct mca_config {
101 bool dont_log_ce;
102 bool cmci_disabled;
103 bool ignore_ce;
104 bool disabled;
105 bool ser;
106 bool bios_cmci_threshold;
107 u8 banks;
108 s8 bootlog;
109 int tolerant;
110 int monarch_timeout;
111 int panic_timeout;
112 u32 rip_msr;
113};
114
115extern struct mca_config mca_cfg;
116extern void mce_register_decode_chain(struct notifier_block *nb);
117extern void mce_unregister_decode_chain(struct notifier_block *nb);
118
119#include <linux/percpu.h>
120#include <linux/init.h>
121#include <linux/atomic.h>
122
123extern int mce_p5_enabled;
124
125#ifdef CONFIG_X86_MCE
126int mcheck_init(void);
127void mcheck_cpu_init(struct cpuinfo_x86 *c);
128#else
129static inline int mcheck_init(void) { return 0; }
130static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
131#endif
132
133#ifdef CONFIG_X86_ANCIENT_MCE
134void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
135void winchip_mcheck_init(struct cpuinfo_x86 *c);
136static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
137#else
138static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
139static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
140static inline void enable_p5_mce(void) {}
141#endif
142
143void mce_setup(struct mce *m);
144void mce_log(struct mce *m);
145DECLARE_PER_CPU(struct device *, mce_device);
146
147/*
148 * Maximum banks number.
149 * This is the limit of the current register layout on
150 * Intel CPUs.
151 */
152#define MAX_NR_BANKS 32
153
154#ifdef CONFIG_X86_MCE_INTEL
155void mce_intel_feature_init(struct cpuinfo_x86 *c);
156void cmci_clear(void);
157void cmci_reenable(void);
158void cmci_rediscover(void);
159void cmci_recheck(void);
160#else
161static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
162static inline void cmci_clear(void) {}
163static inline void cmci_reenable(void) {}
164static inline void cmci_rediscover(void) {}
165static inline void cmci_recheck(void) {}
166#endif
167
168#ifdef CONFIG_X86_MCE_AMD
169void mce_amd_feature_init(struct cpuinfo_x86 *c);
170#else
171static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
172#endif
173
174int mce_available(struct cpuinfo_x86 *c);
175
176DECLARE_PER_CPU(unsigned, mce_exception_count);
177DECLARE_PER_CPU(unsigned, mce_poll_count);
178
179extern atomic_t mce_entry;
180
181typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
182DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
183
184enum mcp_flags {
185 MCP_TIMESTAMP = (1 << 0), /* log time stamp */
186 MCP_UC = (1 << 1), /* log uncorrected errors */
187 MCP_DONTLOG = (1 << 2), /* only clear, don't log */
188};
189void machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
190
191int mce_notify_irq(void);
192void mce_notify_process(void);
193
194DECLARE_PER_CPU(struct mce, injectm);
195
196extern void register_mce_write_callback(ssize_t (*)(struct file *filp,
197 const char __user *ubuf,
198 size_t usize, loff_t *off));
199
200/* Disable CMCI/polling for MCA bank claimed by firmware */
201extern void mce_disable_bank(int bank);
202
203/*
204 * Exception handler
205 */
206
207/* Call the installed machine check handler for this CPU setup. */
208extern void (*machine_check_vector)(struct pt_regs *, long error_code);
209void do_machine_check(struct pt_regs *, long);
210
211/*
212 * Threshold handler
213 */
214
215extern void (*mce_threshold_vector)(void);
216extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
217
218/*
219 * Thermal handler
220 */
221
222void intel_init_thermal(struct cpuinfo_x86 *c);
223
224void mce_log_therm_throt_event(__u64 status);
225
226/* Interrupt Handler for core thermal thresholds */
227extern int (*platform_thermal_notify)(__u64 msr_val);
228
229/* Interrupt Handler for package thermal thresholds */
230extern int (*platform_thermal_package_notify)(__u64 msr_val);
231
232/* Callback support of rate control, return true, if
233 * callback has rate control */
234extern bool (*platform_thermal_package_rate_control)(void);
235
236#ifdef CONFIG_X86_THERMAL_VECTOR
237extern void mcheck_intel_therm_init(void);
238#else
239static inline void mcheck_intel_therm_init(void) { }
240#endif
241
242/*
243 * Used by APEI to report memory error via /dev/mcelog
244 */
245
246struct cper_sec_mem_err;
247extern void apei_mce_report_mem_error(int corrected,
248 struct cper_sec_mem_err *mem_err);
249
250#endif /* _ASM_X86_MCE_H */