Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
at v3.11-rc4 266 lines 8.6 kB view raw
1/* 2 * Synopsys DesignWare Multimedia Card Interface driver 3 * (Based on NXP driver for lpc 31xx) 4 * 5 * Copyright (C) 2009 NXP Semiconductors 6 * Copyright (C) 2009, 2010 Imagination Technologies Ltd. 7 * 8 * This program is free software; you can redistribute it and/or modify 9 * it under the terms of the GNU General Public License as published by 10 * the Free Software Foundation; either version 2 of the License, or 11 * (at your option) any later version. 12 */ 13 14#ifndef LINUX_MMC_DW_MMC_H 15#define LINUX_MMC_DW_MMC_H 16 17#include <linux/scatterlist.h> 18 19#define MAX_MCI_SLOTS 2 20 21enum dw_mci_state { 22 STATE_IDLE = 0, 23 STATE_SENDING_CMD, 24 STATE_SENDING_DATA, 25 STATE_DATA_BUSY, 26 STATE_SENDING_STOP, 27 STATE_DATA_ERROR, 28}; 29 30enum { 31 EVENT_CMD_COMPLETE = 0, 32 EVENT_XFER_COMPLETE, 33 EVENT_DATA_COMPLETE, 34 EVENT_DATA_ERROR, 35 EVENT_XFER_ERROR 36}; 37 38struct mmc_data; 39 40/** 41 * struct dw_mci - MMC controller state shared between all slots 42 * @lock: Spinlock protecting the queue and associated data. 43 * @regs: Pointer to MMIO registers. 44 * @sg: Scatterlist entry currently being processed by PIO code, if any. 45 * @sg_miter: PIO mapping scatterlist iterator. 46 * @cur_slot: The slot which is currently using the controller. 47 * @mrq: The request currently being processed on @cur_slot, 48 * or NULL if the controller is idle. 49 * @cmd: The command currently being sent to the card, or NULL. 50 * @data: The data currently being transferred, or NULL if no data 51 * transfer is in progress. 52 * @use_dma: Whether DMA channel is initialized or not. 53 * @using_dma: Whether DMA is in use for the current transfer. 54 * @sg_dma: Bus address of DMA buffer. 55 * @sg_cpu: Virtual address of DMA buffer. 56 * @dma_ops: Pointer to platform-specific DMA callbacks. 57 * @cmd_status: Snapshot of SR taken upon completion of the current 58 * command. Only valid when EVENT_CMD_COMPLETE is pending. 59 * @data_status: Snapshot of SR taken upon completion of the current 60 * data transfer. Only valid when EVENT_DATA_COMPLETE or 61 * EVENT_DATA_ERROR is pending. 62 * @stop_cmdr: Value to be loaded into CMDR when the stop command is 63 * to be sent. 64 * @dir_status: Direction of current transfer. 65 * @tasklet: Tasklet running the request state machine. 66 * @card_tasklet: Tasklet handling card detect. 67 * @pending_events: Bitmask of events flagged by the interrupt handler 68 * to be processed by the tasklet. 69 * @completed_events: Bitmask of events which the state machine has 70 * processed. 71 * @state: Tasklet state. 72 * @queue: List of slots waiting for access to the controller. 73 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus 74 * rate and timeout calculations. 75 * @current_speed: Configured rate of the controller. 76 * @num_slots: Number of slots available. 77 * @verid: Denote Version ID. 78 * @data_offset: Set the offset of DATA register according to VERID. 79 * @dev: Device associated with the MMC controller. 80 * @pdata: Platform data associated with the MMC controller. 81 * @drv_data: Driver specific data for identified variant of the controller 82 * @priv: Implementation defined private data. 83 * @biu_clk: Pointer to bus interface unit clock instance. 84 * @ciu_clk: Pointer to card interface unit clock instance. 85 * @slot: Slots sharing this MMC controller. 86 * @fifo_depth: depth of FIFO. 87 * @data_shift: log2 of FIFO item size. 88 * @part_buf_start: Start index in part_buf. 89 * @part_buf_count: Bytes of partial data in part_buf. 90 * @part_buf: Simple buffer for partial fifo reads/writes. 91 * @push_data: Pointer to FIFO push function. 92 * @pull_data: Pointer to FIFO pull function. 93 * @quirks: Set of quirks that apply to specific versions of the IP. 94 * @irq_flags: The flags to be passed to request_irq. 95 * @irq: The irq value to be passed to request_irq. 96 * 97 * Locking 98 * ======= 99 * 100 * @lock is a softirq-safe spinlock protecting @queue as well as 101 * @cur_slot, @mrq and @state. These must always be updated 102 * at the same time while holding @lock. 103 * 104 * The @mrq field of struct dw_mci_slot is also protected by @lock, 105 * and must always be written at the same time as the slot is added to 106 * @queue. 107 * 108 * @pending_events and @completed_events are accessed using atomic bit 109 * operations, so they don't need any locking. 110 * 111 * None of the fields touched by the interrupt handler need any 112 * locking. However, ordering is important: Before EVENT_DATA_ERROR or 113 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related 114 * interrupts must be disabled and @data_status updated with a 115 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the 116 * CMDRDY interrupt must be disabled and @cmd_status updated with a 117 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the 118 * bytes_xfered field of @data must be written. This is ensured by 119 * using barriers. 120 */ 121struct dw_mci { 122 spinlock_t lock; 123 void __iomem *regs; 124 125 struct scatterlist *sg; 126 struct sg_mapping_iter sg_miter; 127 128 struct dw_mci_slot *cur_slot; 129 struct mmc_request *mrq; 130 struct mmc_command *cmd; 131 struct mmc_data *data; 132 struct workqueue_struct *card_workqueue; 133 134 /* DMA interface members*/ 135 int use_dma; 136 int using_dma; 137 138 dma_addr_t sg_dma; 139 void *sg_cpu; 140 const struct dw_mci_dma_ops *dma_ops; 141#ifdef CONFIG_MMC_DW_IDMAC 142 unsigned int ring_size; 143#else 144 struct dw_mci_dma_data *dma_data; 145#endif 146 u32 cmd_status; 147 u32 data_status; 148 u32 stop_cmdr; 149 u32 dir_status; 150 struct tasklet_struct tasklet; 151 struct work_struct card_work; 152 unsigned long pending_events; 153 unsigned long completed_events; 154 enum dw_mci_state state; 155 struct list_head queue; 156 157 u32 bus_hz; 158 u32 current_speed; 159 u32 num_slots; 160 u32 fifoth_val; 161 u16 verid; 162 u16 data_offset; 163 struct device *dev; 164 struct dw_mci_board *pdata; 165 const struct dw_mci_drv_data *drv_data; 166 void *priv; 167 struct clk *biu_clk; 168 struct clk *ciu_clk; 169 struct dw_mci_slot *slot[MAX_MCI_SLOTS]; 170 171 /* FIFO push and pull */ 172 int fifo_depth; 173 int data_shift; 174 u8 part_buf_start; 175 u8 part_buf_count; 176 union { 177 u16 part_buf16; 178 u32 part_buf32; 179 u64 part_buf; 180 }; 181 void (*push_data)(struct dw_mci *host, void *buf, int cnt); 182 void (*pull_data)(struct dw_mci *host, void *buf, int cnt); 183 184 /* Workaround flags */ 185 u32 quirks; 186 187 struct regulator *vmmc; /* Power regulator */ 188 unsigned long irq_flags; /* IRQ flags */ 189 int irq; 190}; 191 192/* DMA ops for Internal/External DMAC interface */ 193struct dw_mci_dma_ops { 194 /* DMA Ops */ 195 int (*init)(struct dw_mci *host); 196 void (*start)(struct dw_mci *host, unsigned int sg_len); 197 void (*complete)(struct dw_mci *host); 198 void (*stop)(struct dw_mci *host); 199 void (*cleanup)(struct dw_mci *host); 200 void (*exit)(struct dw_mci *host); 201}; 202 203/* IP Quirks/flags. */ 204/* DTO fix for command transmission with IDMAC configured */ 205#define DW_MCI_QUIRK_IDMAC_DTO BIT(0) 206/* delay needed between retries on some 2.11a implementations */ 207#define DW_MCI_QUIRK_RETRY_DELAY BIT(1) 208/* High Speed Capable - Supports HS cards (up to 50MHz) */ 209#define DW_MCI_QUIRK_HIGHSPEED BIT(2) 210/* Unreliable card detection */ 211#define DW_MCI_QUIRK_BROKEN_CARD_DETECTION BIT(3) 212 213/* Slot level quirks */ 214/* This slot has no write protect */ 215#define DW_MCI_SLOT_QUIRK_NO_WRITE_PROTECT BIT(0) 216 217struct dma_pdata; 218 219struct block_settings { 220 unsigned short max_segs; /* see blk_queue_max_segments */ 221 unsigned int max_blk_size; /* maximum size of one mmc block */ 222 unsigned int max_blk_count; /* maximum number of blocks in one req*/ 223 unsigned int max_req_size; /* maximum number of bytes in one req*/ 224 unsigned int max_seg_size; /* see blk_queue_max_segment_size */ 225}; 226 227/* Board platform data */ 228struct dw_mci_board { 229 u32 num_slots; 230 231 u32 quirks; /* Workaround / Quirk flags */ 232 unsigned int bus_hz; /* Clock speed at the cclk_in pad */ 233 234 u32 caps; /* Capabilities */ 235 u32 caps2; /* More capabilities */ 236 u32 pm_caps; /* PM capabilities */ 237 /* 238 * Override fifo depth. If 0, autodetect it from the FIFOTH register, 239 * but note that this may not be reliable after a bootloader has used 240 * it. 241 */ 242 unsigned int fifo_depth; 243 244 /* delay in mS before detecting cards after interrupt */ 245 u32 detect_delay_ms; 246 247 int (*init)(u32 slot_id, irq_handler_t , void *); 248 int (*get_ro)(u32 slot_id); 249 int (*get_cd)(u32 slot_id); 250 int (*get_ocr)(u32 slot_id); 251 int (*get_bus_wd)(u32 slot_id); 252 /* 253 * Enable power to selected slot and set voltage to desired level. 254 * Voltage levels are specified using MMC_VDD_xxx defines defined 255 * in linux/mmc/host.h file. 256 */ 257 void (*setpower)(u32 slot_id, u32 volt); 258 void (*exit)(u32 slot_id); 259 void (*select_slot)(u32 slot_id); 260 261 struct dw_mci_dma_ops *dma_ops; 262 struct dma_pdata *data; 263 struct block_settings *blk_settings; 264}; 265 266#endif /* LINUX_MMC_DW_MMC_H */