Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v3.11-rc2 247 lines 6.0 kB view raw
1/* 2 * Blackfin core clock scaling 3 * 4 * Copyright 2008-2011 Analog Devices Inc. 5 * 6 * Licensed under the GPL-2 or later. 7 */ 8 9#include <linux/kernel.h> 10#include <linux/module.h> 11#include <linux/types.h> 12#include <linux/init.h> 13#include <linux/clk.h> 14#include <linux/cpufreq.h> 15#include <linux/fs.h> 16#include <linux/delay.h> 17#include <asm/blackfin.h> 18#include <asm/time.h> 19#include <asm/dpmc.h> 20 21 22/* this is the table of CCLK frequencies, in Hz */ 23/* .driver_data is the entry in the auxiliary dpm_state_table[] */ 24static struct cpufreq_frequency_table bfin_freq_table[] = { 25 { 26 .frequency = CPUFREQ_TABLE_END, 27 .driver_data = 0, 28 }, 29 { 30 .frequency = CPUFREQ_TABLE_END, 31 .driver_data = 1, 32 }, 33 { 34 .frequency = CPUFREQ_TABLE_END, 35 .driver_data = 2, 36 }, 37 { 38 .frequency = CPUFREQ_TABLE_END, 39 .driver_data = 0, 40 }, 41}; 42 43static struct bfin_dpm_state { 44 unsigned int csel; /* system clock divider */ 45 unsigned int tscale; /* change the divider on the core timer interrupt */ 46} dpm_state_table[3]; 47 48#if defined(CONFIG_CYCLES_CLOCKSOURCE) 49/* 50 * normalized to maximum frequency offset for CYCLES, 51 * used in time-ts cycles clock source, but could be used 52 * somewhere also. 53 */ 54unsigned long long __bfin_cycles_off; 55unsigned int __bfin_cycles_mod; 56#endif 57 58/**************************************************************************/ 59static void __init bfin_init_tables(unsigned long cclk, unsigned long sclk) 60{ 61 62 unsigned long csel, min_cclk; 63 int index; 64 65 /* Anomaly 273 seems to still exist on non-BF54x w/dcache turned on */ 66#if ANOMALY_05000273 || ANOMALY_05000274 || \ 67 (!(defined(CONFIG_BF54x) || defined(CONFIG_BF60x)) \ 68 && defined(CONFIG_BFIN_EXTMEM_DCACHEABLE)) 69 min_cclk = sclk * 2; 70#else 71 min_cclk = sclk; 72#endif 73 74#ifndef CONFIG_BF60x 75 csel = ((bfin_read_PLL_DIV() & CSEL) >> 4); 76#else 77 csel = bfin_read32(CGU0_DIV) & 0x1F; 78#endif 79 80 for (index = 0; (cclk >> index) >= min_cclk && csel <= 3 && index < 3; index++, csel++) { 81 bfin_freq_table[index].frequency = cclk >> index; 82#ifndef CONFIG_BF60x 83 dpm_state_table[index].csel = csel << 4; /* Shift now into PLL_DIV bitpos */ 84#else 85 dpm_state_table[index].csel = csel; 86#endif 87 dpm_state_table[index].tscale = (TIME_SCALE >> index) - 1; 88 89 pr_debug("cpufreq: freq:%d csel:0x%x tscale:%d\n", 90 bfin_freq_table[index].frequency, 91 dpm_state_table[index].csel, 92 dpm_state_table[index].tscale); 93 } 94 return; 95} 96 97static void bfin_adjust_core_timer(void *info) 98{ 99 unsigned int tscale; 100 unsigned int index = *(unsigned int *)info; 101 102 /* we have to adjust the core timer, because it is using cclk */ 103 tscale = dpm_state_table[index].tscale; 104 bfin_write_TSCALE(tscale); 105 return; 106} 107 108static unsigned int bfin_getfreq_khz(unsigned int cpu) 109{ 110 /* Both CoreA/B have the same core clock */ 111 return get_cclk() / 1000; 112} 113 114#ifdef CONFIG_BF60x 115unsigned long cpu_set_cclk(int cpu, unsigned long new) 116{ 117 struct clk *clk; 118 int ret; 119 120 clk = clk_get(NULL, "CCLK"); 121 if (IS_ERR(clk)) 122 return -ENODEV; 123 124 ret = clk_set_rate(clk, new); 125 clk_put(clk); 126 return ret; 127} 128#endif 129 130static int bfin_target(struct cpufreq_policy *policy, 131 unsigned int target_freq, unsigned int relation) 132{ 133#ifndef CONFIG_BF60x 134 unsigned int plldiv; 135#endif 136 unsigned int index; 137 unsigned long cclk_hz; 138 struct cpufreq_freqs freqs; 139 static unsigned long lpj_ref; 140 static unsigned int lpj_ref_freq; 141 int ret = 0; 142 143#if defined(CONFIG_CYCLES_CLOCKSOURCE) 144 cycles_t cycles; 145#endif 146 147 if (cpufreq_frequency_table_target(policy, bfin_freq_table, target_freq, 148 relation, &index)) 149 return -EINVAL; 150 151 cclk_hz = bfin_freq_table[index].frequency; 152 153 freqs.old = bfin_getfreq_khz(0); 154 freqs.new = cclk_hz; 155 156 pr_debug("cpufreq: changing cclk to %lu; target = %u, oldfreq = %u\n", 157 cclk_hz, target_freq, freqs.old); 158 159 cpufreq_notify_transition(policy, &freqs, CPUFREQ_PRECHANGE); 160#ifndef CONFIG_BF60x 161 plldiv = (bfin_read_PLL_DIV() & SSEL) | dpm_state_table[index].csel; 162 bfin_write_PLL_DIV(plldiv); 163#else 164 ret = cpu_set_cclk(policy->cpu, freqs.new * 1000); 165 if (ret != 0) { 166 WARN_ONCE(ret, "cpufreq set freq failed %d\n", ret); 167 return ret; 168 } 169#endif 170 on_each_cpu(bfin_adjust_core_timer, &index, 1); 171#if defined(CONFIG_CYCLES_CLOCKSOURCE) 172 cycles = get_cycles(); 173 SSYNC(); 174 cycles += 10; /* ~10 cycles we lose after get_cycles() */ 175 __bfin_cycles_off += (cycles << __bfin_cycles_mod) - (cycles << index); 176 __bfin_cycles_mod = index; 177#endif 178 if (!lpj_ref_freq) { 179 lpj_ref = loops_per_jiffy; 180 lpj_ref_freq = freqs.old; 181 } 182 if (freqs.new != freqs.old) { 183 loops_per_jiffy = cpufreq_scale(lpj_ref, 184 lpj_ref_freq, freqs.new); 185 } 186 187 /* TODO: just test case for cycles clock source, remove later */ 188 cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE); 189 190 pr_debug("cpufreq: done\n"); 191 return ret; 192} 193 194static int bfin_verify_speed(struct cpufreq_policy *policy) 195{ 196 return cpufreq_frequency_table_verify(policy, bfin_freq_table); 197} 198 199static int __bfin_cpu_init(struct cpufreq_policy *policy) 200{ 201 202 unsigned long cclk, sclk; 203 204 cclk = get_cclk() / 1000; 205 sclk = get_sclk() / 1000; 206 207 if (policy->cpu == CPUFREQ_CPU) 208 bfin_init_tables(cclk, sclk); 209 210 policy->cpuinfo.transition_latency = 50000; /* 50us assumed */ 211 212 policy->cur = cclk; 213 cpufreq_frequency_table_get_attr(bfin_freq_table, policy->cpu); 214 return cpufreq_frequency_table_cpuinfo(policy, bfin_freq_table); 215} 216 217static struct freq_attr *bfin_freq_attr[] = { 218 &cpufreq_freq_attr_scaling_available_freqs, 219 NULL, 220}; 221 222static struct cpufreq_driver bfin_driver = { 223 .verify = bfin_verify_speed, 224 .target = bfin_target, 225 .get = bfin_getfreq_khz, 226 .init = __bfin_cpu_init, 227 .name = "bfin cpufreq", 228 .owner = THIS_MODULE, 229 .attr = bfin_freq_attr, 230}; 231 232static int __init bfin_cpu_init(void) 233{ 234 return cpufreq_register_driver(&bfin_driver); 235} 236 237static void __exit bfin_cpu_exit(void) 238{ 239 cpufreq_unregister_driver(&bfin_driver); 240} 241 242MODULE_AUTHOR("Michael Hennerich <hennerich@blackfin.uclinux.org>"); 243MODULE_DESCRIPTION("cpufreq driver for Blackfin"); 244MODULE_LICENSE("GPL"); 245 246module_init(bfin_cpu_init); 247module_exit(bfin_cpu_exit);