at v3.0 203 lines 5.9 kB view raw
1#ifndef _INTEL_RINGBUFFER_H_ 2#define _INTEL_RINGBUFFER_H_ 3 4enum { 5 RCS = 0x0, 6 VCS, 7 BCS, 8 I915_NUM_RINGS, 9}; 10 11struct intel_hw_status_page { 12 u32 __iomem *page_addr; 13 unsigned int gfx_addr; 14 struct drm_i915_gem_object *obj; 15}; 16 17#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base)) 18#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val) 19 20#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base)) 21#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val) 22 23#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base)) 24#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val) 25 26#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base)) 27#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val) 28 29#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base)) 30#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val) 31 32#define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base)) 33#define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base)) 34#define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base)) 35 36struct intel_ring_buffer { 37 const char *name; 38 enum intel_ring_id { 39 RING_RENDER = 0x1, 40 RING_BSD = 0x2, 41 RING_BLT = 0x4, 42 } id; 43 u32 mmio_base; 44 void __iomem *virtual_start; 45 struct drm_device *dev; 46 struct drm_i915_gem_object *obj; 47 48 u32 head; 49 u32 tail; 50 int space; 51 int size; 52 int effective_size; 53 struct intel_hw_status_page status_page; 54 55 spinlock_t irq_lock; 56 u32 irq_refcount; 57 u32 irq_mask; 58 u32 irq_seqno; /* last seq seem at irq time */ 59 u32 trace_irq_seqno; 60 u32 waiting_seqno; 61 u32 sync_seqno[I915_NUM_RINGS-1]; 62 bool __must_check (*irq_get)(struct intel_ring_buffer *ring); 63 void (*irq_put)(struct intel_ring_buffer *ring); 64 65 int (*init)(struct intel_ring_buffer *ring); 66 67 void (*write_tail)(struct intel_ring_buffer *ring, 68 u32 value); 69 int __must_check (*flush)(struct intel_ring_buffer *ring, 70 u32 invalidate_domains, 71 u32 flush_domains); 72 int (*add_request)(struct intel_ring_buffer *ring, 73 u32 *seqno); 74 u32 (*get_seqno)(struct intel_ring_buffer *ring); 75 int (*dispatch_execbuffer)(struct intel_ring_buffer *ring, 76 u32 offset, u32 length); 77 void (*cleanup)(struct intel_ring_buffer *ring); 78 79 /** 80 * List of objects currently involved in rendering from the 81 * ringbuffer. 82 * 83 * Includes buffers having the contents of their GPU caches 84 * flushed, not necessarily primitives. last_rendering_seqno 85 * represents when the rendering involved will be completed. 86 * 87 * A reference is held on the buffer while on this list. 88 */ 89 struct list_head active_list; 90 91 /** 92 * List of breadcrumbs associated with GPU requests currently 93 * outstanding. 94 */ 95 struct list_head request_list; 96 97 /** 98 * List of objects currently pending a GPU write flush. 99 * 100 * All elements on this list will belong to either the 101 * active_list or flushing_list, last_rendering_seqno can 102 * be used to differentiate between the two elements. 103 */ 104 struct list_head gpu_write_list; 105 106 /** 107 * Do we have some not yet emitted requests outstanding? 108 */ 109 u32 outstanding_lazy_request; 110 111 wait_queue_head_t irq_queue; 112 drm_local_map_t map; 113 114 void *private; 115}; 116 117static inline u32 118intel_ring_sync_index(struct intel_ring_buffer *ring, 119 struct intel_ring_buffer *other) 120{ 121 int idx; 122 123 /* 124 * cs -> 0 = vcs, 1 = bcs 125 * vcs -> 0 = bcs, 1 = cs, 126 * bcs -> 0 = cs, 1 = vcs. 127 */ 128 129 idx = (other - ring) - 1; 130 if (idx < 0) 131 idx += I915_NUM_RINGS; 132 133 return idx; 134} 135 136static inline u32 137intel_read_status_page(struct intel_ring_buffer *ring, 138 int reg) 139{ 140 return ioread32(ring->status_page.page_addr + reg); 141} 142 143/** 144 * Reads a dword out of the status page, which is written to from the command 145 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or 146 * MI_STORE_DATA_IMM. 147 * 148 * The following dwords have a reserved meaning: 149 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes. 150 * 0x04: ring 0 head pointer 151 * 0x05: ring 1 head pointer (915-class) 152 * 0x06: ring 2 head pointer (915-class) 153 * 0x10-0x1b: Context status DWords (GM45) 154 * 0x1f: Last written status offset. (GM45) 155 * 156 * The area from dword 0x20 to 0x3ff is available for driver usage. 157 */ 158#define READ_HWSP(dev_priv, reg) intel_read_status_page(LP_RING(dev_priv), reg) 159#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX) 160#define I915_GEM_HWS_INDEX 0x20 161#define I915_BREADCRUMB_INDEX 0x21 162 163void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring); 164 165int __must_check intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n); 166static inline int intel_wait_ring_idle(struct intel_ring_buffer *ring) 167{ 168 return intel_wait_ring_buffer(ring, ring->size - 8); 169} 170 171int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n); 172 173static inline void intel_ring_emit(struct intel_ring_buffer *ring, 174 u32 data) 175{ 176 iowrite32(data, ring->virtual_start + ring->tail); 177 ring->tail += 4; 178} 179 180void intel_ring_advance(struct intel_ring_buffer *ring); 181 182u32 intel_ring_get_seqno(struct intel_ring_buffer *ring); 183int intel_ring_sync(struct intel_ring_buffer *ring, 184 struct intel_ring_buffer *to, 185 u32 seqno); 186 187int intel_init_render_ring_buffer(struct drm_device *dev); 188int intel_init_bsd_ring_buffer(struct drm_device *dev); 189int intel_init_blt_ring_buffer(struct drm_device *dev); 190 191u32 intel_ring_get_active_head(struct intel_ring_buffer *ring); 192void intel_ring_setup_status_page(struct intel_ring_buffer *ring); 193 194static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno) 195{ 196 if (ring->trace_irq_seqno == 0 && ring->irq_get(ring)) 197 ring->trace_irq_seqno = seqno; 198} 199 200/* DRI warts */ 201int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size); 202 203#endif /* _INTEL_RINGBUFFER_H_ */