Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v2.6.27-rc5 2660 lines 99 kB view raw
1/* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $ 2 * tg3.h: Definitions for Broadcom Tigon3 ethernet driver. 3 * 4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com) 5 * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com) 6 * Copyright (C) 2004 Sun Microsystems Inc. 7 */ 8 9#ifndef _T3_H 10#define _T3_H 11 12#define TG3_64BIT_REG_HIGH 0x00UL 13#define TG3_64BIT_REG_LOW 0x04UL 14 15/* Descriptor block info. */ 16#define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */ 17#define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */ 18#define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */ 19#define BDINFO_FLAGS_DISABLED 0x00000002 20#define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000 21#define BDINFO_FLAGS_MAXLEN_SHIFT 16 22#define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */ 23#define TG3_BDINFO_SIZE 0x10UL 24 25#define RX_COPY_THRESHOLD 256 26 27#define TG3_RX_INTERNAL_RING_SZ_5906 32 28 29#define RX_STD_MAX_SIZE 1536 30#define RX_STD_MAX_SIZE_5705 512 31#define RX_JUMBO_MAX_SIZE 0xdeadbeef /* XXX */ 32 33/* First 256 bytes are a mirror of PCI config space. */ 34#define TG3PCI_VENDOR 0x00000000 35#define TG3PCI_VENDOR_BROADCOM 0x14e4 36#define TG3PCI_DEVICE 0x00000002 37#define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */ 38#define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */ 39#define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */ 40#define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */ 41#define TG3PCI_COMMAND 0x00000004 42#define TG3PCI_STATUS 0x00000006 43#define TG3PCI_CCREVID 0x00000008 44#define TG3PCI_CACHELINESZ 0x0000000c 45#define TG3PCI_LATTIMER 0x0000000d 46#define TG3PCI_HEADERTYPE 0x0000000e 47#define TG3PCI_BIST 0x0000000f 48#define TG3PCI_BASE0_LOW 0x00000010 49#define TG3PCI_BASE0_HIGH 0x00000014 50/* 0x18 --> 0x2c unused */ 51#define TG3PCI_SUBSYSVENID 0x0000002c 52#define TG3PCI_SUBSYSID 0x0000002e 53#define TG3PCI_ROMADDR 0x00000030 54#define TG3PCI_CAPLIST 0x00000034 55/* 0x35 --> 0x3c unused */ 56#define TG3PCI_IRQ_LINE 0x0000003c 57#define TG3PCI_IRQ_PIN 0x0000003d 58#define TG3PCI_MIN_GNT 0x0000003e 59#define TG3PCI_MAX_LAT 0x0000003f 60/* 0x40 --> 0x64 unused */ 61#define TG3PCI_MSI_DATA 0x00000064 62/* 0x66 --> 0x68 unused */ 63#define TG3PCI_MISC_HOST_CTRL 0x00000068 64#define MISC_HOST_CTRL_CLEAR_INT 0x00000001 65#define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002 66#define MISC_HOST_CTRL_BYTE_SWAP 0x00000004 67#define MISC_HOST_CTRL_WORD_SWAP 0x00000008 68#define MISC_HOST_CTRL_PCISTATE_RW 0x00000010 69#define MISC_HOST_CTRL_CLKREG_RW 0x00000020 70#define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040 71#define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080 72#define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100 73#define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200 74#define MISC_HOST_CTRL_CHIPREV 0xffff0000 75#define MISC_HOST_CTRL_CHIPREV_SHIFT 16 76#define GET_CHIP_REV_ID(MISC_HOST_CTRL) \ 77 (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \ 78 MISC_HOST_CTRL_CHIPREV_SHIFT) 79#define CHIPREV_ID_5700_A0 0x7000 80#define CHIPREV_ID_5700_A1 0x7001 81#define CHIPREV_ID_5700_B0 0x7100 82#define CHIPREV_ID_5700_B1 0x7101 83#define CHIPREV_ID_5700_B3 0x7102 84#define CHIPREV_ID_5700_ALTIMA 0x7104 85#define CHIPREV_ID_5700_C0 0x7200 86#define CHIPREV_ID_5701_A0 0x0000 87#define CHIPREV_ID_5701_B0 0x0100 88#define CHIPREV_ID_5701_B2 0x0102 89#define CHIPREV_ID_5701_B5 0x0105 90#define CHIPREV_ID_5703_A0 0x1000 91#define CHIPREV_ID_5703_A1 0x1001 92#define CHIPREV_ID_5703_A2 0x1002 93#define CHIPREV_ID_5703_A3 0x1003 94#define CHIPREV_ID_5704_A0 0x2000 95#define CHIPREV_ID_5704_A1 0x2001 96#define CHIPREV_ID_5704_A2 0x2002 97#define CHIPREV_ID_5704_A3 0x2003 98#define CHIPREV_ID_5705_A0 0x3000 99#define CHIPREV_ID_5705_A1 0x3001 100#define CHIPREV_ID_5705_A2 0x3002 101#define CHIPREV_ID_5705_A3 0x3003 102#define CHIPREV_ID_5750_A0 0x4000 103#define CHIPREV_ID_5750_A1 0x4001 104#define CHIPREV_ID_5750_A3 0x4003 105#define CHIPREV_ID_5750_C2 0x4202 106#define CHIPREV_ID_5752_A0_HW 0x5000 107#define CHIPREV_ID_5752_A0 0x6000 108#define CHIPREV_ID_5752_A1 0x6001 109#define CHIPREV_ID_5714_A2 0x9002 110#define CHIPREV_ID_5906_A1 0xc001 111#define CHIPREV_ID_5784_A0 0x5784000 112#define CHIPREV_ID_5784_A1 0x5784001 113#define CHIPREV_ID_5761_A0 0x5761000 114#define CHIPREV_ID_5761_A1 0x5761001 115#define GET_ASIC_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 12) 116#define ASIC_REV_5700 0x07 117#define ASIC_REV_5701 0x00 118#define ASIC_REV_5703 0x01 119#define ASIC_REV_5704 0x02 120#define ASIC_REV_5705 0x03 121#define ASIC_REV_5750 0x04 122#define ASIC_REV_5752 0x06 123#define ASIC_REV_5780 0x08 124#define ASIC_REV_5714 0x09 125#define ASIC_REV_5755 0x0a 126#define ASIC_REV_5787 0x0b 127#define ASIC_REV_5906 0x0c 128#define ASIC_REV_USE_PROD_ID_REG 0x0f 129#define ASIC_REV_5784 0x5784 130#define ASIC_REV_5761 0x5761 131#define ASIC_REV_5785 0x5785 132#define GET_CHIP_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 8) 133#define CHIPREV_5700_AX 0x70 134#define CHIPREV_5700_BX 0x71 135#define CHIPREV_5700_CX 0x72 136#define CHIPREV_5701_AX 0x00 137#define CHIPREV_5703_AX 0x10 138#define CHIPREV_5704_AX 0x20 139#define CHIPREV_5704_BX 0x21 140#define CHIPREV_5750_AX 0x40 141#define CHIPREV_5750_BX 0x41 142#define CHIPREV_5784_AX 0x57840 143#define CHIPREV_5761_AX 0x57610 144#define GET_METAL_REV(CHIP_REV_ID) ((CHIP_REV_ID) & 0xff) 145#define METAL_REV_A0 0x00 146#define METAL_REV_A1 0x01 147#define METAL_REV_B0 0x00 148#define METAL_REV_B1 0x01 149#define METAL_REV_B2 0x02 150#define TG3PCI_DMA_RW_CTRL 0x0000006c 151#define DMA_RWCTRL_MIN_DMA 0x000000ff 152#define DMA_RWCTRL_MIN_DMA_SHIFT 0 153#define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700 154#define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000 155#define DMA_RWCTRL_READ_BNDRY_16 0x00000100 156#define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100 157#define DMA_RWCTRL_READ_BNDRY_32 0x00000200 158#define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200 159#define DMA_RWCTRL_READ_BNDRY_64 0x00000300 160#define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300 161#define DMA_RWCTRL_READ_BNDRY_128 0x00000400 162#define DMA_RWCTRL_READ_BNDRY_256 0x00000500 163#define DMA_RWCTRL_READ_BNDRY_512 0x00000600 164#define DMA_RWCTRL_READ_BNDRY_1024 0x00000700 165#define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800 166#define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000 167#define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800 168#define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800 169#define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000 170#define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000 171#define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800 172#define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800 173#define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000 174#define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800 175#define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000 176#define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800 177#define DMA_RWCTRL_ONE_DMA 0x00004000 178#define DMA_RWCTRL_READ_WATER 0x00070000 179#define DMA_RWCTRL_READ_WATER_SHIFT 16 180#define DMA_RWCTRL_WRITE_WATER 0x00380000 181#define DMA_RWCTRL_WRITE_WATER_SHIFT 19 182#define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000 183#define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000 184#define DMA_RWCTRL_PCI_READ_CMD 0x0f000000 185#define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24 186#define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000 187#define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28 188#define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000 189#define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000 190#define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000 191#define TG3PCI_PCISTATE 0x00000070 192#define PCISTATE_FORCE_RESET 0x00000001 193#define PCISTATE_INT_NOT_ACTIVE 0x00000002 194#define PCISTATE_CONV_PCI_MODE 0x00000004 195#define PCISTATE_BUS_SPEED_HIGH 0x00000008 196#define PCISTATE_BUS_32BIT 0x00000010 197#define PCISTATE_ROM_ENABLE 0x00000020 198#define PCISTATE_ROM_RETRY_ENABLE 0x00000040 199#define PCISTATE_FLAT_VIEW 0x00000100 200#define PCISTATE_RETRY_SAME_DMA 0x00002000 201#define PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000 202#define PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000 203#define TG3PCI_CLOCK_CTRL 0x00000074 204#define CLOCK_CTRL_CORECLK_DISABLE 0x00000200 205#define CLOCK_CTRL_RXCLK_DISABLE 0x00000400 206#define CLOCK_CTRL_TXCLK_DISABLE 0x00000800 207#define CLOCK_CTRL_ALTCLK 0x00001000 208#define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000 209#define CLOCK_CTRL_44MHZ_CORE 0x00040000 210#define CLOCK_CTRL_625_CORE 0x00100000 211#define CLOCK_CTRL_FORCE_CLKRUN 0x00200000 212#define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000 213#define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000 214#define TG3PCI_REG_BASE_ADDR 0x00000078 215#define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c 216#define TG3PCI_REG_DATA 0x00000080 217#define TG3PCI_MEM_WIN_DATA 0x00000084 218#define TG3PCI_MODE_CTRL 0x00000088 219#define TG3PCI_MISC_CFG 0x0000008c 220#define TG3PCI_MISC_LOCAL_CTRL 0x00000090 221/* 0x94 --> 0x98 unused */ 222#define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */ 223#define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */ 224#define TG3PCI_SND_PROD_IDX 0x000000a8 /* 64-bit */ 225/* 0xb0 --> 0xb8 unused */ 226#define TG3PCI_DUAL_MAC_CTRL 0x000000b8 227#define DUAL_MAC_CTRL_CH_MASK 0x00000003 228#define DUAL_MAC_CTRL_ID 0x00000004 229#define TG3PCI_PRODID_ASICREV 0x000000bc 230#define PROD_ID_ASIC_REV_MASK 0x0fffffff 231/* 0xc0 --> 0x100 unused */ 232 233/* 0x100 --> 0x200 unused */ 234 235/* Mailbox registers */ 236#define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */ 237#define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */ 238#define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */ 239#define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */ 240#define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */ 241#define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */ 242#define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */ 243#define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */ 244#define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */ 245#define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */ 246#define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */ 247#define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */ 248#define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */ 249#define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */ 250#define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */ 251#define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */ 252#define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */ 253#define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */ 254#define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */ 255#define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */ 256#define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */ 257#define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */ 258#define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */ 259#define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */ 260#define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */ 261#define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */ 262#define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */ 263#define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */ 264#define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */ 265#define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */ 266#define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */ 267#define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */ 268#define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */ 269#define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */ 270#define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */ 271#define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */ 272#define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */ 273#define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */ 274#define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */ 275#define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */ 276#define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */ 277#define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */ 278#define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */ 279#define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */ 280#define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */ 281#define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */ 282#define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */ 283#define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */ 284#define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */ 285#define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */ 286#define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */ 287#define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */ 288#define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */ 289#define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */ 290#define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */ 291#define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */ 292#define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */ 293#define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */ 294#define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */ 295#define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */ 296#define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */ 297#define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */ 298#define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */ 299#define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */ 300 301/* MAC control registers */ 302#define MAC_MODE 0x00000400 303#define MAC_MODE_RESET 0x00000001 304#define MAC_MODE_HALF_DUPLEX 0x00000002 305#define MAC_MODE_PORT_MODE_MASK 0x0000000c 306#define MAC_MODE_PORT_MODE_TBI 0x0000000c 307#define MAC_MODE_PORT_MODE_GMII 0x00000008 308#define MAC_MODE_PORT_MODE_MII 0x00000004 309#define MAC_MODE_PORT_MODE_NONE 0x00000000 310#define MAC_MODE_PORT_INT_LPBACK 0x00000010 311#define MAC_MODE_TAGGED_MAC_CTRL 0x00000080 312#define MAC_MODE_TX_BURSTING 0x00000100 313#define MAC_MODE_MAX_DEFER 0x00000200 314#define MAC_MODE_LINK_POLARITY 0x00000400 315#define MAC_MODE_RXSTAT_ENABLE 0x00000800 316#define MAC_MODE_RXSTAT_CLEAR 0x00001000 317#define MAC_MODE_RXSTAT_FLUSH 0x00002000 318#define MAC_MODE_TXSTAT_ENABLE 0x00004000 319#define MAC_MODE_TXSTAT_CLEAR 0x00008000 320#define MAC_MODE_TXSTAT_FLUSH 0x00010000 321#define MAC_MODE_SEND_CONFIGS 0x00020000 322#define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000 323#define MAC_MODE_ACPI_ENABLE 0x00080000 324#define MAC_MODE_MIP_ENABLE 0x00100000 325#define MAC_MODE_TDE_ENABLE 0x00200000 326#define MAC_MODE_RDE_ENABLE 0x00400000 327#define MAC_MODE_FHDE_ENABLE 0x00800000 328#define MAC_MODE_APE_RX_EN 0x08000000 329#define MAC_MODE_APE_TX_EN 0x10000000 330#define MAC_STATUS 0x00000404 331#define MAC_STATUS_PCS_SYNCED 0x00000001 332#define MAC_STATUS_SIGNAL_DET 0x00000002 333#define MAC_STATUS_RCVD_CFG 0x00000004 334#define MAC_STATUS_CFG_CHANGED 0x00000008 335#define MAC_STATUS_SYNC_CHANGED 0x00000010 336#define MAC_STATUS_PORT_DEC_ERR 0x00000400 337#define MAC_STATUS_LNKSTATE_CHANGED 0x00001000 338#define MAC_STATUS_MI_COMPLETION 0x00400000 339#define MAC_STATUS_MI_INTERRUPT 0x00800000 340#define MAC_STATUS_AP_ERROR 0x01000000 341#define MAC_STATUS_ODI_ERROR 0x02000000 342#define MAC_STATUS_RXSTAT_OVERRUN 0x04000000 343#define MAC_STATUS_TXSTAT_OVERRUN 0x08000000 344#define MAC_EVENT 0x00000408 345#define MAC_EVENT_PORT_DECODE_ERR 0x00000400 346#define MAC_EVENT_LNKSTATE_CHANGED 0x00001000 347#define MAC_EVENT_MI_COMPLETION 0x00400000 348#define MAC_EVENT_MI_INTERRUPT 0x00800000 349#define MAC_EVENT_AP_ERROR 0x01000000 350#define MAC_EVENT_ODI_ERROR 0x02000000 351#define MAC_EVENT_RXSTAT_OVERRUN 0x04000000 352#define MAC_EVENT_TXSTAT_OVERRUN 0x08000000 353#define MAC_LED_CTRL 0x0000040c 354#define LED_CTRL_LNKLED_OVERRIDE 0x00000001 355#define LED_CTRL_1000MBPS_ON 0x00000002 356#define LED_CTRL_100MBPS_ON 0x00000004 357#define LED_CTRL_10MBPS_ON 0x00000008 358#define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010 359#define LED_CTRL_TRAFFIC_BLINK 0x00000020 360#define LED_CTRL_TRAFFIC_LED 0x00000040 361#define LED_CTRL_1000MBPS_STATUS 0x00000080 362#define LED_CTRL_100MBPS_STATUS 0x00000100 363#define LED_CTRL_10MBPS_STATUS 0x00000200 364#define LED_CTRL_TRAFFIC_STATUS 0x00000400 365#define LED_CTRL_MODE_MAC 0x00000000 366#define LED_CTRL_MODE_PHY_1 0x00000800 367#define LED_CTRL_MODE_PHY_2 0x00001000 368#define LED_CTRL_MODE_SHASTA_MAC 0x00002000 369#define LED_CTRL_MODE_SHARED 0x00004000 370#define LED_CTRL_MODE_COMBO 0x00008000 371#define LED_CTRL_BLINK_RATE_MASK 0x7ff80000 372#define LED_CTRL_BLINK_RATE_SHIFT 19 373#define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000 374#define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000 375#define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */ 376#define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */ 377#define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */ 378#define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */ 379#define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */ 380#define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */ 381#define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */ 382#define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */ 383#define MAC_ACPI_MBUF_PTR 0x00000430 384#define MAC_ACPI_LEN_OFFSET 0x00000434 385#define ACPI_LENOFF_LEN_MASK 0x0000ffff 386#define ACPI_LENOFF_LEN_SHIFT 0 387#define ACPI_LENOFF_OFF_MASK 0x0fff0000 388#define ACPI_LENOFF_OFF_SHIFT 16 389#define MAC_TX_BACKOFF_SEED 0x00000438 390#define TX_BACKOFF_SEED_MASK 0x000003ff 391#define MAC_RX_MTU_SIZE 0x0000043c 392#define RX_MTU_SIZE_MASK 0x0000ffff 393#define MAC_PCS_TEST 0x00000440 394#define PCS_TEST_PATTERN_MASK 0x000fffff 395#define PCS_TEST_PATTERN_SHIFT 0 396#define PCS_TEST_ENABLE 0x00100000 397#define MAC_TX_AUTO_NEG 0x00000444 398#define TX_AUTO_NEG_MASK 0x0000ffff 399#define TX_AUTO_NEG_SHIFT 0 400#define MAC_RX_AUTO_NEG 0x00000448 401#define RX_AUTO_NEG_MASK 0x0000ffff 402#define RX_AUTO_NEG_SHIFT 0 403#define MAC_MI_COM 0x0000044c 404#define MI_COM_CMD_MASK 0x0c000000 405#define MI_COM_CMD_WRITE 0x04000000 406#define MI_COM_CMD_READ 0x08000000 407#define MI_COM_READ_FAILED 0x10000000 408#define MI_COM_START 0x20000000 409#define MI_COM_BUSY 0x20000000 410#define MI_COM_PHY_ADDR_MASK 0x03e00000 411#define MI_COM_PHY_ADDR_SHIFT 21 412#define MI_COM_REG_ADDR_MASK 0x001f0000 413#define MI_COM_REG_ADDR_SHIFT 16 414#define MI_COM_DATA_MASK 0x0000ffff 415#define MAC_MI_STAT 0x00000450 416#define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001 417#define MAC_MI_MODE 0x00000454 418#define MAC_MI_MODE_CLK_10MHZ 0x00000001 419#define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002 420#define MAC_MI_MODE_AUTO_POLL 0x00000010 421#define MAC_MI_MODE_500KHZ_CONST 0x00008000 422#define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */ 423#define MAC_AUTO_POLL_STATUS 0x00000458 424#define MAC_AUTO_POLL_ERROR 0x00000001 425#define MAC_TX_MODE 0x0000045c 426#define TX_MODE_RESET 0x00000001 427#define TX_MODE_ENABLE 0x00000002 428#define TX_MODE_FLOW_CTRL_ENABLE 0x00000010 429#define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020 430#define TX_MODE_LONG_PAUSE_ENABLE 0x00000040 431#define MAC_TX_STATUS 0x00000460 432#define TX_STATUS_XOFFED 0x00000001 433#define TX_STATUS_SENT_XOFF 0x00000002 434#define TX_STATUS_SENT_XON 0x00000004 435#define TX_STATUS_LINK_UP 0x00000008 436#define TX_STATUS_ODI_UNDERRUN 0x00000010 437#define TX_STATUS_ODI_OVERRUN 0x00000020 438#define MAC_TX_LENGTHS 0x00000464 439#define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff 440#define TX_LENGTHS_SLOT_TIME_SHIFT 0 441#define TX_LENGTHS_IPG_MASK 0x00000f00 442#define TX_LENGTHS_IPG_SHIFT 8 443#define TX_LENGTHS_IPG_CRS_MASK 0x00003000 444#define TX_LENGTHS_IPG_CRS_SHIFT 12 445#define MAC_RX_MODE 0x00000468 446#define RX_MODE_RESET 0x00000001 447#define RX_MODE_ENABLE 0x00000002 448#define RX_MODE_FLOW_CTRL_ENABLE 0x00000004 449#define RX_MODE_KEEP_MAC_CTRL 0x00000008 450#define RX_MODE_KEEP_PAUSE 0x00000010 451#define RX_MODE_ACCEPT_OVERSIZED 0x00000020 452#define RX_MODE_ACCEPT_RUNTS 0x00000040 453#define RX_MODE_LEN_CHECK 0x00000080 454#define RX_MODE_PROMISC 0x00000100 455#define RX_MODE_NO_CRC_CHECK 0x00000200 456#define RX_MODE_KEEP_VLAN_TAG 0x00000400 457#define RX_MODE_IPV6_CSUM_ENABLE 0x01000000 458#define MAC_RX_STATUS 0x0000046c 459#define RX_STATUS_REMOTE_TX_XOFFED 0x00000001 460#define RX_STATUS_XOFF_RCVD 0x00000002 461#define RX_STATUS_XON_RCVD 0x00000004 462#define MAC_HASH_REG_0 0x00000470 463#define MAC_HASH_REG_1 0x00000474 464#define MAC_HASH_REG_2 0x00000478 465#define MAC_HASH_REG_3 0x0000047c 466#define MAC_RCV_RULE_0 0x00000480 467#define MAC_RCV_VALUE_0 0x00000484 468#define MAC_RCV_RULE_1 0x00000488 469#define MAC_RCV_VALUE_1 0x0000048c 470#define MAC_RCV_RULE_2 0x00000490 471#define MAC_RCV_VALUE_2 0x00000494 472#define MAC_RCV_RULE_3 0x00000498 473#define MAC_RCV_VALUE_3 0x0000049c 474#define MAC_RCV_RULE_4 0x000004a0 475#define MAC_RCV_VALUE_4 0x000004a4 476#define MAC_RCV_RULE_5 0x000004a8 477#define MAC_RCV_VALUE_5 0x000004ac 478#define MAC_RCV_RULE_6 0x000004b0 479#define MAC_RCV_VALUE_6 0x000004b4 480#define MAC_RCV_RULE_7 0x000004b8 481#define MAC_RCV_VALUE_7 0x000004bc 482#define MAC_RCV_RULE_8 0x000004c0 483#define MAC_RCV_VALUE_8 0x000004c4 484#define MAC_RCV_RULE_9 0x000004c8 485#define MAC_RCV_VALUE_9 0x000004cc 486#define MAC_RCV_RULE_10 0x000004d0 487#define MAC_RCV_VALUE_10 0x000004d4 488#define MAC_RCV_RULE_11 0x000004d8 489#define MAC_RCV_VALUE_11 0x000004dc 490#define MAC_RCV_RULE_12 0x000004e0 491#define MAC_RCV_VALUE_12 0x000004e4 492#define MAC_RCV_RULE_13 0x000004e8 493#define MAC_RCV_VALUE_13 0x000004ec 494#define MAC_RCV_RULE_14 0x000004f0 495#define MAC_RCV_VALUE_14 0x000004f4 496#define MAC_RCV_RULE_15 0x000004f8 497#define MAC_RCV_VALUE_15 0x000004fc 498#define RCV_RULE_DISABLE_MASK 0x7fffffff 499#define MAC_RCV_RULE_CFG 0x00000500 500#define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008 501#define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504 502/* 0x508 --> 0x520 unused */ 503#define MAC_HASHREGU_0 0x00000520 504#define MAC_HASHREGU_1 0x00000524 505#define MAC_HASHREGU_2 0x00000528 506#define MAC_HASHREGU_3 0x0000052c 507#define MAC_EXTADDR_0_HIGH 0x00000530 508#define MAC_EXTADDR_0_LOW 0x00000534 509#define MAC_EXTADDR_1_HIGH 0x00000538 510#define MAC_EXTADDR_1_LOW 0x0000053c 511#define MAC_EXTADDR_2_HIGH 0x00000540 512#define MAC_EXTADDR_2_LOW 0x00000544 513#define MAC_EXTADDR_3_HIGH 0x00000548 514#define MAC_EXTADDR_3_LOW 0x0000054c 515#define MAC_EXTADDR_4_HIGH 0x00000550 516#define MAC_EXTADDR_4_LOW 0x00000554 517#define MAC_EXTADDR_5_HIGH 0x00000558 518#define MAC_EXTADDR_5_LOW 0x0000055c 519#define MAC_EXTADDR_6_HIGH 0x00000560 520#define MAC_EXTADDR_6_LOW 0x00000564 521#define MAC_EXTADDR_7_HIGH 0x00000568 522#define MAC_EXTADDR_7_LOW 0x0000056c 523#define MAC_EXTADDR_8_HIGH 0x00000570 524#define MAC_EXTADDR_8_LOW 0x00000574 525#define MAC_EXTADDR_9_HIGH 0x00000578 526#define MAC_EXTADDR_9_LOW 0x0000057c 527#define MAC_EXTADDR_10_HIGH 0x00000580 528#define MAC_EXTADDR_10_LOW 0x00000584 529#define MAC_EXTADDR_11_HIGH 0x00000588 530#define MAC_EXTADDR_11_LOW 0x0000058c 531#define MAC_SERDES_CFG 0x00000590 532#define MAC_SERDES_CFG_EDGE_SELECT 0x00001000 533#define MAC_SERDES_STAT 0x00000594 534/* 0x598 --> 0x5a0 unused */ 535#define MAC_PHYCFG1 0x000005a0 536#define MAC_PHYCFG1_RGMII_INT 0x00000001 537#define MAC_PHYCFG1_RGMII_EXT_RX_DEC 0x02000000 538#define MAC_PHYCFG1_RGMII_SND_STAT_EN 0x04000000 539#define MAC_PHYCFG1_TXC_DRV 0x20000000 540#define MAC_PHYCFG2 0x000005a4 541#define MAC_PHYCFG2_INBAND_ENABLE 0x00000001 542#define MAC_EXT_RGMII_MODE 0x000005a8 543#define MAC_RGMII_MODE_TX_ENABLE 0x00000001 544#define MAC_RGMII_MODE_TX_LOWPWR 0x00000002 545#define MAC_RGMII_MODE_TX_RESET 0x00000004 546#define MAC_RGMII_MODE_RX_INT_B 0x00000100 547#define MAC_RGMII_MODE_RX_QUALITY 0x00000200 548#define MAC_RGMII_MODE_RX_ACTIVITY 0x00000400 549#define MAC_RGMII_MODE_RX_ENG_DET 0x00000800 550/* 0x5ac --> 0x5b0 unused */ 551#define SERDES_RX_CTRL 0x000005b0 /* 5780/5714 only */ 552#define SERDES_RX_SIG_DETECT 0x00000400 553#define SG_DIG_CTRL 0x000005b0 554#define SG_DIG_USING_HW_AUTONEG 0x80000000 555#define SG_DIG_SOFT_RESET 0x40000000 556#define SG_DIG_DISABLE_LINKRDY 0x20000000 557#define SG_DIG_CRC16_CLEAR_N 0x01000000 558#define SG_DIG_EN10B 0x00800000 559#define SG_DIG_CLEAR_STATUS 0x00400000 560#define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000 561#define SG_DIG_LOCAL_LINK_STATUS 0x00100000 562#define SG_DIG_SPEED_STATUS_MASK 0x000c0000 563#define SG_DIG_SPEED_STATUS_SHIFT 18 564#define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000 565#define SG_DIG_RESTART_AUTONEG 0x00010000 566#define SG_DIG_FIBER_MODE 0x00008000 567#define SG_DIG_REMOTE_FAULT_MASK 0x00006000 568#define SG_DIG_PAUSE_MASK 0x00001800 569#define SG_DIG_PAUSE_CAP 0x00000800 570#define SG_DIG_ASYM_PAUSE 0x00001000 571#define SG_DIG_GBIC_ENABLE 0x00000400 572#define SG_DIG_CHECK_END_ENABLE 0x00000200 573#define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100 574#define SG_DIG_CLOCK_PHASE_SELECT 0x00000080 575#define SG_DIG_GMII_INPUT_SELECT 0x00000040 576#define SG_DIG_MRADV_CRC16_SELECT 0x00000020 577#define SG_DIG_COMMA_DETECT_ENABLE 0x00000010 578#define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008 579#define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004 580#define SG_DIG_REMOTE_LOOPBACK 0x00000002 581#define SG_DIG_LOOPBACK 0x00000001 582#define SG_DIG_COMMON_SETUP (SG_DIG_CRC16_CLEAR_N | \ 583 SG_DIG_LOCAL_DUPLEX_STATUS | \ 584 SG_DIG_LOCAL_LINK_STATUS | \ 585 (0x2 << SG_DIG_SPEED_STATUS_SHIFT) | \ 586 SG_DIG_FIBER_MODE | SG_DIG_GBIC_ENABLE) 587#define SG_DIG_STATUS 0x000005b4 588#define SG_DIG_CRC16_BUS_MASK 0xffff0000 589#define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */ 590#define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */ 591#define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */ 592#define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */ 593#define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */ 594#define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */ 595#define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0 596#define SG_DIG_COMMA_DETECTOR 0x00000008 597#define SG_DIG_MAC_ACK_STATUS 0x00000004 598#define SG_DIG_AUTONEG_COMPLETE 0x00000002 599#define SG_DIG_AUTONEG_ERROR 0x00000001 600/* 0x5b8 --> 0x600 unused */ 601#define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */ 602#define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */ 603/* 0x624 --> 0x800 unused */ 604#define MAC_TX_STATS_OCTETS 0x00000800 605#define MAC_TX_STATS_RESV1 0x00000804 606#define MAC_TX_STATS_COLLISIONS 0x00000808 607#define MAC_TX_STATS_XON_SENT 0x0000080c 608#define MAC_TX_STATS_XOFF_SENT 0x00000810 609#define MAC_TX_STATS_RESV2 0x00000814 610#define MAC_TX_STATS_MAC_ERRORS 0x00000818 611#define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c 612#define MAC_TX_STATS_MULT_COLLISIONS 0x00000820 613#define MAC_TX_STATS_DEFERRED 0x00000824 614#define MAC_TX_STATS_RESV3 0x00000828 615#define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c 616#define MAC_TX_STATS_LATE_COL 0x00000830 617#define MAC_TX_STATS_RESV4_1 0x00000834 618#define MAC_TX_STATS_RESV4_2 0x00000838 619#define MAC_TX_STATS_RESV4_3 0x0000083c 620#define MAC_TX_STATS_RESV4_4 0x00000840 621#define MAC_TX_STATS_RESV4_5 0x00000844 622#define MAC_TX_STATS_RESV4_6 0x00000848 623#define MAC_TX_STATS_RESV4_7 0x0000084c 624#define MAC_TX_STATS_RESV4_8 0x00000850 625#define MAC_TX_STATS_RESV4_9 0x00000854 626#define MAC_TX_STATS_RESV4_10 0x00000858 627#define MAC_TX_STATS_RESV4_11 0x0000085c 628#define MAC_TX_STATS_RESV4_12 0x00000860 629#define MAC_TX_STATS_RESV4_13 0x00000864 630#define MAC_TX_STATS_RESV4_14 0x00000868 631#define MAC_TX_STATS_UCAST 0x0000086c 632#define MAC_TX_STATS_MCAST 0x00000870 633#define MAC_TX_STATS_BCAST 0x00000874 634#define MAC_TX_STATS_RESV5_1 0x00000878 635#define MAC_TX_STATS_RESV5_2 0x0000087c 636#define MAC_RX_STATS_OCTETS 0x00000880 637#define MAC_RX_STATS_RESV1 0x00000884 638#define MAC_RX_STATS_FRAGMENTS 0x00000888 639#define MAC_RX_STATS_UCAST 0x0000088c 640#define MAC_RX_STATS_MCAST 0x00000890 641#define MAC_RX_STATS_BCAST 0x00000894 642#define MAC_RX_STATS_FCS_ERRORS 0x00000898 643#define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c 644#define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0 645#define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4 646#define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8 647#define MAC_RX_STATS_XOFF_ENTERED 0x000008ac 648#define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0 649#define MAC_RX_STATS_JABBERS 0x000008b4 650#define MAC_RX_STATS_UNDERSIZE 0x000008b8 651/* 0x8bc --> 0xc00 unused */ 652 653/* Send data initiator control registers */ 654#define SNDDATAI_MODE 0x00000c00 655#define SNDDATAI_MODE_RESET 0x00000001 656#define SNDDATAI_MODE_ENABLE 0x00000002 657#define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004 658#define SNDDATAI_STATUS 0x00000c04 659#define SNDDATAI_STATUS_STAT_OFLOW 0x00000004 660#define SNDDATAI_STATSCTRL 0x00000c08 661#define SNDDATAI_SCTRL_ENABLE 0x00000001 662#define SNDDATAI_SCTRL_FASTUPD 0x00000002 663#define SNDDATAI_SCTRL_CLEAR 0x00000004 664#define SNDDATAI_SCTRL_FLUSH 0x00000008 665#define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010 666#define SNDDATAI_STATSENAB 0x00000c0c 667#define SNDDATAI_STATSINCMASK 0x00000c10 668#define ISO_PKT_TX 0x00000c20 669/* 0xc24 --> 0xc80 unused */ 670#define SNDDATAI_COS_CNT_0 0x00000c80 671#define SNDDATAI_COS_CNT_1 0x00000c84 672#define SNDDATAI_COS_CNT_2 0x00000c88 673#define SNDDATAI_COS_CNT_3 0x00000c8c 674#define SNDDATAI_COS_CNT_4 0x00000c90 675#define SNDDATAI_COS_CNT_5 0x00000c94 676#define SNDDATAI_COS_CNT_6 0x00000c98 677#define SNDDATAI_COS_CNT_7 0x00000c9c 678#define SNDDATAI_COS_CNT_8 0x00000ca0 679#define SNDDATAI_COS_CNT_9 0x00000ca4 680#define SNDDATAI_COS_CNT_10 0x00000ca8 681#define SNDDATAI_COS_CNT_11 0x00000cac 682#define SNDDATAI_COS_CNT_12 0x00000cb0 683#define SNDDATAI_COS_CNT_13 0x00000cb4 684#define SNDDATAI_COS_CNT_14 0x00000cb8 685#define SNDDATAI_COS_CNT_15 0x00000cbc 686#define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0 687#define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4 688#define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8 689#define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc 690#define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0 691#define SNDDATAI_INTERRUPTS_CNT 0x00000cd4 692#define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8 693#define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc 694/* 0xce0 --> 0x1000 unused */ 695 696/* Send data completion control registers */ 697#define SNDDATAC_MODE 0x00001000 698#define SNDDATAC_MODE_RESET 0x00000001 699#define SNDDATAC_MODE_ENABLE 0x00000002 700#define SNDDATAC_MODE_CDELAY 0x00000010 701/* 0x1004 --> 0x1400 unused */ 702 703/* Send BD ring selector */ 704#define SNDBDS_MODE 0x00001400 705#define SNDBDS_MODE_RESET 0x00000001 706#define SNDBDS_MODE_ENABLE 0x00000002 707#define SNDBDS_MODE_ATTN_ENABLE 0x00000004 708#define SNDBDS_STATUS 0x00001404 709#define SNDBDS_STATUS_ERROR_ATTN 0x00000004 710#define SNDBDS_HWDIAG 0x00001408 711/* 0x140c --> 0x1440 */ 712#define SNDBDS_SEL_CON_IDX_0 0x00001440 713#define SNDBDS_SEL_CON_IDX_1 0x00001444 714#define SNDBDS_SEL_CON_IDX_2 0x00001448 715#define SNDBDS_SEL_CON_IDX_3 0x0000144c 716#define SNDBDS_SEL_CON_IDX_4 0x00001450 717#define SNDBDS_SEL_CON_IDX_5 0x00001454 718#define SNDBDS_SEL_CON_IDX_6 0x00001458 719#define SNDBDS_SEL_CON_IDX_7 0x0000145c 720#define SNDBDS_SEL_CON_IDX_8 0x00001460 721#define SNDBDS_SEL_CON_IDX_9 0x00001464 722#define SNDBDS_SEL_CON_IDX_10 0x00001468 723#define SNDBDS_SEL_CON_IDX_11 0x0000146c 724#define SNDBDS_SEL_CON_IDX_12 0x00001470 725#define SNDBDS_SEL_CON_IDX_13 0x00001474 726#define SNDBDS_SEL_CON_IDX_14 0x00001478 727#define SNDBDS_SEL_CON_IDX_15 0x0000147c 728/* 0x1480 --> 0x1800 unused */ 729 730/* Send BD initiator control registers */ 731#define SNDBDI_MODE 0x00001800 732#define SNDBDI_MODE_RESET 0x00000001 733#define SNDBDI_MODE_ENABLE 0x00000002 734#define SNDBDI_MODE_ATTN_ENABLE 0x00000004 735#define SNDBDI_STATUS 0x00001804 736#define SNDBDI_STATUS_ERROR_ATTN 0x00000004 737#define SNDBDI_IN_PROD_IDX_0 0x00001808 738#define SNDBDI_IN_PROD_IDX_1 0x0000180c 739#define SNDBDI_IN_PROD_IDX_2 0x00001810 740#define SNDBDI_IN_PROD_IDX_3 0x00001814 741#define SNDBDI_IN_PROD_IDX_4 0x00001818 742#define SNDBDI_IN_PROD_IDX_5 0x0000181c 743#define SNDBDI_IN_PROD_IDX_6 0x00001820 744#define SNDBDI_IN_PROD_IDX_7 0x00001824 745#define SNDBDI_IN_PROD_IDX_8 0x00001828 746#define SNDBDI_IN_PROD_IDX_9 0x0000182c 747#define SNDBDI_IN_PROD_IDX_10 0x00001830 748#define SNDBDI_IN_PROD_IDX_11 0x00001834 749#define SNDBDI_IN_PROD_IDX_12 0x00001838 750#define SNDBDI_IN_PROD_IDX_13 0x0000183c 751#define SNDBDI_IN_PROD_IDX_14 0x00001840 752#define SNDBDI_IN_PROD_IDX_15 0x00001844 753/* 0x1848 --> 0x1c00 unused */ 754 755/* Send BD completion control registers */ 756#define SNDBDC_MODE 0x00001c00 757#define SNDBDC_MODE_RESET 0x00000001 758#define SNDBDC_MODE_ENABLE 0x00000002 759#define SNDBDC_MODE_ATTN_ENABLE 0x00000004 760/* 0x1c04 --> 0x2000 unused */ 761 762/* Receive list placement control registers */ 763#define RCVLPC_MODE 0x00002000 764#define RCVLPC_MODE_RESET 0x00000001 765#define RCVLPC_MODE_ENABLE 0x00000002 766#define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004 767#define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008 768#define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010 769#define RCVLPC_STATUS 0x00002004 770#define RCVLPC_STATUS_CLASS0 0x00000004 771#define RCVLPC_STATUS_MAPOOR 0x00000008 772#define RCVLPC_STATUS_STAT_OFLOW 0x00000010 773#define RCVLPC_LOCK 0x00002008 774#define RCVLPC_LOCK_REQ_MASK 0x0000ffff 775#define RCVLPC_LOCK_REQ_SHIFT 0 776#define RCVLPC_LOCK_GRANT_MASK 0xffff0000 777#define RCVLPC_LOCK_GRANT_SHIFT 16 778#define RCVLPC_NON_EMPTY_BITS 0x0000200c 779#define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff 780#define RCVLPC_CONFIG 0x00002010 781#define RCVLPC_STATSCTRL 0x00002014 782#define RCVLPC_STATSCTRL_ENABLE 0x00000001 783#define RCVLPC_STATSCTRL_FASTUPD 0x00000002 784#define RCVLPC_STATS_ENABLE 0x00002018 785#define RCVLPC_STATSENAB_DACK_FIX 0x00040000 786#define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000 787#define RCVLPC_STATS_INCMASK 0x0000201c 788/* 0x2020 --> 0x2100 unused */ 789#define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */ 790#define SELLST_TAIL 0x00000004 791#define SELLST_CONT 0x00000008 792#define SELLST_UNUSED 0x0000000c 793#define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */ 794#define RCVLPC_DROP_FILTER_CNT 0x00002240 795#define RCVLPC_DMA_WQ_FULL_CNT 0x00002244 796#define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248 797#define RCVLPC_NO_RCV_BD_CNT 0x0000224c 798#define RCVLPC_IN_DISCARDS_CNT 0x00002250 799#define RCVLPC_IN_ERRORS_CNT 0x00002254 800#define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258 801/* 0x225c --> 0x2400 unused */ 802 803/* Receive Data and Receive BD Initiator Control */ 804#define RCVDBDI_MODE 0x00002400 805#define RCVDBDI_MODE_RESET 0x00000001 806#define RCVDBDI_MODE_ENABLE 0x00000002 807#define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004 808#define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008 809#define RCVDBDI_MODE_INV_RING_SZ 0x00000010 810#define RCVDBDI_STATUS 0x00002404 811#define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004 812#define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008 813#define RCVDBDI_STATUS_INV_RING_SZ 0x00000010 814#define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408 815/* 0x240c --> 0x2440 unused */ 816#define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */ 817#define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */ 818#define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */ 819#define RCVDBDI_JUMBO_CON_IDX 0x00002470 820#define RCVDBDI_STD_CON_IDX 0x00002474 821#define RCVDBDI_MINI_CON_IDX 0x00002478 822/* 0x247c --> 0x2480 unused */ 823#define RCVDBDI_BD_PROD_IDX_0 0x00002480 824#define RCVDBDI_BD_PROD_IDX_1 0x00002484 825#define RCVDBDI_BD_PROD_IDX_2 0x00002488 826#define RCVDBDI_BD_PROD_IDX_3 0x0000248c 827#define RCVDBDI_BD_PROD_IDX_4 0x00002490 828#define RCVDBDI_BD_PROD_IDX_5 0x00002494 829#define RCVDBDI_BD_PROD_IDX_6 0x00002498 830#define RCVDBDI_BD_PROD_IDX_7 0x0000249c 831#define RCVDBDI_BD_PROD_IDX_8 0x000024a0 832#define RCVDBDI_BD_PROD_IDX_9 0x000024a4 833#define RCVDBDI_BD_PROD_IDX_10 0x000024a8 834#define RCVDBDI_BD_PROD_IDX_11 0x000024ac 835#define RCVDBDI_BD_PROD_IDX_12 0x000024b0 836#define RCVDBDI_BD_PROD_IDX_13 0x000024b4 837#define RCVDBDI_BD_PROD_IDX_14 0x000024b8 838#define RCVDBDI_BD_PROD_IDX_15 0x000024bc 839#define RCVDBDI_HWDIAG 0x000024c0 840/* 0x24c4 --> 0x2800 unused */ 841 842/* Receive Data Completion Control */ 843#define RCVDCC_MODE 0x00002800 844#define RCVDCC_MODE_RESET 0x00000001 845#define RCVDCC_MODE_ENABLE 0x00000002 846#define RCVDCC_MODE_ATTN_ENABLE 0x00000004 847/* 0x2804 --> 0x2c00 unused */ 848 849/* Receive BD Initiator Control Registers */ 850#define RCVBDI_MODE 0x00002c00 851#define RCVBDI_MODE_RESET 0x00000001 852#define RCVBDI_MODE_ENABLE 0x00000002 853#define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004 854#define RCVBDI_STATUS 0x00002c04 855#define RCVBDI_STATUS_RCB_ATTN 0x00000004 856#define RCVBDI_JUMBO_PROD_IDX 0x00002c08 857#define RCVBDI_STD_PROD_IDX 0x00002c0c 858#define RCVBDI_MINI_PROD_IDX 0x00002c10 859#define RCVBDI_MINI_THRESH 0x00002c14 860#define RCVBDI_STD_THRESH 0x00002c18 861#define RCVBDI_JUMBO_THRESH 0x00002c1c 862/* 0x2c20 --> 0x3000 unused */ 863 864/* Receive BD Completion Control Registers */ 865#define RCVCC_MODE 0x00003000 866#define RCVCC_MODE_RESET 0x00000001 867#define RCVCC_MODE_ENABLE 0x00000002 868#define RCVCC_MODE_ATTN_ENABLE 0x00000004 869#define RCVCC_STATUS 0x00003004 870#define RCVCC_STATUS_ERROR_ATTN 0x00000004 871#define RCVCC_JUMP_PROD_IDX 0x00003008 872#define RCVCC_STD_PROD_IDX 0x0000300c 873#define RCVCC_MINI_PROD_IDX 0x00003010 874/* 0x3014 --> 0x3400 unused */ 875 876/* Receive list selector control registers */ 877#define RCVLSC_MODE 0x00003400 878#define RCVLSC_MODE_RESET 0x00000001 879#define RCVLSC_MODE_ENABLE 0x00000002 880#define RCVLSC_MODE_ATTN_ENABLE 0x00000004 881#define RCVLSC_STATUS 0x00003404 882#define RCVLSC_STATUS_ERROR_ATTN 0x00000004 883/* 0x3408 --> 0x3600 unused */ 884 885/* CPMU registers */ 886#define TG3_CPMU_CTRL 0x00003600 887#define CPMU_CTRL_LINK_IDLE_MODE 0x00000200 888#define CPMU_CTRL_LINK_AWARE_MODE 0x00000400 889#define CPMU_CTRL_LINK_SPEED_MODE 0x00004000 890#define CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000 891#define TG3_CPMU_LSPD_10MB_CLK 0x00003604 892#define CPMU_LSPD_10MB_MACCLK_MASK 0x001f0000 893#define CPMU_LSPD_10MB_MACCLK_6_25 0x00130000 894/* 0x3608 --> 0x360c unused */ 895 896#define TG3_CPMU_LSPD_1000MB_CLK 0x0000360c 897#define CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000 898#define CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000 899#define CPMU_LSPD_1000MB_MACCLK_MASK 0x001f0000 900#define TG3_CPMU_LNK_AWARE_PWRMD 0x00003610 901#define CPMU_LNK_AWARE_MACCLK_MASK 0x001f0000 902#define CPMU_LNK_AWARE_MACCLK_6_25 0x00130000 903/* 0x3614 --> 0x361c unused */ 904 905#define TG3_CPMU_HST_ACC 0x0000361c 906#define CPMU_HST_ACC_MACCLK_MASK 0x001f0000 907#define CPMU_HST_ACC_MACCLK_6_25 0x00130000 908/* 0x3620 --> 0x3630 unused */ 909 910#define TG3_CPMU_CLCK_STAT 0x00003630 911#define CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001f0000 912#define CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000 913#define CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000 914#define CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000 915/* 0x3634 --> 0x365c unused */ 916 917#define TG3_CPMU_MUTEX_REQ 0x0000365c 918#define CPMU_MUTEX_REQ_DRIVER 0x00001000 919#define TG3_CPMU_MUTEX_GNT 0x00003660 920#define CPMU_MUTEX_GNT_DRIVER 0x00001000 921/* 0x3664 --> 0x3800 unused */ 922 923/* Mbuf cluster free registers */ 924#define MBFREE_MODE 0x00003800 925#define MBFREE_MODE_RESET 0x00000001 926#define MBFREE_MODE_ENABLE 0x00000002 927#define MBFREE_STATUS 0x00003804 928/* 0x3808 --> 0x3c00 unused */ 929 930/* Host coalescing control registers */ 931#define HOSTCC_MODE 0x00003c00 932#define HOSTCC_MODE_RESET 0x00000001 933#define HOSTCC_MODE_ENABLE 0x00000002 934#define HOSTCC_MODE_ATTN 0x00000004 935#define HOSTCC_MODE_NOW 0x00000008 936#define HOSTCC_MODE_FULL_STATUS 0x00000000 937#define HOSTCC_MODE_64BYTE 0x00000080 938#define HOSTCC_MODE_32BYTE 0x00000100 939#define HOSTCC_MODE_CLRTICK_RXBD 0x00000200 940#define HOSTCC_MODE_CLRTICK_TXBD 0x00000400 941#define HOSTCC_MODE_NOINT_ON_NOW 0x00000800 942#define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000 943#define HOSTCC_STATUS 0x00003c04 944#define HOSTCC_STATUS_ERROR_ATTN 0x00000004 945#define HOSTCC_RXCOL_TICKS 0x00003c08 946#define LOW_RXCOL_TICKS 0x00000032 947#define LOW_RXCOL_TICKS_CLRTCKS 0x00000014 948#define DEFAULT_RXCOL_TICKS 0x00000048 949#define HIGH_RXCOL_TICKS 0x00000096 950#define MAX_RXCOL_TICKS 0x000003ff 951#define HOSTCC_TXCOL_TICKS 0x00003c0c 952#define LOW_TXCOL_TICKS 0x00000096 953#define LOW_TXCOL_TICKS_CLRTCKS 0x00000048 954#define DEFAULT_TXCOL_TICKS 0x0000012c 955#define HIGH_TXCOL_TICKS 0x00000145 956#define MAX_TXCOL_TICKS 0x000003ff 957#define HOSTCC_RXMAX_FRAMES 0x00003c10 958#define LOW_RXMAX_FRAMES 0x00000005 959#define DEFAULT_RXMAX_FRAMES 0x00000008 960#define HIGH_RXMAX_FRAMES 0x00000012 961#define MAX_RXMAX_FRAMES 0x000000ff 962#define HOSTCC_TXMAX_FRAMES 0x00003c14 963#define LOW_TXMAX_FRAMES 0x00000035 964#define DEFAULT_TXMAX_FRAMES 0x0000004b 965#define HIGH_TXMAX_FRAMES 0x00000052 966#define MAX_TXMAX_FRAMES 0x000000ff 967#define HOSTCC_RXCOAL_TICK_INT 0x00003c18 968#define DEFAULT_RXCOAL_TICK_INT 0x00000019 969#define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014 970#define MAX_RXCOAL_TICK_INT 0x000003ff 971#define HOSTCC_TXCOAL_TICK_INT 0x00003c1c 972#define DEFAULT_TXCOAL_TICK_INT 0x00000019 973#define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014 974#define MAX_TXCOAL_TICK_INT 0x000003ff 975#define HOSTCC_RXCOAL_MAXF_INT 0x00003c20 976#define DEFAULT_RXCOAL_MAXF_INT 0x00000005 977#define MAX_RXCOAL_MAXF_INT 0x000000ff 978#define HOSTCC_TXCOAL_MAXF_INT 0x00003c24 979#define DEFAULT_TXCOAL_MAXF_INT 0x00000005 980#define MAX_TXCOAL_MAXF_INT 0x000000ff 981#define HOSTCC_STAT_COAL_TICKS 0x00003c28 982#define DEFAULT_STAT_COAL_TICKS 0x000f4240 983#define MAX_STAT_COAL_TICKS 0xd693d400 984#define MIN_STAT_COAL_TICKS 0x00000064 985/* 0x3c2c --> 0x3c30 unused */ 986#define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */ 987#define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */ 988#define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40 989#define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44 990#define HOSTCC_FLOW_ATTN 0x00003c48 991/* 0x3c4c --> 0x3c50 unused */ 992#define HOSTCC_JUMBO_CON_IDX 0x00003c50 993#define HOSTCC_STD_CON_IDX 0x00003c54 994#define HOSTCC_MINI_CON_IDX 0x00003c58 995/* 0x3c5c --> 0x3c80 unused */ 996#define HOSTCC_RET_PROD_IDX_0 0x00003c80 997#define HOSTCC_RET_PROD_IDX_1 0x00003c84 998#define HOSTCC_RET_PROD_IDX_2 0x00003c88 999#define HOSTCC_RET_PROD_IDX_3 0x00003c8c 1000#define HOSTCC_RET_PROD_IDX_4 0x00003c90 1001#define HOSTCC_RET_PROD_IDX_5 0x00003c94 1002#define HOSTCC_RET_PROD_IDX_6 0x00003c98 1003#define HOSTCC_RET_PROD_IDX_7 0x00003c9c 1004#define HOSTCC_RET_PROD_IDX_8 0x00003ca0 1005#define HOSTCC_RET_PROD_IDX_9 0x00003ca4 1006#define HOSTCC_RET_PROD_IDX_10 0x00003ca8 1007#define HOSTCC_RET_PROD_IDX_11 0x00003cac 1008#define HOSTCC_RET_PROD_IDX_12 0x00003cb0 1009#define HOSTCC_RET_PROD_IDX_13 0x00003cb4 1010#define HOSTCC_RET_PROD_IDX_14 0x00003cb8 1011#define HOSTCC_RET_PROD_IDX_15 0x00003cbc 1012#define HOSTCC_SND_CON_IDX_0 0x00003cc0 1013#define HOSTCC_SND_CON_IDX_1 0x00003cc4 1014#define HOSTCC_SND_CON_IDX_2 0x00003cc8 1015#define HOSTCC_SND_CON_IDX_3 0x00003ccc 1016#define HOSTCC_SND_CON_IDX_4 0x00003cd0 1017#define HOSTCC_SND_CON_IDX_5 0x00003cd4 1018#define HOSTCC_SND_CON_IDX_6 0x00003cd8 1019#define HOSTCC_SND_CON_IDX_7 0x00003cdc 1020#define HOSTCC_SND_CON_IDX_8 0x00003ce0 1021#define HOSTCC_SND_CON_IDX_9 0x00003ce4 1022#define HOSTCC_SND_CON_IDX_10 0x00003ce8 1023#define HOSTCC_SND_CON_IDX_11 0x00003cec 1024#define HOSTCC_SND_CON_IDX_12 0x00003cf0 1025#define HOSTCC_SND_CON_IDX_13 0x00003cf4 1026#define HOSTCC_SND_CON_IDX_14 0x00003cf8 1027#define HOSTCC_SND_CON_IDX_15 0x00003cfc 1028/* 0x3d00 --> 0x4000 unused */ 1029 1030/* Memory arbiter control registers */ 1031#define MEMARB_MODE 0x00004000 1032#define MEMARB_MODE_RESET 0x00000001 1033#define MEMARB_MODE_ENABLE 0x00000002 1034#define MEMARB_STATUS 0x00004004 1035#define MEMARB_TRAP_ADDR_LOW 0x00004008 1036#define MEMARB_TRAP_ADDR_HIGH 0x0000400c 1037/* 0x4010 --> 0x4400 unused */ 1038 1039/* Buffer manager control registers */ 1040#define BUFMGR_MODE 0x00004400 1041#define BUFMGR_MODE_RESET 0x00000001 1042#define BUFMGR_MODE_ENABLE 0x00000002 1043#define BUFMGR_MODE_ATTN_ENABLE 0x00000004 1044#define BUFMGR_MODE_BM_TEST 0x00000008 1045#define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010 1046#define BUFMGR_STATUS 0x00004404 1047#define BUFMGR_STATUS_ERROR 0x00000004 1048#define BUFMGR_STATUS_MBLOW 0x00000010 1049#define BUFMGR_MB_POOL_ADDR 0x00004408 1050#define BUFMGR_MB_POOL_SIZE 0x0000440c 1051#define BUFMGR_MB_RDMA_LOW_WATER 0x00004410 1052#define DEFAULT_MB_RDMA_LOW_WATER 0x00000050 1053#define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000 1054#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130 1055#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000 1056#define BUFMGR_MB_MACRX_LOW_WATER 0x00004414 1057#define DEFAULT_MB_MACRX_LOW_WATER 0x00000020 1058#define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010 1059#define DEFAULT_MB_MACRX_LOW_WATER_5906 0x00000004 1060#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098 1061#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b 1062#define BUFMGR_MB_HIGH_WATER 0x00004418 1063#define DEFAULT_MB_HIGH_WATER 0x00000060 1064#define DEFAULT_MB_HIGH_WATER_5705 0x00000060 1065#define DEFAULT_MB_HIGH_WATER_5906 0x00000010 1066#define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c 1067#define DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096 1068#define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c 1069#define BUFMGR_MB_ALLOC_BIT 0x10000000 1070#define BUFMGR_RX_MB_ALLOC_RESP 0x00004420 1071#define BUFMGR_TX_MB_ALLOC_REQ 0x00004424 1072#define BUFMGR_TX_MB_ALLOC_RESP 0x00004428 1073#define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c 1074#define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430 1075#define BUFMGR_DMA_LOW_WATER 0x00004434 1076#define DEFAULT_DMA_LOW_WATER 0x00000005 1077#define BUFMGR_DMA_HIGH_WATER 0x00004438 1078#define DEFAULT_DMA_HIGH_WATER 0x0000000a 1079#define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c 1080#define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440 1081#define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444 1082#define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448 1083#define BUFMGR_HWDIAG_0 0x0000444c 1084#define BUFMGR_HWDIAG_1 0x00004450 1085#define BUFMGR_HWDIAG_2 0x00004454 1086/* 0x4458 --> 0x4800 unused */ 1087 1088/* Read DMA control registers */ 1089#define RDMAC_MODE 0x00004800 1090#define RDMAC_MODE_RESET 0x00000001 1091#define RDMAC_MODE_ENABLE 0x00000002 1092#define RDMAC_MODE_TGTABORT_ENAB 0x00000004 1093#define RDMAC_MODE_MSTABORT_ENAB 0x00000008 1094#define RDMAC_MODE_PARITYERR_ENAB 0x00000010 1095#define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020 1096#define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040 1097#define RDMAC_MODE_FIFOURUN_ENAB 0x00000080 1098#define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100 1099#define RDMAC_MODE_LNGREAD_ENAB 0x00000200 1100#define RDMAC_MODE_SPLIT_ENABLE 0x00000800 1101#define RDMAC_MODE_BD_SBD_CRPT_ENAB 0x00000800 1102#define RDMAC_MODE_SPLIT_RESET 0x00001000 1103#define RDMAC_MODE_MBUF_RBD_CRPT_ENAB 0x00001000 1104#define RDMAC_MODE_MBUF_SBD_CRPT_ENAB 0x00002000 1105#define RDMAC_MODE_FIFO_SIZE_128 0x00020000 1106#define RDMAC_MODE_FIFO_LONG_BURST 0x00030000 1107#define RDMAC_STATUS 0x00004804 1108#define RDMAC_STATUS_TGTABORT 0x00000004 1109#define RDMAC_STATUS_MSTABORT 0x00000008 1110#define RDMAC_STATUS_PARITYERR 0x00000010 1111#define RDMAC_STATUS_ADDROFLOW 0x00000020 1112#define RDMAC_STATUS_FIFOOFLOW 0x00000040 1113#define RDMAC_STATUS_FIFOURUN 0x00000080 1114#define RDMAC_STATUS_FIFOOREAD 0x00000100 1115#define RDMAC_STATUS_LNGREAD 0x00000200 1116/* 0x4808 --> 0x4c00 unused */ 1117 1118/* Write DMA control registers */ 1119#define WDMAC_MODE 0x00004c00 1120#define WDMAC_MODE_RESET 0x00000001 1121#define WDMAC_MODE_ENABLE 0x00000002 1122#define WDMAC_MODE_TGTABORT_ENAB 0x00000004 1123#define WDMAC_MODE_MSTABORT_ENAB 0x00000008 1124#define WDMAC_MODE_PARITYERR_ENAB 0x00000010 1125#define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020 1126#define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040 1127#define WDMAC_MODE_FIFOURUN_ENAB 0x00000080 1128#define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100 1129#define WDMAC_MODE_LNGREAD_ENAB 0x00000200 1130#define WDMAC_MODE_RX_ACCEL 0x00000400 1131#define WDMAC_MODE_STATUS_TAG_FIX 0x20000000 1132#define WDMAC_STATUS 0x00004c04 1133#define WDMAC_STATUS_TGTABORT 0x00000004 1134#define WDMAC_STATUS_MSTABORT 0x00000008 1135#define WDMAC_STATUS_PARITYERR 0x00000010 1136#define WDMAC_STATUS_ADDROFLOW 0x00000020 1137#define WDMAC_STATUS_FIFOOFLOW 0x00000040 1138#define WDMAC_STATUS_FIFOURUN 0x00000080 1139#define WDMAC_STATUS_FIFOOREAD 0x00000100 1140#define WDMAC_STATUS_LNGREAD 0x00000200 1141/* 0x4c08 --> 0x5000 unused */ 1142 1143/* Per-cpu register offsets (arm9) */ 1144#define CPU_MODE 0x00000000 1145#define CPU_MODE_RESET 0x00000001 1146#define CPU_MODE_HALT 0x00000400 1147#define CPU_STATE 0x00000004 1148#define CPU_EVTMASK 0x00000008 1149/* 0xc --> 0x1c reserved */ 1150#define CPU_PC 0x0000001c 1151#define CPU_INSN 0x00000020 1152#define CPU_SPAD_UFLOW 0x00000024 1153#define CPU_WDOG_CLEAR 0x00000028 1154#define CPU_WDOG_VECTOR 0x0000002c 1155#define CPU_WDOG_PC 0x00000030 1156#define CPU_HW_BP 0x00000034 1157/* 0x38 --> 0x44 unused */ 1158#define CPU_WDOG_SAVED_STATE 0x00000044 1159#define CPU_LAST_BRANCH_ADDR 0x00000048 1160#define CPU_SPAD_UFLOW_SET 0x0000004c 1161/* 0x50 --> 0x200 unused */ 1162#define CPU_R0 0x00000200 1163#define CPU_R1 0x00000204 1164#define CPU_R2 0x00000208 1165#define CPU_R3 0x0000020c 1166#define CPU_R4 0x00000210 1167#define CPU_R5 0x00000214 1168#define CPU_R6 0x00000218 1169#define CPU_R7 0x0000021c 1170#define CPU_R8 0x00000220 1171#define CPU_R9 0x00000224 1172#define CPU_R10 0x00000228 1173#define CPU_R11 0x0000022c 1174#define CPU_R12 0x00000230 1175#define CPU_R13 0x00000234 1176#define CPU_R14 0x00000238 1177#define CPU_R15 0x0000023c 1178#define CPU_R16 0x00000240 1179#define CPU_R17 0x00000244 1180#define CPU_R18 0x00000248 1181#define CPU_R19 0x0000024c 1182#define CPU_R20 0x00000250 1183#define CPU_R21 0x00000254 1184#define CPU_R22 0x00000258 1185#define CPU_R23 0x0000025c 1186#define CPU_R24 0x00000260 1187#define CPU_R25 0x00000264 1188#define CPU_R26 0x00000268 1189#define CPU_R27 0x0000026c 1190#define CPU_R28 0x00000270 1191#define CPU_R29 0x00000274 1192#define CPU_R30 0x00000278 1193#define CPU_R31 0x0000027c 1194/* 0x280 --> 0x400 unused */ 1195 1196#define RX_CPU_BASE 0x00005000 1197#define RX_CPU_MODE 0x00005000 1198#define RX_CPU_STATE 0x00005004 1199#define RX_CPU_PGMCTR 0x0000501c 1200#define RX_CPU_HWBKPT 0x00005034 1201#define TX_CPU_BASE 0x00005400 1202#define TX_CPU_MODE 0x00005400 1203#define TX_CPU_STATE 0x00005404 1204#define TX_CPU_PGMCTR 0x0000541c 1205 1206#define VCPU_STATUS 0x00005100 1207#define VCPU_STATUS_INIT_DONE 0x04000000 1208#define VCPU_STATUS_DRV_RESET 0x08000000 1209 1210#define VCPU_CFGSHDW 0x00005104 1211#define VCPU_CFGSHDW_WOL_ENABLE 0x00000001 1212#define VCPU_CFGSHDW_WOL_MAGPKT 0x00000004 1213#define VCPU_CFGSHDW_ASPM_DBNC 0x00001000 1214 1215/* Mailboxes */ 1216#define GRCMBOX_BASE 0x00005600 1217#define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */ 1218#define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */ 1219#define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */ 1220#define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */ 1221#define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */ 1222#define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */ 1223#define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */ 1224#define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */ 1225#define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */ 1226#define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */ 1227#define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */ 1228#define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */ 1229#define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */ 1230#define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */ 1231#define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */ 1232#define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */ 1233#define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */ 1234#define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */ 1235#define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */ 1236#define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */ 1237#define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */ 1238#define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */ 1239#define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */ 1240#define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */ 1241#define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */ 1242#define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */ 1243#define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */ 1244#define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */ 1245#define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */ 1246#define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */ 1247#define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */ 1248#define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */ 1249#define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */ 1250#define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */ 1251#define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */ 1252#define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */ 1253#define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */ 1254#define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */ 1255#define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */ 1256#define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */ 1257#define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */ 1258#define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */ 1259#define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */ 1260#define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */ 1261#define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */ 1262#define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */ 1263#define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */ 1264#define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */ 1265#define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */ 1266#define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */ 1267#define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */ 1268#define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */ 1269#define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */ 1270#define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */ 1271#define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */ 1272#define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */ 1273#define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */ 1274#define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */ 1275#define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */ 1276#define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */ 1277#define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */ 1278#define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */ 1279#define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */ 1280#define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */ 1281#define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00 1282#define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04 1283#define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08 1284#define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c 1285/* 0x5a10 --> 0x5c00 */ 1286 1287/* Flow Through queues */ 1288#define FTQ_RESET 0x00005c00 1289/* 0x5c04 --> 0x5c10 unused */ 1290#define FTQ_DMA_NORM_READ_CTL 0x00005c10 1291#define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14 1292#define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18 1293#define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c 1294#define FTQ_DMA_HIGH_READ_CTL 0x00005c20 1295#define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24 1296#define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28 1297#define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c 1298#define FTQ_DMA_COMP_DISC_CTL 0x00005c30 1299#define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34 1300#define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38 1301#define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c 1302#define FTQ_SEND_BD_COMP_CTL 0x00005c40 1303#define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44 1304#define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48 1305#define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c 1306#define FTQ_SEND_DATA_INIT_CTL 0x00005c50 1307#define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54 1308#define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58 1309#define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c 1310#define FTQ_DMA_NORM_WRITE_CTL 0x00005c60 1311#define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64 1312#define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68 1313#define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c 1314#define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70 1315#define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74 1316#define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78 1317#define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c 1318#define FTQ_SWTYPE1_CTL 0x00005c80 1319#define FTQ_SWTYPE1_FULL_CNT 0x00005c84 1320#define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88 1321#define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c 1322#define FTQ_SEND_DATA_COMP_CTL 0x00005c90 1323#define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94 1324#define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98 1325#define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c 1326#define FTQ_HOST_COAL_CTL 0x00005ca0 1327#define FTQ_HOST_COAL_FULL_CNT 0x00005ca4 1328#define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8 1329#define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac 1330#define FTQ_MAC_TX_CTL 0x00005cb0 1331#define FTQ_MAC_TX_FULL_CNT 0x00005cb4 1332#define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8 1333#define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc 1334#define FTQ_MB_FREE_CTL 0x00005cc0 1335#define FTQ_MB_FREE_FULL_CNT 0x00005cc4 1336#define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8 1337#define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc 1338#define FTQ_RCVBD_COMP_CTL 0x00005cd0 1339#define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4 1340#define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8 1341#define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc 1342#define FTQ_RCVLST_PLMT_CTL 0x00005ce0 1343#define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4 1344#define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8 1345#define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec 1346#define FTQ_RCVDATA_INI_CTL 0x00005cf0 1347#define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4 1348#define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8 1349#define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc 1350#define FTQ_RCVDATA_COMP_CTL 0x00005d00 1351#define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04 1352#define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08 1353#define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c 1354#define FTQ_SWTYPE2_CTL 0x00005d10 1355#define FTQ_SWTYPE2_FULL_CNT 0x00005d14 1356#define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18 1357#define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c 1358/* 0x5d20 --> 0x6000 unused */ 1359 1360/* Message signaled interrupt registers */ 1361#define MSGINT_MODE 0x00006000 1362#define MSGINT_MODE_RESET 0x00000001 1363#define MSGINT_MODE_ENABLE 0x00000002 1364#define MSGINT_STATUS 0x00006004 1365#define MSGINT_FIFO 0x00006008 1366/* 0x600c --> 0x6400 unused */ 1367 1368/* DMA completion registers */ 1369#define DMAC_MODE 0x00006400 1370#define DMAC_MODE_RESET 0x00000001 1371#define DMAC_MODE_ENABLE 0x00000002 1372/* 0x6404 --> 0x6800 unused */ 1373 1374/* GRC registers */ 1375#define GRC_MODE 0x00006800 1376#define GRC_MODE_UPD_ON_COAL 0x00000001 1377#define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002 1378#define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004 1379#define GRC_MODE_BSWAP_DATA 0x00000010 1380#define GRC_MODE_WSWAP_DATA 0x00000020 1381#define GRC_MODE_SPLITHDR 0x00000100 1382#define GRC_MODE_NOFRM_CRACKING 0x00000200 1383#define GRC_MODE_INCL_CRC 0x00000400 1384#define GRC_MODE_ALLOW_BAD_FRMS 0x00000800 1385#define GRC_MODE_NOIRQ_ON_SENDS 0x00002000 1386#define GRC_MODE_NOIRQ_ON_RCV 0x00004000 1387#define GRC_MODE_FORCE_PCI32BIT 0x00008000 1388#define GRC_MODE_HOST_STACKUP 0x00010000 1389#define GRC_MODE_HOST_SENDBDS 0x00020000 1390#define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000 1391#define GRC_MODE_NVRAM_WR_ENABLE 0x00200000 1392#define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000 1393#define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000 1394#define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000 1395#define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000 1396#define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000 1397#define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000 1398#define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000 1399#define GRC_MODE_MCAST_FRM_ENABLE 0x40000000 1400#define GRC_MISC_CFG 0x00006804 1401#define GRC_MISC_CFG_CORECLK_RESET 0x00000001 1402#define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe 1403#define GRC_MISC_CFG_PRESCALAR_SHIFT 1 1404#define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000 1405#define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000 1406#define GRC_MISC_CFG_BOARD_ID_5701 0x00000000 1407#define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000 1408#define GRC_MISC_CFG_BOARD_ID_5703 0x00000000 1409#define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000 1410#define GRC_MISC_CFG_BOARD_ID_5704 0x00000000 1411#define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000 1412#define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000 1413#define GRC_MISC_CFG_BOARD_ID_5788 0x00010000 1414#define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000 1415#define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000 1416#define GRC_MISC_CFG_EPHY_IDDQ 0x00200000 1417#define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000 1418#define GRC_LOCAL_CTRL 0x00006808 1419#define GRC_LCLCTRL_INT_ACTIVE 0x00000001 1420#define GRC_LCLCTRL_CLEARINT 0x00000002 1421#define GRC_LCLCTRL_SETINT 0x00000004 1422#define GRC_LCLCTRL_INT_ON_ATTN 0x00000008 1423#define GRC_LCLCTRL_GPIO_UART_SEL 0x00000010 /* 5755 only */ 1424#define GRC_LCLCTRL_USE_SIG_DETECT 0x00000010 /* 5714/5780 only */ 1425#define GRC_LCLCTRL_USE_EXT_SIG_DETECT 0x00000020 /* 5714/5780 only */ 1426#define GRC_LCLCTRL_GPIO_INPUT3 0x00000020 1427#define GRC_LCLCTRL_GPIO_OE3 0x00000040 1428#define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080 1429#define GRC_LCLCTRL_GPIO_INPUT0 0x00000100 1430#define GRC_LCLCTRL_GPIO_INPUT1 0x00000200 1431#define GRC_LCLCTRL_GPIO_INPUT2 0x00000400 1432#define GRC_LCLCTRL_GPIO_OE0 0x00000800 1433#define GRC_LCLCTRL_GPIO_OE1 0x00001000 1434#define GRC_LCLCTRL_GPIO_OE2 0x00002000 1435#define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000 1436#define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000 1437#define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000 1438#define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000 1439#define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000 1440#define GRC_LCLCTRL_MEMSZ_256K 0x00000000 1441#define GRC_LCLCTRL_MEMSZ_512K 0x00040000 1442#define GRC_LCLCTRL_MEMSZ_1M 0x00080000 1443#define GRC_LCLCTRL_MEMSZ_2M 0x000c0000 1444#define GRC_LCLCTRL_MEMSZ_4M 0x00100000 1445#define GRC_LCLCTRL_MEMSZ_8M 0x00140000 1446#define GRC_LCLCTRL_MEMSZ_16M 0x00180000 1447#define GRC_LCLCTRL_BANK_SELECT 0x00200000 1448#define GRC_LCLCTRL_SSRAM_TYPE 0x00400000 1449#define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000 1450#define GRC_TIMER 0x0000680c 1451#define GRC_RX_CPU_EVENT 0x00006810 1452#define GRC_RX_CPU_DRIVER_EVENT 0x00004000 1453#define GRC_RX_TIMER_REF 0x00006814 1454#define GRC_RX_CPU_SEM 0x00006818 1455#define GRC_REMOTE_RX_CPU_ATTN 0x0000681c 1456#define GRC_TX_CPU_EVENT 0x00006820 1457#define GRC_TX_TIMER_REF 0x00006824 1458#define GRC_TX_CPU_SEM 0x00006828 1459#define GRC_REMOTE_TX_CPU_ATTN 0x0000682c 1460#define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */ 1461#define GRC_EEPROM_ADDR 0x00006838 1462#define EEPROM_ADDR_WRITE 0x00000000 1463#define EEPROM_ADDR_READ 0x80000000 1464#define EEPROM_ADDR_COMPLETE 0x40000000 1465#define EEPROM_ADDR_FSM_RESET 0x20000000 1466#define EEPROM_ADDR_DEVID_MASK 0x1c000000 1467#define EEPROM_ADDR_DEVID_SHIFT 26 1468#define EEPROM_ADDR_START 0x02000000 1469#define EEPROM_ADDR_CLKPERD_SHIFT 16 1470#define EEPROM_ADDR_ADDR_MASK 0x0000ffff 1471#define EEPROM_ADDR_ADDR_SHIFT 0 1472#define EEPROM_DEFAULT_CLOCK_PERIOD 0x60 1473#define EEPROM_CHIP_SIZE (64 * 1024) 1474#define GRC_EEPROM_DATA 0x0000683c 1475#define GRC_EEPROM_CTRL 0x00006840 1476#define GRC_MDI_CTRL 0x00006844 1477#define GRC_SEEPROM_DELAY 0x00006848 1478/* 0x684c --> 0x6890 unused */ 1479#define GRC_VCPU_EXT_CTRL 0x00006890 1480#define GRC_VCPU_EXT_CTRL_HALT_CPU 0x00400000 1481#define GRC_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000 1482#define GRC_FASTBOOT_PC 0x00006894 /* 5752, 5755, 5787 */ 1483 1484/* 0x6c00 --> 0x7000 unused */ 1485 1486/* NVRAM Control registers */ 1487#define NVRAM_CMD 0x00007000 1488#define NVRAM_CMD_RESET 0x00000001 1489#define NVRAM_CMD_DONE 0x00000008 1490#define NVRAM_CMD_GO 0x00000010 1491#define NVRAM_CMD_WR 0x00000020 1492#define NVRAM_CMD_RD 0x00000000 1493#define NVRAM_CMD_ERASE 0x00000040 1494#define NVRAM_CMD_FIRST 0x00000080 1495#define NVRAM_CMD_LAST 0x00000100 1496#define NVRAM_CMD_WREN 0x00010000 1497#define NVRAM_CMD_WRDI 0x00020000 1498#define NVRAM_STAT 0x00007004 1499#define NVRAM_WRDATA 0x00007008 1500#define NVRAM_ADDR 0x0000700c 1501#define NVRAM_ADDR_MSK 0x00ffffff 1502#define NVRAM_RDDATA 0x00007010 1503#define NVRAM_CFG1 0x00007014 1504#define NVRAM_CFG1_FLASHIF_ENAB 0x00000001 1505#define NVRAM_CFG1_BUFFERED_MODE 0x00000002 1506#define NVRAM_CFG1_PASS_THRU 0x00000004 1507#define NVRAM_CFG1_STATUS_BITS 0x00000070 1508#define NVRAM_CFG1_BIT_BANG 0x00000008 1509#define NVRAM_CFG1_FLASH_SIZE 0x02000000 1510#define NVRAM_CFG1_COMPAT_BYPASS 0x80000000 1511#define NVRAM_CFG1_VENDOR_MASK 0x03000003 1512#define FLASH_VENDOR_ATMEL_EEPROM 0x02000000 1513#define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003 1514#define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003 1515#define FLASH_VENDOR_ST 0x03000001 1516#define FLASH_VENDOR_SAIFUN 0x01000003 1517#define FLASH_VENDOR_SST_SMALL 0x00000001 1518#define FLASH_VENDOR_SST_LARGE 0x02000001 1519#define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003 1520#define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000 1521#define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000 1522#define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003 1523#define FLASH_5752VENDOR_ST_M45PE10 0x02400000 1524#define FLASH_5752VENDOR_ST_M45PE20 0x02400002 1525#define FLASH_5752VENDOR_ST_M45PE40 0x02400001 1526#define FLASH_5755VENDOR_ATMEL_FLASH_1 0x03400001 1527#define FLASH_5755VENDOR_ATMEL_FLASH_2 0x03400002 1528#define FLASH_5755VENDOR_ATMEL_FLASH_3 0x03400000 1529#define FLASH_5755VENDOR_ATMEL_FLASH_4 0x00000003 1530#define FLASH_5755VENDOR_ATMEL_FLASH_5 0x02000003 1531#define FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ 0x03c00003 1532#define FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ 0x03c00002 1533#define FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ 0x03000003 1534#define FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ 0x03000002 1535#define FLASH_5787VENDOR_MICRO_EEPROM_64KHZ 0x03000000 1536#define FLASH_5787VENDOR_MICRO_EEPROM_376KHZ 0x02000000 1537#define FLASH_5761VENDOR_ATMEL_MDB021D 0x00800003 1538#define FLASH_5761VENDOR_ATMEL_MDB041D 0x00800000 1539#define FLASH_5761VENDOR_ATMEL_MDB081D 0x00800002 1540#define FLASH_5761VENDOR_ATMEL_MDB161D 0x00800001 1541#define FLASH_5761VENDOR_ATMEL_ADB021D 0x00000003 1542#define FLASH_5761VENDOR_ATMEL_ADB041D 0x00000000 1543#define FLASH_5761VENDOR_ATMEL_ADB081D 0x00000002 1544#define FLASH_5761VENDOR_ATMEL_ADB161D 0x00000001 1545#define FLASH_5761VENDOR_ST_M_M45PE20 0x02800001 1546#define FLASH_5761VENDOR_ST_M_M45PE40 0x02800000 1547#define FLASH_5761VENDOR_ST_M_M45PE80 0x02800002 1548#define FLASH_5761VENDOR_ST_M_M45PE16 0x02800003 1549#define FLASH_5761VENDOR_ST_A_M45PE20 0x02000001 1550#define FLASH_5761VENDOR_ST_A_M45PE40 0x02000000 1551#define FLASH_5761VENDOR_ST_A_M45PE80 0x02000002 1552#define FLASH_5761VENDOR_ST_A_M45PE16 0x02000003 1553#define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000 1554#define FLASH_5752PAGE_SIZE_256 0x00000000 1555#define FLASH_5752PAGE_SIZE_512 0x10000000 1556#define FLASH_5752PAGE_SIZE_1K 0x20000000 1557#define FLASH_5752PAGE_SIZE_2K 0x30000000 1558#define FLASH_5752PAGE_SIZE_4K 0x40000000 1559#define FLASH_5752PAGE_SIZE_264 0x50000000 1560#define NVRAM_CFG2 0x00007018 1561#define NVRAM_CFG3 0x0000701c 1562#define NVRAM_SWARB 0x00007020 1563#define SWARB_REQ_SET0 0x00000001 1564#define SWARB_REQ_SET1 0x00000002 1565#define SWARB_REQ_SET2 0x00000004 1566#define SWARB_REQ_SET3 0x00000008 1567#define SWARB_REQ_CLR0 0x00000010 1568#define SWARB_REQ_CLR1 0x00000020 1569#define SWARB_REQ_CLR2 0x00000040 1570#define SWARB_REQ_CLR3 0x00000080 1571#define SWARB_GNT0 0x00000100 1572#define SWARB_GNT1 0x00000200 1573#define SWARB_GNT2 0x00000400 1574#define SWARB_GNT3 0x00000800 1575#define SWARB_REQ0 0x00001000 1576#define SWARB_REQ1 0x00002000 1577#define SWARB_REQ2 0x00004000 1578#define SWARB_REQ3 0x00008000 1579#define NVRAM_ACCESS 0x00007024 1580#define ACCESS_ENABLE 0x00000001 1581#define ACCESS_WR_ENABLE 0x00000002 1582#define NVRAM_WRITE1 0x00007028 1583/* 0x702c unused */ 1584 1585#define NVRAM_ADDR_LOCKOUT 0x00007030 1586/* 0x7034 --> 0x7500 unused */ 1587 1588#define OTP_MODE 0x00007500 1589#define OTP_MODE_OTP_THRU_GRC 0x00000001 1590#define OTP_CTRL 0x00007504 1591#define OTP_CTRL_OTP_PROG_ENABLE 0x00200000 1592#define OTP_CTRL_OTP_CMD_READ 0x00000000 1593#define OTP_CTRL_OTP_CMD_INIT 0x00000008 1594#define OTP_CTRL_OTP_CMD_START 0x00000001 1595#define OTP_STATUS 0x00007508 1596#define OTP_STATUS_CMD_DONE 0x00000001 1597#define OTP_ADDRESS 0x0000750c 1598#define OTP_ADDRESS_MAGIC1 0x000000a0 1599#define OTP_ADDRESS_MAGIC2 0x00000080 1600/* 0x7510 unused */ 1601 1602#define OTP_READ_DATA 0x00007514 1603/* 0x7518 --> 0x7c04 unused */ 1604 1605#define PCIE_TRANSACTION_CFG 0x00007c04 1606#define PCIE_TRANS_CFG_1SHOT_MSI 0x20000000 1607#define PCIE_TRANS_CFG_LOM 0x00000020 1608 1609#define PCIE_PWR_MGMT_THRESH 0x00007d28 1610#define PCIE_PWR_MGMT_L1_THRESH_MSK 0x0000ff00 1611 1612 1613/* OTP bit definitions */ 1614#define TG3_OTP_AGCTGT_MASK 0x000000e0 1615#define TG3_OTP_AGCTGT_SHIFT 1 1616#define TG3_OTP_HPFFLTR_MASK 0x00000300 1617#define TG3_OTP_HPFFLTR_SHIFT 1 1618#define TG3_OTP_HPFOVER_MASK 0x00000400 1619#define TG3_OTP_HPFOVER_SHIFT 1 1620#define TG3_OTP_LPFDIS_MASK 0x00000800 1621#define TG3_OTP_LPFDIS_SHIFT 11 1622#define TG3_OTP_VDAC_MASK 0xff000000 1623#define TG3_OTP_VDAC_SHIFT 24 1624#define TG3_OTP_10BTAMP_MASK 0x0000f000 1625#define TG3_OTP_10BTAMP_SHIFT 8 1626#define TG3_OTP_ROFF_MASK 0x00e00000 1627#define TG3_OTP_ROFF_SHIFT 11 1628#define TG3_OTP_RCOFF_MASK 0x001c0000 1629#define TG3_OTP_RCOFF_SHIFT 16 1630 1631#define TG3_OTP_DEFAULT 0x286c1640 1632 1633 1634#define TG3_EEPROM_MAGIC 0x669955aa 1635#define TG3_EEPROM_MAGIC_FW 0xa5000000 1636#define TG3_EEPROM_MAGIC_FW_MSK 0xff000000 1637#define TG3_EEPROM_SB_FORMAT_MASK 0x00e00000 1638#define TG3_EEPROM_SB_FORMAT_1 0x00200000 1639#define TG3_EEPROM_SB_REVISION_MASK 0x001f0000 1640#define TG3_EEPROM_SB_REVISION_0 0x00000000 1641#define TG3_EEPROM_SB_REVISION_2 0x00020000 1642#define TG3_EEPROM_SB_REVISION_3 0x00030000 1643#define TG3_EEPROM_MAGIC_HW 0xabcd 1644#define TG3_EEPROM_MAGIC_HW_MSK 0xffff 1645 1646#define TG3_NVM_DIR_START 0x18 1647#define TG3_NVM_DIR_END 0x78 1648#define TG3_NVM_DIRENT_SIZE 0xc 1649#define TG3_NVM_DIRTYPE_SHIFT 24 1650#define TG3_NVM_DIRTYPE_ASFINI 1 1651 1652/* 32K Window into NIC internal memory */ 1653#define NIC_SRAM_WIN_BASE 0x00008000 1654 1655/* Offsets into first 32k of NIC internal memory. */ 1656#define NIC_SRAM_PAGE_ZERO 0x00000000 1657#define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */ 1658#define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */ 1659#define NIC_SRAM_STATS_BLK 0x00000300 1660#define NIC_SRAM_STATUS_BLK 0x00000b00 1661 1662#define NIC_SRAM_FIRMWARE_MBOX 0x00000b50 1663#define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654 1664#define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */ 1665 1666#define NIC_SRAM_DATA_SIG 0x00000b54 1667#define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */ 1668 1669#define NIC_SRAM_DATA_CFG 0x00000b58 1670#define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c 1671#define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000 1672#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004 1673#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008 1674#define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030 1675#define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000 1676#define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010 1677#define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020 1678#define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040 1679#define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080 1680#define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100 1681#define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000 1682#define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000 1683#define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000 1684#define NIC_SRAM_DATA_CFG_APE_ENABLE 0x00200000 1685 1686#define NIC_SRAM_DATA_VER 0x00000b5c 1687#define NIC_SRAM_DATA_VER_SHIFT 16 1688 1689#define NIC_SRAM_DATA_PHY_ID 0x00000b74 1690#define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000 1691#define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff 1692 1693#define NIC_SRAM_FW_CMD_MBOX 0x00000b78 1694#define FWCMD_NICDRV_ALIVE 0x00000001 1695#define FWCMD_NICDRV_PAUSE_FW 0x00000002 1696#define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003 1697#define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004 1698#define FWCMD_NICDRV_FIX_DMAR 0x00000005 1699#define FWCMD_NICDRV_FIX_DMAW 0x00000006 1700#define FWCMD_NICDRV_LINK_UPDATE 0x0000000c 1701#define FWCMD_NICDRV_ALIVE2 0x0000000d 1702#define FWCMD_NICDRV_ALIVE3 0x0000000e 1703#define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c 1704#define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80 1705#define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00 1706#define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04 1707#define DRV_STATE_START 0x00000001 1708#define DRV_STATE_START_DONE 0x80000001 1709#define DRV_STATE_UNLOAD 0x00000002 1710#define DRV_STATE_UNLOAD_DONE 0x80000002 1711#define DRV_STATE_WOL 0x00000003 1712#define DRV_STATE_SUSPEND 0x00000004 1713 1714#define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08 1715 1716#define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14 1717#define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18 1718 1719#define NIC_SRAM_WOL_MBOX 0x00000d30 1720#define WOL_SIGNATURE 0x474c0000 1721#define WOL_DRV_STATE_SHUTDOWN 0x00000001 1722#define WOL_DRV_WOL 0x00000002 1723#define WOL_SET_MAGIC_PKT 0x00000004 1724 1725#define NIC_SRAM_DATA_CFG_2 0x00000d38 1726 1727#define SHASTA_EXT_LED_MODE_MASK 0x00018000 1728#define SHASTA_EXT_LED_LEGACY 0x00000000 1729#define SHASTA_EXT_LED_SHARED 0x00008000 1730#define SHASTA_EXT_LED_MAC 0x00010000 1731#define SHASTA_EXT_LED_COMBO 0x00018000 1732 1733#define NIC_SRAM_DATA_CFG_3 0x00000d3c 1734#define NIC_SRAM_ASPM_DEBOUNCE 0x00000002 1735 1736#define NIC_SRAM_DATA_CFG_4 0x00000d60 1737#define NIC_SRAM_GMII_MODE 0x00000002 1738#define NIC_SRAM_RGMII_STD_IBND_DISABLE 0x00000004 1739#define NIC_SRAM_RGMII_EXT_IBND_RX_EN 0x00000008 1740#define NIC_SRAM_RGMII_EXT_IBND_TX_EN 0x00000010 1741 1742#define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000 1743 1744#define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000 1745#define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000 1746#define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */ 1747#define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */ 1748#define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */ 1749#define NIC_SRAM_MBUF_POOL_BASE 0x00008000 1750#define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000 1751#define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000 1752#define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000 1753#define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000 1754 1755/* Currently this is fixed. */ 1756#define PHY_ADDR 0x01 1757 1758/* Tigon3 specific PHY MII registers. */ 1759#define TG3_BMCR_SPEED1000 0x0040 1760 1761#define MII_TG3_CTRL 0x09 /* 1000-baseT control register */ 1762#define MII_TG3_CTRL_ADV_1000_HALF 0x0100 1763#define MII_TG3_CTRL_ADV_1000_FULL 0x0200 1764#define MII_TG3_CTRL_AS_MASTER 0x0800 1765#define MII_TG3_CTRL_ENABLE_AS_MASTER 0x1000 1766 1767#define MII_TG3_EXT_CTRL 0x10 /* Extended control register */ 1768#define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001 1769#define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002 1770#define MII_TG3_EXT_CTRL_FORCE_LED_OFF 0x0008 1771#define MII_TG3_EXT_CTRL_TBI 0x8000 1772 1773#define MII_TG3_EXT_STAT 0x11 /* Extended status register */ 1774#define MII_TG3_EXT_STAT_LPASS 0x0100 1775 1776#define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */ 1777 1778#define MII_TG3_EPHY_PTEST 0x17 /* 5906 PHY register */ 1779#define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */ 1780 1781#define MII_TG3_DSP_TAP1 0x0001 1782#define MII_TG3_DSP_TAP1_AGCTGT_DFLT 0x0007 1783#define MII_TG3_DSP_AADJ1CH0 0x001f 1784#define MII_TG3_DSP_AADJ1CH3 0x601f 1785#define MII_TG3_DSP_AADJ1CH3_ADCCKADJ 0x0002 1786#define MII_TG3_DSP_EXP8 0x0708 1787#define MII_TG3_DSP_EXP8_REJ2MHz 0x0001 1788#define MII_TG3_DSP_EXP8_AEDW 0x0200 1789#define MII_TG3_DSP_EXP75 0x0f75 1790#define MII_TG3_DSP_EXP96 0x0f96 1791#define MII_TG3_DSP_EXP97 0x0f97 1792 1793#define MII_TG3_AUX_CTRL 0x18 /* auxilliary control register */ 1794 1795#define MII_TG3_AUXCTL_MISC_WREN 0x8000 1796#define MII_TG3_AUXCTL_MISC_FORCE_AMDIX 0x0200 1797#define MII_TG3_AUXCTL_MISC_RDSEL_MISC 0x7000 1798#define MII_TG3_AUXCTL_SHDWSEL_MISC 0x0007 1799 1800#define MII_TG3_AUXCTL_ACTL_SMDSP_ENA 0x0800 1801#define MII_TG3_AUXCTL_ACTL_TX_6DB 0x0400 1802#define MII_TG3_AUXCTL_SHDWSEL_AUXCTL 0x0000 1803 1804#define MII_TG3_AUX_STAT 0x19 /* auxilliary status register */ 1805#define MII_TG3_AUX_STAT_LPASS 0x0004 1806#define MII_TG3_AUX_STAT_SPDMASK 0x0700 1807#define MII_TG3_AUX_STAT_10HALF 0x0100 1808#define MII_TG3_AUX_STAT_10FULL 0x0200 1809#define MII_TG3_AUX_STAT_100HALF 0x0300 1810#define MII_TG3_AUX_STAT_100_4 0x0400 1811#define MII_TG3_AUX_STAT_100FULL 0x0500 1812#define MII_TG3_AUX_STAT_1000HALF 0x0600 1813#define MII_TG3_AUX_STAT_1000FULL 0x0700 1814#define MII_TG3_AUX_STAT_100 0x0008 1815#define MII_TG3_AUX_STAT_FULL 0x0001 1816 1817#define MII_TG3_ISTAT 0x1a /* IRQ status register */ 1818#define MII_TG3_IMASK 0x1b /* IRQ mask register */ 1819 1820#define MII_TG3_MISC_SHDW 0x1c 1821#define MII_TG3_MISC_SHDW_WREN 0x8000 1822#define MII_TG3_MISC_SHDW_APD_SEL 0x2800 1823 1824#define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001 1825 1826/* ISTAT/IMASK event bits */ 1827#define MII_TG3_INT_LINKCHG 0x0002 1828#define MII_TG3_INT_SPEEDCHG 0x0004 1829#define MII_TG3_INT_DUPLEXCHG 0x0008 1830#define MII_TG3_INT_ANEG_PAGE_RX 0x0400 1831 1832#define MII_TG3_MISC_SHDW 0x1c 1833#define MII_TG3_MISC_SHDW_WREN 0x8000 1834#define MII_TG3_MISC_SHDW_SCR5_SEL 0x1400 1835#define MII_TG3_MISC_SHDW_APD_SEL 0x2800 1836 1837#define MII_TG3_MISC_SHDW_SCR5_C125OE 0x0001 1838#define MII_TG3_MISC_SHDW_SCR5_DLLAPD 0x0002 1839#define MII_TG3_MISC_SHDW_SCR5_SDTL 0x0004 1840#define MII_TG3_MISC_SHDW_SCR5_DLPTLM 0x0008 1841#define MII_TG3_MISC_SHDW_SCR5_LPED 0x0010 1842 1843#define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001 1844#define MII_TG3_MISC_SHDW_APD_ENABLE 0x0020 1845 1846#define MII_TG3_EPHY_TEST 0x1f /* 5906 PHY register */ 1847#define MII_TG3_EPHY_SHADOW_EN 0x80 1848 1849#define MII_TG3_EPHYTST_MISCCTRL 0x10 /* 5906 EPHY misc ctrl shadow register */ 1850#define MII_TG3_EPHYTST_MISCCTRL_MDIX 0x4000 1851 1852#define MII_TG3_TEST1 0x1e 1853#define MII_TG3_TEST1_TRIM_EN 0x0010 1854#define MII_TG3_TEST1_CRC_EN 0x8000 1855 1856/* APE registers. Accessible through BAR1 */ 1857#define TG3_APE_EVENT 0x000c 1858#define APE_EVENT_1 0x00000001 1859#define TG3_APE_LOCK_REQ 0x002c 1860#define APE_LOCK_REQ_DRIVER 0x00001000 1861#define TG3_APE_LOCK_GRANT 0x004c 1862#define APE_LOCK_GRANT_DRIVER 0x00001000 1863#define TG3_APE_SEG_SIG 0x4000 1864#define APE_SEG_SIG_MAGIC 0x41504521 1865 1866/* APE shared memory. Accessible through BAR1 */ 1867#define TG3_APE_FW_STATUS 0x400c 1868#define APE_FW_STATUS_READY 0x00000100 1869#define TG3_APE_HOST_SEG_SIG 0x4200 1870#define APE_HOST_SEG_SIG_MAGIC 0x484f5354 1871#define TG3_APE_HOST_SEG_LEN 0x4204 1872#define APE_HOST_SEG_LEN_MAGIC 0x0000001c 1873#define TG3_APE_HOST_INIT_COUNT 0x4208 1874#define TG3_APE_HOST_DRIVER_ID 0x420c 1875#define APE_HOST_DRIVER_ID_MAGIC 0xf0035100 1876#define TG3_APE_HOST_BEHAVIOR 0x4210 1877#define APE_HOST_BEHAV_NO_PHYLOCK 0x00000001 1878#define TG3_APE_HOST_HEARTBEAT_INT_MS 0x4214 1879#define APE_HOST_HEARTBEAT_INT_DISABLE 0 1880#define APE_HOST_HEARTBEAT_INT_5SEC 5000 1881#define TG3_APE_HOST_HEARTBEAT_COUNT 0x4218 1882 1883#define TG3_APE_EVENT_STATUS 0x4300 1884 1885#define APE_EVENT_STATUS_DRIVER_EVNT 0x00000010 1886#define APE_EVENT_STATUS_STATE_CHNGE 0x00000500 1887#define APE_EVENT_STATUS_STATE_START 0x00010000 1888#define APE_EVENT_STATUS_STATE_UNLOAD 0x00020000 1889#define APE_EVENT_STATUS_STATE_WOL 0x00030000 1890#define APE_EVENT_STATUS_STATE_SUSPEND 0x00040000 1891#define APE_EVENT_STATUS_EVENT_PENDING 0x80000000 1892 1893/* APE convenience enumerations. */ 1894#define TG3_APE_LOCK_GRC 1 1895#define TG3_APE_LOCK_MEM 4 1896 1897#define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10 1898 1899 1900/* There are two ways to manage the TX descriptors on the tigon3. 1901 * Either the descriptors are in host DMA'able memory, or they 1902 * exist only in the cards on-chip SRAM. All 16 send bds are under 1903 * the same mode, they may not be configured individually. 1904 * 1905 * This driver always uses host memory TX descriptors. 1906 * 1907 * To use host memory TX descriptors: 1908 * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register. 1909 * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear. 1910 * 2) Allocate DMA'able memory. 1911 * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM: 1912 * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory 1913 * obtained in step 2 1914 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC. 1915 * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number 1916 * of TX descriptors. Leave flags field clear. 1917 * 4) Access TX descriptors via host memory. The chip 1918 * will refetch into local SRAM as needed when producer 1919 * index mailboxes are updated. 1920 * 1921 * To use on-chip TX descriptors: 1922 * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register. 1923 * Make sure GRC_MODE_HOST_SENDBDS is clear. 1924 * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM: 1925 * a) Set TG3_BDINFO_HOST_ADDR to zero. 1926 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC 1927 * c) TG3_BDINFO_MAXLEN_FLAGS is don't care. 1928 * 3) Access TX descriptors directly in on-chip SRAM 1929 * using normal {read,write}l(). (and not using 1930 * pointer dereferencing of ioremap()'d memory like 1931 * the broken Broadcom driver does) 1932 * 1933 * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of 1934 * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices. 1935 */ 1936struct tg3_tx_buffer_desc { 1937 u32 addr_hi; 1938 u32 addr_lo; 1939 1940 u32 len_flags; 1941#define TXD_FLAG_TCPUDP_CSUM 0x0001 1942#define TXD_FLAG_IP_CSUM 0x0002 1943#define TXD_FLAG_END 0x0004 1944#define TXD_FLAG_IP_FRAG 0x0008 1945#define TXD_FLAG_IP_FRAG_END 0x0010 1946#define TXD_FLAG_VLAN 0x0040 1947#define TXD_FLAG_COAL_NOW 0x0080 1948#define TXD_FLAG_CPU_PRE_DMA 0x0100 1949#define TXD_FLAG_CPU_POST_DMA 0x0200 1950#define TXD_FLAG_ADD_SRC_ADDR 0x1000 1951#define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000 1952#define TXD_FLAG_NO_CRC 0x8000 1953#define TXD_LEN_SHIFT 16 1954 1955 u32 vlan_tag; 1956#define TXD_VLAN_TAG_SHIFT 0 1957#define TXD_MSS_SHIFT 16 1958}; 1959 1960#define TXD_ADDR 0x00UL /* 64-bit */ 1961#define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */ 1962#define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */ 1963#define TXD_SIZE 0x10UL 1964 1965struct tg3_rx_buffer_desc { 1966 u32 addr_hi; 1967 u32 addr_lo; 1968 1969 u32 idx_len; 1970#define RXD_IDX_MASK 0xffff0000 1971#define RXD_IDX_SHIFT 16 1972#define RXD_LEN_MASK 0x0000ffff 1973#define RXD_LEN_SHIFT 0 1974 1975 u32 type_flags; 1976#define RXD_TYPE_SHIFT 16 1977#define RXD_FLAGS_SHIFT 0 1978 1979#define RXD_FLAG_END 0x0004 1980#define RXD_FLAG_MINI 0x0800 1981#define RXD_FLAG_JUMBO 0x0020 1982#define RXD_FLAG_VLAN 0x0040 1983#define RXD_FLAG_ERROR 0x0400 1984#define RXD_FLAG_IP_CSUM 0x1000 1985#define RXD_FLAG_TCPUDP_CSUM 0x2000 1986#define RXD_FLAG_IS_TCP 0x4000 1987 1988 u32 ip_tcp_csum; 1989#define RXD_IPCSUM_MASK 0xffff0000 1990#define RXD_IPCSUM_SHIFT 16 1991#define RXD_TCPCSUM_MASK 0x0000ffff 1992#define RXD_TCPCSUM_SHIFT 0 1993 1994 u32 err_vlan; 1995 1996#define RXD_VLAN_MASK 0x0000ffff 1997 1998#define RXD_ERR_BAD_CRC 0x00010000 1999#define RXD_ERR_COLLISION 0x00020000 2000#define RXD_ERR_LINK_LOST 0x00040000 2001#define RXD_ERR_PHY_DECODE 0x00080000 2002#define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000 2003#define RXD_ERR_MAC_ABRT 0x00200000 2004#define RXD_ERR_TOO_SMALL 0x00400000 2005#define RXD_ERR_NO_RESOURCES 0x00800000 2006#define RXD_ERR_HUGE_FRAME 0x01000000 2007#define RXD_ERR_MASK 0xffff0000 2008 2009 u32 reserved; 2010 u32 opaque; 2011#define RXD_OPAQUE_INDEX_MASK 0x0000ffff 2012#define RXD_OPAQUE_INDEX_SHIFT 0 2013#define RXD_OPAQUE_RING_STD 0x00010000 2014#define RXD_OPAQUE_RING_JUMBO 0x00020000 2015#define RXD_OPAQUE_RING_MINI 0x00040000 2016#define RXD_OPAQUE_RING_MASK 0x00070000 2017}; 2018 2019struct tg3_ext_rx_buffer_desc { 2020 struct { 2021 u32 addr_hi; 2022 u32 addr_lo; 2023 } addrlist[3]; 2024 u32 len2_len1; 2025 u32 resv_len3; 2026 struct tg3_rx_buffer_desc std; 2027}; 2028 2029/* We only use this when testing out the DMA engine 2030 * at probe time. This is the internal format of buffer 2031 * descriptors used by the chip at NIC_SRAM_DMA_DESCS. 2032 */ 2033struct tg3_internal_buffer_desc { 2034 u32 addr_hi; 2035 u32 addr_lo; 2036 u32 nic_mbuf; 2037 /* XXX FIX THIS */ 2038#ifdef __BIG_ENDIAN 2039 u16 cqid_sqid; 2040 u16 len; 2041#else 2042 u16 len; 2043 u16 cqid_sqid; 2044#endif 2045 u32 flags; 2046 u32 __cookie1; 2047 u32 __cookie2; 2048 u32 __cookie3; 2049}; 2050 2051#define TG3_HW_STATUS_SIZE 0x50 2052struct tg3_hw_status { 2053 u32 status; 2054#define SD_STATUS_UPDATED 0x00000001 2055#define SD_STATUS_LINK_CHG 0x00000002 2056#define SD_STATUS_ERROR 0x00000004 2057 2058 u32 status_tag; 2059 2060#ifdef __BIG_ENDIAN 2061 u16 rx_consumer; 2062 u16 rx_jumbo_consumer; 2063#else 2064 u16 rx_jumbo_consumer; 2065 u16 rx_consumer; 2066#endif 2067 2068#ifdef __BIG_ENDIAN 2069 u16 reserved; 2070 u16 rx_mini_consumer; 2071#else 2072 u16 rx_mini_consumer; 2073 u16 reserved; 2074#endif 2075 struct { 2076#ifdef __BIG_ENDIAN 2077 u16 tx_consumer; 2078 u16 rx_producer; 2079#else 2080 u16 rx_producer; 2081 u16 tx_consumer; 2082#endif 2083 } idx[16]; 2084}; 2085 2086typedef struct { 2087 u32 high, low; 2088} tg3_stat64_t; 2089 2090struct tg3_hw_stats { 2091 u8 __reserved0[0x400-0x300]; 2092 2093 /* Statistics maintained by Receive MAC. */ 2094 tg3_stat64_t rx_octets; 2095 u64 __reserved1; 2096 tg3_stat64_t rx_fragments; 2097 tg3_stat64_t rx_ucast_packets; 2098 tg3_stat64_t rx_mcast_packets; 2099 tg3_stat64_t rx_bcast_packets; 2100 tg3_stat64_t rx_fcs_errors; 2101 tg3_stat64_t rx_align_errors; 2102 tg3_stat64_t rx_xon_pause_rcvd; 2103 tg3_stat64_t rx_xoff_pause_rcvd; 2104 tg3_stat64_t rx_mac_ctrl_rcvd; 2105 tg3_stat64_t rx_xoff_entered; 2106 tg3_stat64_t rx_frame_too_long_errors; 2107 tg3_stat64_t rx_jabbers; 2108 tg3_stat64_t rx_undersize_packets; 2109 tg3_stat64_t rx_in_length_errors; 2110 tg3_stat64_t rx_out_length_errors; 2111 tg3_stat64_t rx_64_or_less_octet_packets; 2112 tg3_stat64_t rx_65_to_127_octet_packets; 2113 tg3_stat64_t rx_128_to_255_octet_packets; 2114 tg3_stat64_t rx_256_to_511_octet_packets; 2115 tg3_stat64_t rx_512_to_1023_octet_packets; 2116 tg3_stat64_t rx_1024_to_1522_octet_packets; 2117 tg3_stat64_t rx_1523_to_2047_octet_packets; 2118 tg3_stat64_t rx_2048_to_4095_octet_packets; 2119 tg3_stat64_t rx_4096_to_8191_octet_packets; 2120 tg3_stat64_t rx_8192_to_9022_octet_packets; 2121 2122 u64 __unused0[37]; 2123 2124 /* Statistics maintained by Transmit MAC. */ 2125 tg3_stat64_t tx_octets; 2126 u64 __reserved2; 2127 tg3_stat64_t tx_collisions; 2128 tg3_stat64_t tx_xon_sent; 2129 tg3_stat64_t tx_xoff_sent; 2130 tg3_stat64_t tx_flow_control; 2131 tg3_stat64_t tx_mac_errors; 2132 tg3_stat64_t tx_single_collisions; 2133 tg3_stat64_t tx_mult_collisions; 2134 tg3_stat64_t tx_deferred; 2135 u64 __reserved3; 2136 tg3_stat64_t tx_excessive_collisions; 2137 tg3_stat64_t tx_late_collisions; 2138 tg3_stat64_t tx_collide_2times; 2139 tg3_stat64_t tx_collide_3times; 2140 tg3_stat64_t tx_collide_4times; 2141 tg3_stat64_t tx_collide_5times; 2142 tg3_stat64_t tx_collide_6times; 2143 tg3_stat64_t tx_collide_7times; 2144 tg3_stat64_t tx_collide_8times; 2145 tg3_stat64_t tx_collide_9times; 2146 tg3_stat64_t tx_collide_10times; 2147 tg3_stat64_t tx_collide_11times; 2148 tg3_stat64_t tx_collide_12times; 2149 tg3_stat64_t tx_collide_13times; 2150 tg3_stat64_t tx_collide_14times; 2151 tg3_stat64_t tx_collide_15times; 2152 tg3_stat64_t tx_ucast_packets; 2153 tg3_stat64_t tx_mcast_packets; 2154 tg3_stat64_t tx_bcast_packets; 2155 tg3_stat64_t tx_carrier_sense_errors; 2156 tg3_stat64_t tx_discards; 2157 tg3_stat64_t tx_errors; 2158 2159 u64 __unused1[31]; 2160 2161 /* Statistics maintained by Receive List Placement. */ 2162 tg3_stat64_t COS_rx_packets[16]; 2163 tg3_stat64_t COS_rx_filter_dropped; 2164 tg3_stat64_t dma_writeq_full; 2165 tg3_stat64_t dma_write_prioq_full; 2166 tg3_stat64_t rxbds_empty; 2167 tg3_stat64_t rx_discards; 2168 tg3_stat64_t rx_errors; 2169 tg3_stat64_t rx_threshold_hit; 2170 2171 u64 __unused2[9]; 2172 2173 /* Statistics maintained by Send Data Initiator. */ 2174 tg3_stat64_t COS_out_packets[16]; 2175 tg3_stat64_t dma_readq_full; 2176 tg3_stat64_t dma_read_prioq_full; 2177 tg3_stat64_t tx_comp_queue_full; 2178 2179 /* Statistics maintained by Host Coalescing. */ 2180 tg3_stat64_t ring_set_send_prod_index; 2181 tg3_stat64_t ring_status_update; 2182 tg3_stat64_t nic_irqs; 2183 tg3_stat64_t nic_avoided_irqs; 2184 tg3_stat64_t nic_tx_threshold_hit; 2185 2186 u8 __reserved4[0xb00-0x9c0]; 2187}; 2188 2189/* 'mapping' is superfluous as the chip does not write into 2190 * the tx/rx post rings so we could just fetch it from there. 2191 * But the cache behavior is better how we are doing it now. 2192 */ 2193struct ring_info { 2194 struct sk_buff *skb; 2195 DECLARE_PCI_UNMAP_ADDR(mapping) 2196}; 2197 2198struct tx_ring_info { 2199 struct sk_buff *skb; 2200 DECLARE_PCI_UNMAP_ADDR(mapping) 2201 u32 prev_vlan_tag; 2202}; 2203 2204struct tg3_config_info { 2205 u32 flags; 2206}; 2207 2208struct tg3_link_config { 2209 /* Describes what we're trying to get. */ 2210 u32 advertising; 2211 u16 speed; 2212 u8 duplex; 2213 u8 autoneg; 2214 u8 flowctrl; 2215#define TG3_FLOW_CTRL_TX 0x01 2216#define TG3_FLOW_CTRL_RX 0x02 2217 2218 /* Describes what we actually have. */ 2219 u8 active_flowctrl; 2220 2221 u8 active_duplex; 2222#define SPEED_INVALID 0xffff 2223#define DUPLEX_INVALID 0xff 2224#define AUTONEG_INVALID 0xff 2225 u16 active_speed; 2226 2227 /* When we go in and out of low power mode we need 2228 * to swap with this state. 2229 */ 2230 int phy_is_low_power; 2231 u16 orig_speed; 2232 u8 orig_duplex; 2233 u8 orig_autoneg; 2234 u32 orig_advertising; 2235}; 2236 2237struct tg3_bufmgr_config { 2238 u32 mbuf_read_dma_low_water; 2239 u32 mbuf_mac_rx_low_water; 2240 u32 mbuf_high_water; 2241 2242 u32 mbuf_read_dma_low_water_jumbo; 2243 u32 mbuf_mac_rx_low_water_jumbo; 2244 u32 mbuf_high_water_jumbo; 2245 2246 u32 dma_low_water; 2247 u32 dma_high_water; 2248}; 2249 2250struct tg3_ethtool_stats { 2251 /* Statistics maintained by Receive MAC. */ 2252 u64 rx_octets; 2253 u64 rx_fragments; 2254 u64 rx_ucast_packets; 2255 u64 rx_mcast_packets; 2256 u64 rx_bcast_packets; 2257 u64 rx_fcs_errors; 2258 u64 rx_align_errors; 2259 u64 rx_xon_pause_rcvd; 2260 u64 rx_xoff_pause_rcvd; 2261 u64 rx_mac_ctrl_rcvd; 2262 u64 rx_xoff_entered; 2263 u64 rx_frame_too_long_errors; 2264 u64 rx_jabbers; 2265 u64 rx_undersize_packets; 2266 u64 rx_in_length_errors; 2267 u64 rx_out_length_errors; 2268 u64 rx_64_or_less_octet_packets; 2269 u64 rx_65_to_127_octet_packets; 2270 u64 rx_128_to_255_octet_packets; 2271 u64 rx_256_to_511_octet_packets; 2272 u64 rx_512_to_1023_octet_packets; 2273 u64 rx_1024_to_1522_octet_packets; 2274 u64 rx_1523_to_2047_octet_packets; 2275 u64 rx_2048_to_4095_octet_packets; 2276 u64 rx_4096_to_8191_octet_packets; 2277 u64 rx_8192_to_9022_octet_packets; 2278 2279 /* Statistics maintained by Transmit MAC. */ 2280 u64 tx_octets; 2281 u64 tx_collisions; 2282 u64 tx_xon_sent; 2283 u64 tx_xoff_sent; 2284 u64 tx_flow_control; 2285 u64 tx_mac_errors; 2286 u64 tx_single_collisions; 2287 u64 tx_mult_collisions; 2288 u64 tx_deferred; 2289 u64 tx_excessive_collisions; 2290 u64 tx_late_collisions; 2291 u64 tx_collide_2times; 2292 u64 tx_collide_3times; 2293 u64 tx_collide_4times; 2294 u64 tx_collide_5times; 2295 u64 tx_collide_6times; 2296 u64 tx_collide_7times; 2297 u64 tx_collide_8times; 2298 u64 tx_collide_9times; 2299 u64 tx_collide_10times; 2300 u64 tx_collide_11times; 2301 u64 tx_collide_12times; 2302 u64 tx_collide_13times; 2303 u64 tx_collide_14times; 2304 u64 tx_collide_15times; 2305 u64 tx_ucast_packets; 2306 u64 tx_mcast_packets; 2307 u64 tx_bcast_packets; 2308 u64 tx_carrier_sense_errors; 2309 u64 tx_discards; 2310 u64 tx_errors; 2311 2312 /* Statistics maintained by Receive List Placement. */ 2313 u64 dma_writeq_full; 2314 u64 dma_write_prioq_full; 2315 u64 rxbds_empty; 2316 u64 rx_discards; 2317 u64 rx_errors; 2318 u64 rx_threshold_hit; 2319 2320 /* Statistics maintained by Send Data Initiator. */ 2321 u64 dma_readq_full; 2322 u64 dma_read_prioq_full; 2323 u64 tx_comp_queue_full; 2324 2325 /* Statistics maintained by Host Coalescing. */ 2326 u64 ring_set_send_prod_index; 2327 u64 ring_status_update; 2328 u64 nic_irqs; 2329 u64 nic_avoided_irqs; 2330 u64 nic_tx_threshold_hit; 2331}; 2332 2333struct tg3 { 2334 /* begin "general, frequently-used members" cacheline section */ 2335 2336 /* If the IRQ handler (which runs lockless) needs to be 2337 * quiesced, the following bitmask state is used. The 2338 * SYNC flag is set by non-IRQ context code to initiate 2339 * the quiescence. 2340 * 2341 * When the IRQ handler notices that SYNC is set, it 2342 * disables interrupts and returns. 2343 * 2344 * When all outstanding IRQ handlers have returned after 2345 * the SYNC flag has been set, the setter can be assured 2346 * that interrupts will no longer get run. 2347 * 2348 * In this way all SMP driver locks are never acquired 2349 * in hw IRQ context, only sw IRQ context or lower. 2350 */ 2351 unsigned int irq_sync; 2352 2353 /* SMP locking strategy: 2354 * 2355 * lock: Held during reset, PHY access, timer, and when 2356 * updating tg3_flags and tg3_flags2. 2357 * 2358 * netif_tx_lock: Held during tg3_start_xmit. tg3_tx holds 2359 * netif_tx_lock when it needs to call 2360 * netif_wake_queue. 2361 * 2362 * Both of these locks are to be held with BH safety. 2363 * 2364 * Because the IRQ handler, tg3_poll, and tg3_start_xmit 2365 * are running lockless, it is necessary to completely 2366 * quiesce the chip with tg3_netif_stop and tg3_full_lock 2367 * before reconfiguring the device. 2368 * 2369 * indirect_lock: Held when accessing registers indirectly 2370 * with IRQ disabling. 2371 */ 2372 spinlock_t lock; 2373 spinlock_t indirect_lock; 2374 2375 u32 (*read32) (struct tg3 *, u32); 2376 void (*write32) (struct tg3 *, u32, u32); 2377 u32 (*read32_mbox) (struct tg3 *, u32); 2378 void (*write32_mbox) (struct tg3 *, u32, 2379 u32); 2380 void __iomem *regs; 2381 void __iomem *aperegs; 2382 struct net_device *dev; 2383 struct pci_dev *pdev; 2384 2385 struct tg3_hw_status *hw_status; 2386 dma_addr_t status_mapping; 2387 u32 last_tag; 2388 2389 u32 msg_enable; 2390 2391 /* begin "tx thread" cacheline section */ 2392 void (*write32_tx_mbox) (struct tg3 *, u32, 2393 u32); 2394 u32 tx_prod; 2395 u32 tx_cons; 2396 u32 tx_pending; 2397 2398 struct tg3_tx_buffer_desc *tx_ring; 2399 struct tx_ring_info *tx_buffers; 2400 dma_addr_t tx_desc_mapping; 2401 2402 /* begin "rx thread" cacheline section */ 2403 struct napi_struct napi; 2404 void (*write32_rx_mbox) (struct tg3 *, u32, 2405 u32); 2406 u32 rx_rcb_ptr; 2407 u32 rx_std_ptr; 2408 u32 rx_jumbo_ptr; 2409 u32 rx_pending; 2410 u32 rx_jumbo_pending; 2411#if TG3_VLAN_TAG_USED 2412 struct vlan_group *vlgrp; 2413#endif 2414 2415 struct tg3_rx_buffer_desc *rx_std; 2416 struct ring_info *rx_std_buffers; 2417 dma_addr_t rx_std_mapping; 2418 u32 rx_std_max_post; 2419 2420 struct tg3_rx_buffer_desc *rx_jumbo; 2421 struct ring_info *rx_jumbo_buffers; 2422 dma_addr_t rx_jumbo_mapping; 2423 2424 struct tg3_rx_buffer_desc *rx_rcb; 2425 dma_addr_t rx_rcb_mapping; 2426 2427 u32 rx_pkt_buf_sz; 2428 2429 /* begin "everything else" cacheline(s) section */ 2430 struct net_device_stats net_stats; 2431 struct net_device_stats net_stats_prev; 2432 struct tg3_ethtool_stats estats; 2433 struct tg3_ethtool_stats estats_prev; 2434 2435 union { 2436 unsigned long phy_crc_errors; 2437 unsigned long last_event_jiffies; 2438 }; 2439 2440 u32 rx_offset; 2441 u32 tg3_flags; 2442#define TG3_FLAG_TAGGED_STATUS 0x00000001 2443#define TG3_FLAG_TXD_MBOX_HWBUG 0x00000002 2444#define TG3_FLAG_RX_CHECKSUMS 0x00000004 2445#define TG3_FLAG_USE_LINKCHG_REG 0x00000008 2446#define TG3_FLAG_USE_MI_INTERRUPT 0x00000010 2447#define TG3_FLAG_ENABLE_ASF 0x00000020 2448#define TG3_FLAG_ASPM_WORKAROUND 0x00000040 2449#define TG3_FLAG_POLL_SERDES 0x00000080 2450#define TG3_FLAG_MBOX_WRITE_REORDER 0x00000100 2451#define TG3_FLAG_PCIX_TARGET_HWBUG 0x00000200 2452#define TG3_FLAG_WOL_SPEED_100MB 0x00000400 2453#define TG3_FLAG_WOL_ENABLE 0x00000800 2454#define TG3_FLAG_EEPROM_WRITE_PROT 0x00001000 2455#define TG3_FLAG_NVRAM 0x00002000 2456#define TG3_FLAG_NVRAM_BUFFERED 0x00004000 2457#define TG3_FLAG_PCIX_MODE 0x00020000 2458#define TG3_FLAG_PCI_HIGH_SPEED 0x00040000 2459#define TG3_FLAG_PCI_32BIT 0x00080000 2460#define TG3_FLAG_SRAM_USE_CONFIG 0x00100000 2461#define TG3_FLAG_TX_RECOVERY_PENDING 0x00200000 2462#define TG3_FLAG_WOL_CAP 0x00400000 2463#define TG3_FLAG_JUMBO_RING_ENABLE 0x00800000 2464#define TG3_FLAG_10_100_ONLY 0x01000000 2465#define TG3_FLAG_PAUSE_AUTONEG 0x02000000 2466#define TG3_FLAG_CPMU_PRESENT 0x04000000 2467#define TG3_FLAG_40BIT_DMA_BUG 0x08000000 2468#define TG3_FLAG_BROKEN_CHECKSUMS 0x10000000 2469#define TG3_FLAG_SUPPORT_MSI 0x20000000 2470#define TG3_FLAG_CHIP_RESETTING 0x40000000 2471#define TG3_FLAG_INIT_COMPLETE 0x80000000 2472 u32 tg3_flags2; 2473#define TG3_FLG2_RESTART_TIMER 0x00000001 2474#define TG3_FLG2_TSO_BUG 0x00000002 2475#define TG3_FLG2_NO_ETH_WIRE_SPEED 0x00000004 2476#define TG3_FLG2_IS_5788 0x00000008 2477#define TG3_FLG2_MAX_RXPEND_64 0x00000010 2478#define TG3_FLG2_TSO_CAPABLE 0x00000020 2479#define TG3_FLG2_PHY_ADC_BUG 0x00000040 2480#define TG3_FLG2_PHY_5704_A0_BUG 0x00000080 2481#define TG3_FLG2_PHY_BER_BUG 0x00000100 2482#define TG3_FLG2_PCI_EXPRESS 0x00000200 2483#define TG3_FLG2_ASF_NEW_HANDSHAKE 0x00000400 2484#define TG3_FLG2_HW_AUTONEG 0x00000800 2485#define TG3_FLG2_IS_NIC 0x00001000 2486#define TG3_FLG2_PHY_SERDES 0x00002000 2487#define TG3_FLG2_CAPACITIVE_COUPLING 0x00004000 2488#define TG3_FLG2_FLASH 0x00008000 2489#define TG3_FLG2_HW_TSO_1 0x00010000 2490#define TG3_FLG2_SERDES_PREEMPHASIS 0x00020000 2491#define TG3_FLG2_5705_PLUS 0x00040000 2492#define TG3_FLG2_5750_PLUS 0x00080000 2493#define TG3_FLG2_PROTECTED_NVRAM 0x00100000 2494#define TG3_FLG2_USING_MSI 0x00200000 2495#define TG3_FLG2_JUMBO_CAPABLE 0x00400000 2496#define TG3_FLG2_MII_SERDES 0x00800000 2497#define TG3_FLG2_ANY_SERDES (TG3_FLG2_PHY_SERDES | \ 2498 TG3_FLG2_MII_SERDES) 2499#define TG3_FLG2_PARALLEL_DETECT 0x01000000 2500#define TG3_FLG2_ICH_WORKAROUND 0x02000000 2501#define TG3_FLG2_5780_CLASS 0x04000000 2502#define TG3_FLG2_HW_TSO_2 0x08000000 2503#define TG3_FLG2_HW_TSO (TG3_FLG2_HW_TSO_1 | TG3_FLG2_HW_TSO_2) 2504#define TG3_FLG2_1SHOT_MSI 0x10000000 2505#define TG3_FLG2_PHY_JITTER_BUG 0x20000000 2506#define TG3_FLG2_NO_FWARE_REPORTED 0x40000000 2507#define TG3_FLG2_PHY_ADJUST_TRIM 0x80000000 2508 u32 tg3_flags3; 2509#define TG3_FLG3_NO_NVRAM_ADDR_TRANS 0x00000001 2510#define TG3_FLG3_ENABLE_APE 0x00000002 2511#define TG3_FLG3_5761_5784_AX_FIXES 0x00000004 2512#define TG3_FLG3_5701_DMA_BUG 0x00000008 2513#define TG3_FLG3_USE_PHYLIB 0x00000010 2514#define TG3_FLG3_MDIOBUS_INITED 0x00000020 2515#define TG3_FLG3_MDIOBUS_PAUSED 0x00000040 2516#define TG3_FLG3_PHY_CONNECTED 0x00000080 2517#define TG3_FLG3_RGMII_STD_IBND_DISABLE 0x00000100 2518#define TG3_FLG3_RGMII_EXT_IBND_RX_EN 0x00000200 2519#define TG3_FLG3_RGMII_EXT_IBND_TX_EN 0x00000400 2520 2521 struct timer_list timer; 2522 u16 timer_counter; 2523 u16 timer_multiplier; 2524 u32 timer_offset; 2525 u16 asf_counter; 2526 u16 asf_multiplier; 2527 2528 /* 1 second counter for transient serdes link events */ 2529 u32 serdes_counter; 2530#define SERDES_AN_TIMEOUT_5704S 2 2531#define SERDES_PARALLEL_DET_TIMEOUT 1 2532#define SERDES_AN_TIMEOUT_5714S 1 2533 2534 struct tg3_link_config link_config; 2535 struct tg3_bufmgr_config bufmgr_config; 2536 2537 /* cache h/w values, often passed straight to h/w */ 2538 u32 rx_mode; 2539 u32 tx_mode; 2540 u32 mac_mode; 2541 u32 mi_mode; 2542 u32 misc_host_ctrl; 2543 u32 grc_mode; 2544 u32 grc_local_ctrl; 2545 u32 dma_rwctrl; 2546 u32 coalesce_mode; 2547 u32 pwrmgmt_thresh; 2548 2549 /* PCI block */ 2550 u32 pci_chip_rev_id; 2551 u8 pci_cacheline_sz; 2552 u8 pci_lat_timer; 2553 u8 pci_hdr_type; 2554 u8 pci_bist; 2555 2556 int pm_cap; 2557 int msi_cap; 2558 int pcix_cap; 2559 2560 struct mii_bus mdio_bus; 2561 int mdio_irq[PHY_MAX_ADDR]; 2562 2563 /* PHY info */ 2564 u32 phy_id; 2565#define PHY_ID_MASK 0xfffffff0 2566#define PHY_ID_BCM5400 0x60008040 2567#define PHY_ID_BCM5401 0x60008050 2568#define PHY_ID_BCM5411 0x60008070 2569#define PHY_ID_BCM5701 0x60008110 2570#define PHY_ID_BCM5703 0x60008160 2571#define PHY_ID_BCM5704 0x60008190 2572#define PHY_ID_BCM5705 0x600081a0 2573#define PHY_ID_BCM5750 0x60008180 2574#define PHY_ID_BCM5752 0x60008100 2575#define PHY_ID_BCM5714 0x60008340 2576#define PHY_ID_BCM5780 0x60008350 2577#define PHY_ID_BCM5755 0xbc050cc0 2578#define PHY_ID_BCM5787 0xbc050ce0 2579#define PHY_ID_BCM5756 0xbc050ed0 2580#define PHY_ID_BCM5784 0xbc050fa0 2581#define PHY_ID_BCM5761 0xbc050fd0 2582#define PHY_ID_BCM5906 0xdc00ac40 2583#define PHY_ID_BCM8002 0x60010140 2584#define PHY_ID_INVALID 0xffffffff 2585#define PHY_ID_REV_MASK 0x0000000f 2586#define PHY_REV_BCM5401_B0 0x1 2587#define PHY_REV_BCM5401_B2 0x3 2588#define PHY_REV_BCM5401_C0 0x6 2589#define PHY_REV_BCM5411_X0 0x1 /* Found on Netgear GA302T */ 2590#define TG3_PHY_ID_BCM50610 0x143bd60 2591#define TG3_PHY_ID_BCMAC131 0x143bc70 2592 2593 2594 u32 led_ctrl; 2595 u32 phy_otp; 2596 u16 pci_cmd; 2597 2598 char board_part_number[24]; 2599#define TG3_VER_SIZE 32 2600 char fw_ver[TG3_VER_SIZE]; 2601 u32 nic_sram_data_cfg; 2602 u32 pci_clock_ctrl; 2603 struct pci_dev *pdev_peer; 2604 2605 /* This macro assumes the passed PHY ID is already masked 2606 * with PHY_ID_MASK. 2607 */ 2608#define KNOWN_PHY_ID(X) \ 2609 ((X) == PHY_ID_BCM5400 || (X) == PHY_ID_BCM5401 || \ 2610 (X) == PHY_ID_BCM5411 || (X) == PHY_ID_BCM5701 || \ 2611 (X) == PHY_ID_BCM5703 || (X) == PHY_ID_BCM5704 || \ 2612 (X) == PHY_ID_BCM5705 || (X) == PHY_ID_BCM5750 || \ 2613 (X) == PHY_ID_BCM5752 || (X) == PHY_ID_BCM5714 || \ 2614 (X) == PHY_ID_BCM5780 || (X) == PHY_ID_BCM5787 || \ 2615 (X) == PHY_ID_BCM5755 || (X) == PHY_ID_BCM5756 || \ 2616 (X) == PHY_ID_BCM5906 || (X) == PHY_ID_BCM5761 || \ 2617 (X) == PHY_ID_BCM8002) 2618 2619 struct tg3_hw_stats *hw_stats; 2620 dma_addr_t stats_mapping; 2621 struct work_struct reset_task; 2622 2623 int nvram_lock_cnt; 2624 u32 nvram_size; 2625#define TG3_NVRAM_SIZE_64KB 0x00010000 2626#define TG3_NVRAM_SIZE_128KB 0x00020000 2627#define TG3_NVRAM_SIZE_256KB 0x00040000 2628#define TG3_NVRAM_SIZE_512KB 0x00080000 2629#define TG3_NVRAM_SIZE_1MB 0x00100000 2630#define TG3_NVRAM_SIZE_2MB 0x00200000 2631 2632 u32 nvram_pagesize; 2633 u32 nvram_jedecnum; 2634 2635#define JEDEC_ATMEL 0x1f 2636#define JEDEC_ST 0x20 2637#define JEDEC_SAIFUN 0x4f 2638#define JEDEC_SST 0xbf 2639 2640#define ATMEL_AT24C64_CHIP_SIZE TG3_NVRAM_SIZE_64KB 2641#define ATMEL_AT24C64_PAGE_SIZE (32) 2642 2643#define ATMEL_AT24C512_CHIP_SIZE TG3_NVRAM_SIZE_512KB 2644#define ATMEL_AT24C512_PAGE_SIZE (128) 2645 2646#define ATMEL_AT45DB0X1B_PAGE_POS 9 2647#define ATMEL_AT45DB0X1B_PAGE_SIZE 264 2648 2649#define ATMEL_AT25F512_PAGE_SIZE 256 2650 2651#define ST_M45PEX0_PAGE_SIZE 256 2652 2653#define SAIFUN_SA25F0XX_PAGE_SIZE 256 2654 2655#define SST_25VF0X0_PAGE_SIZE 4098 2656 2657 struct ethtool_coalesce coal; 2658}; 2659 2660#endif /* !(_T3_H) */