at v2.6.27-rc4 1461 lines 44 kB view raw
1#ifndef _IDE_H 2#define _IDE_H 3/* 4 * linux/include/linux/ide.h 5 * 6 * Copyright (C) 1994-2002 Linus Torvalds & authors 7 */ 8 9#include <linux/init.h> 10#include <linux/ioport.h> 11#include <linux/hdreg.h> 12#include <linux/blkdev.h> 13#include <linux/proc_fs.h> 14#include <linux/interrupt.h> 15#include <linux/bitops.h> 16#include <linux/bio.h> 17#include <linux/device.h> 18#include <linux/pci.h> 19#include <linux/completion.h> 20#ifdef CONFIG_BLK_DEV_IDEACPI 21#include <acpi/acpi.h> 22#endif 23#include <asm/byteorder.h> 24#include <asm/system.h> 25#include <asm/io.h> 26#include <asm/mutex.h> 27 28#if defined(CONFIG_CRIS) || defined(CONFIG_FRV) 29# define SUPPORT_VLB_SYNC 0 30#else 31# define SUPPORT_VLB_SYNC 1 32#endif 33 34/* 35 * Used to indicate "no IRQ", should be a value that cannot be an IRQ 36 * number. 37 */ 38 39#define IDE_NO_IRQ (-1) 40 41typedef unsigned char byte; /* used everywhere */ 42 43/* 44 * Probably not wise to fiddle with these 45 */ 46#define ERROR_MAX 8 /* Max read/write errors per sector */ 47#define ERROR_RESET 3 /* Reset controller every 4th retry */ 48#define ERROR_RECAL 1 /* Recalibrate every 2nd retry */ 49 50/* 51 * state flags 52 */ 53 54#define DMA_PIO_RETRY 1 /* retrying in PIO */ 55 56#define HWIF(drive) ((ide_hwif_t *)((drive)->hwif)) 57#define HWGROUP(drive) ((ide_hwgroup_t *)(HWIF(drive)->hwgroup)) 58 59/* 60 * Definitions for accessing IDE controller registers 61 */ 62#define IDE_NR_PORTS (10) 63 64struct ide_io_ports { 65 unsigned long data_addr; 66 67 union { 68 unsigned long error_addr; /* read: error */ 69 unsigned long feature_addr; /* write: feature */ 70 }; 71 72 unsigned long nsect_addr; 73 unsigned long lbal_addr; 74 unsigned long lbam_addr; 75 unsigned long lbah_addr; 76 77 unsigned long device_addr; 78 79 union { 80 unsigned long status_addr; /*  read: status  */ 81 unsigned long command_addr; /* write: command */ 82 }; 83 84 unsigned long ctl_addr; 85 86 unsigned long irq_addr; 87}; 88 89#define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good)) 90#define BAD_R_STAT (BUSY_STAT | ERR_STAT) 91#define BAD_W_STAT (BAD_R_STAT | WRERR_STAT) 92#define BAD_STAT (BAD_R_STAT | DRQ_STAT) 93#define DRIVE_READY (READY_STAT | SEEK_STAT) 94 95#define BAD_CRC (ABRT_ERR | ICRC_ERR) 96 97#define SATA_NR_PORTS (3) /* 16 possible ?? */ 98 99#define SATA_STATUS_OFFSET (0) 100#define SATA_ERROR_OFFSET (1) 101#define SATA_CONTROL_OFFSET (2) 102 103/* 104 * Our Physical Region Descriptor (PRD) table should be large enough 105 * to handle the biggest I/O request we are likely to see. Since requests 106 * can have no more than 256 sectors, and since the typical blocksize is 107 * two or more sectors, we could get by with a limit of 128 entries here for 108 * the usual worst case. Most requests seem to include some contiguous blocks, 109 * further reducing the number of table entries required. 110 * 111 * The driver reverts to PIO mode for individual requests that exceed 112 * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling 113 * 100% of all crazy scenarios here is not necessary. 114 * 115 * As it turns out though, we must allocate a full 4KB page for this, 116 * so the two PRD tables (ide0 & ide1) will each get half of that, 117 * allowing each to have about 256 entries (8 bytes each) from this. 118 */ 119#define PRD_BYTES 8 120#define PRD_ENTRIES 256 121 122/* 123 * Some more useful definitions 124 */ 125#define PARTN_BITS 6 /* number of minor dev bits for partitions */ 126#define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */ 127#define SECTOR_SIZE 512 128#define SECTOR_WORDS (SECTOR_SIZE / 4) /* number of 32bit words per sector */ 129#define IDE_LARGE_SEEK(b1,b2,t) (((b1) > (b2) + (t)) || ((b2) > (b1) + (t))) 130 131/* 132 * Timeouts for various operations: 133 */ 134#define WAIT_DRQ (HZ/10) /* 100msec - spec allows up to 20ms */ 135#define WAIT_READY (5*HZ) /* 5sec - some laptops are very slow */ 136#define WAIT_PIDENTIFY (10*HZ) /* 10sec - should be less than 3ms (?), if all ATAPI CD is closed at boot */ 137#define WAIT_WORSTCASE (30*HZ) /* 30sec - worst case when spinning up */ 138#define WAIT_CMD (10*HZ) /* 10sec - maximum wait for an IRQ to happen */ 139#define WAIT_MIN_SLEEP (2*HZ/100) /* 20msec - minimum sleep time */ 140 141/* 142 * Op codes for special requests to be handled by ide_special_rq(). 143 * Values should be in the range of 0x20 to 0x3f. 144 */ 145#define REQ_DRIVE_RESET 0x20 146 147/* 148 * Check for an interrupt and acknowledge the interrupt status 149 */ 150struct hwif_s; 151typedef int (ide_ack_intr_t)(struct hwif_s *); 152 153/* 154 * hwif_chipset_t is used to keep track of the specific hardware 155 * chipset used by each IDE interface, if known. 156 */ 157enum { ide_unknown, ide_generic, ide_pci, 158 ide_cmd640, ide_dtc2278, ide_ali14xx, 159 ide_qd65xx, ide_umc8672, ide_ht6560b, 160 ide_rz1000, ide_trm290, 161 ide_cmd646, ide_cy82c693, ide_4drives, 162 ide_pmac, ide_acorn, 163 ide_au1xxx, ide_palm3710 164}; 165 166typedef u8 hwif_chipset_t; 167 168/* 169 * Structure to hold all information about the location of this port 170 */ 171typedef struct hw_regs_s { 172 union { 173 struct ide_io_ports io_ports; 174 unsigned long io_ports_array[IDE_NR_PORTS]; 175 }; 176 177 int irq; /* our irq number */ 178 ide_ack_intr_t *ack_intr; /* acknowledge interrupt */ 179 hwif_chipset_t chipset; 180 struct device *dev, *parent; 181 unsigned long config; 182} hw_regs_t; 183 184void ide_init_port_data(struct hwif_s *, unsigned int); 185void ide_init_port_hw(struct hwif_s *, hw_regs_t *); 186 187static inline void ide_std_init_ports(hw_regs_t *hw, 188 unsigned long io_addr, 189 unsigned long ctl_addr) 190{ 191 unsigned int i; 192 193 for (i = 0; i <= 7; i++) 194 hw->io_ports_array[i] = io_addr++; 195 196 hw->io_ports.ctl_addr = ctl_addr; 197} 198 199/* for IDE PCI controllers in legacy mode, temporary */ 200static inline int __ide_default_irq(unsigned long base) 201{ 202 switch (base) { 203#ifdef CONFIG_IA64 204 case 0x1f0: return isa_irq_to_vector(14); 205 case 0x170: return isa_irq_to_vector(15); 206#else 207 case 0x1f0: return 14; 208 case 0x170: return 15; 209#endif 210 } 211 return 0; 212} 213 214#if defined(CONFIG_ARM) || defined(CONFIG_FRV) || defined(CONFIG_M68K) || \ 215 defined(CONFIG_MIPS) || defined(CONFIG_MN10300) || defined(CONFIG_PARISC) \ 216 || defined(CONFIG_PPC) || defined(CONFIG_SPARC) || defined(CONFIG_SPARC64) 217#include <asm/ide.h> 218#else 219#include <asm-generic/ide_iops.h> 220#endif 221 222#define MAX_HWIFS 10 223 224/* Currently only m68k, apus and m8xx need it */ 225#ifndef IDE_ARCH_ACK_INTR 226# define ide_ack_intr(hwif) (1) 227#endif 228 229/* Currently only Atari needs it */ 230#ifndef IDE_ARCH_LOCK 231# define ide_release_lock() do {} while (0) 232# define ide_get_lock(hdlr, data) do {} while (0) 233#endif /* IDE_ARCH_LOCK */ 234 235/* 236 * Now for the data we need to maintain per-drive: ide_drive_t 237 */ 238 239#define ide_scsi 0x21 240#define ide_disk 0x20 241#define ide_optical 0x7 242#define ide_cdrom 0x5 243#define ide_tape 0x1 244#define ide_floppy 0x0 245 246/* 247 * Special Driver Flags 248 * 249 * set_geometry : respecify drive geometry 250 * recalibrate : seek to cyl 0 251 * set_multmode : set multmode count 252 * set_tune : tune interface for drive 253 * serviced : service command 254 * reserved : unused 255 */ 256typedef union { 257 unsigned all : 8; 258 struct { 259 unsigned set_geometry : 1; 260 unsigned recalibrate : 1; 261 unsigned set_multmode : 1; 262 unsigned set_tune : 1; 263 unsigned serviced : 1; 264 unsigned reserved : 3; 265 } b; 266} special_t; 267 268/* 269 * ATA-IDE Select Register, aka Device-Head 270 * 271 * head : always zeros here 272 * unit : drive select number: 0/1 273 * bit5 : always 1 274 * lba : using LBA instead of CHS 275 * bit7 : always 1 276 */ 277typedef union { 278 unsigned all : 8; 279 struct { 280#if defined(__LITTLE_ENDIAN_BITFIELD) 281 unsigned head : 4; 282 unsigned unit : 1; 283 unsigned bit5 : 1; 284 unsigned lba : 1; 285 unsigned bit7 : 1; 286#elif defined(__BIG_ENDIAN_BITFIELD) 287 unsigned bit7 : 1; 288 unsigned lba : 1; 289 unsigned bit5 : 1; 290 unsigned unit : 1; 291 unsigned head : 4; 292#else 293#error "Please fix <asm/byteorder.h>" 294#endif 295 } b; 296} select_t, ata_select_t; 297 298/* 299 * Status returned from various ide_ functions 300 */ 301typedef enum { 302 ide_stopped, /* no drive operation was started */ 303 ide_started, /* a drive operation was started, handler was set */ 304} ide_startstop_t; 305 306struct ide_driver_s; 307struct ide_settings_s; 308 309#ifdef CONFIG_BLK_DEV_IDEACPI 310struct ide_acpi_drive_link; 311struct ide_acpi_hwif_link; 312#endif 313 314/* ATAPI device flags */ 315enum { 316 IDE_AFLAG_DRQ_INTERRUPT = (1 << 0), 317 IDE_AFLAG_MEDIA_CHANGED = (1 << 1), 318 319 /* ide-cd */ 320 /* Drive cannot lock the door. */ 321 IDE_AFLAG_NO_DOORLOCK = (1 << 2), 322 /* Drive cannot eject the disc. */ 323 IDE_AFLAG_NO_EJECT = (1 << 3), 324 /* Drive is a pre ATAPI 1.2 drive. */ 325 IDE_AFLAG_PRE_ATAPI12 = (1 << 4), 326 /* TOC addresses are in BCD. */ 327 IDE_AFLAG_TOCADDR_AS_BCD = (1 << 5), 328 /* TOC track numbers are in BCD. */ 329 IDE_AFLAG_TOCTRACKS_AS_BCD = (1 << 6), 330 /* 331 * Drive does not provide data in multiples of SECTOR_SIZE 332 * when more than one interrupt is needed. 333 */ 334 IDE_AFLAG_LIMIT_NFRAMES = (1 << 7), 335 /* Seeking in progress. */ 336 IDE_AFLAG_SEEKING = (1 << 8), 337 /* Saved TOC information is current. */ 338 IDE_AFLAG_TOC_VALID = (1 << 9), 339 /* We think that the drive door is locked. */ 340 IDE_AFLAG_DOOR_LOCKED = (1 << 10), 341 /* SET_CD_SPEED command is unsupported. */ 342 IDE_AFLAG_NO_SPEED_SELECT = (1 << 11), 343 IDE_AFLAG_VERTOS_300_SSD = (1 << 12), 344 IDE_AFLAG_VERTOS_600_ESD = (1 << 13), 345 IDE_AFLAG_SANYO_3CD = (1 << 14), 346 IDE_AFLAG_FULL_CAPS_PAGE = (1 << 15), 347 IDE_AFLAG_PLAY_AUDIO_OK = (1 << 16), 348 IDE_AFLAG_LE_SPEED_FIELDS = (1 << 17), 349 350 /* ide-floppy */ 351 /* Format in progress */ 352 IDE_AFLAG_FORMAT_IN_PROGRESS = (1 << 18), 353 /* Avoid commands not supported in Clik drive */ 354 IDE_AFLAG_CLIK_DRIVE = (1 << 19), 355 /* Requires BH algorithm for packets */ 356 IDE_AFLAG_ZIP_DRIVE = (1 << 20), 357 358 /* ide-tape */ 359 IDE_AFLAG_IGNORE_DSC = (1 << 21), 360 /* 0 When the tape position is unknown */ 361 IDE_AFLAG_ADDRESS_VALID = (1 << 22), 362 /* Device already opened */ 363 IDE_AFLAG_BUSY = (1 << 23), 364 /* Attempt to auto-detect the current user block size */ 365 IDE_AFLAG_DETECT_BS = (1 << 24), 366 /* Currently on a filemark */ 367 IDE_AFLAG_FILEMARK = (1 << 25), 368 /* 0 = no tape is loaded, so we don't rewind after ejecting */ 369 IDE_AFLAG_MEDIUM_PRESENT = (1 << 26) 370}; 371 372struct ide_drive_s { 373 char name[4]; /* drive name, such as "hda" */ 374 char driver_req[10]; /* requests specific driver */ 375 376 struct request_queue *queue; /* request queue */ 377 378 struct request *rq; /* current request */ 379 struct ide_drive_s *next; /* circular list of hwgroup drives */ 380 void *driver_data; /* extra driver data */ 381 struct hd_driveid *id; /* drive model identification info */ 382#ifdef CONFIG_IDE_PROC_FS 383 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */ 384 struct ide_settings_s *settings;/* /proc/ide/ drive settings */ 385#endif 386 struct hwif_s *hwif; /* actually (ide_hwif_t *) */ 387 388 unsigned long sleep; /* sleep until this time */ 389 unsigned long service_start; /* time we started last request */ 390 unsigned long service_time; /* service time of last request */ 391 unsigned long timeout; /* max time to wait for irq */ 392 393 special_t special; /* special action flags */ 394 select_t select; /* basic drive/head select reg value */ 395 396 u8 keep_settings; /* restore settings after drive reset */ 397 u8 using_dma; /* disk is using dma for read/write */ 398 u8 retry_pio; /* retrying dma capable host in pio */ 399 u8 state; /* retry state */ 400 u8 waiting_for_dma; /* dma currently in progress */ 401 u8 unmask; /* okay to unmask other irqs */ 402 u8 noflush; /* don't attempt flushes */ 403 u8 dsc_overlap; /* DSC overlap */ 404 u8 nice1; /* give potential excess bandwidth */ 405 406 unsigned present : 1; /* drive is physically present */ 407 unsigned dead : 1; /* device ejected hint */ 408 unsigned id_read : 1; /* 1=id read from disk 0 = synthetic */ 409 unsigned noprobe : 1; /* from: hdx=noprobe */ 410 unsigned removable : 1; /* 1 if need to do check_media_change */ 411 unsigned attach : 1; /* needed for removable devices */ 412 unsigned forced_geom : 1; /* 1 if hdx=c,h,s was given at boot */ 413 unsigned no_unmask : 1; /* disallow setting unmask bit */ 414 unsigned no_io_32bit : 1; /* disallow enabling 32bit I/O */ 415 unsigned atapi_overlap : 1; /* ATAPI overlap (not supported) */ 416 unsigned doorlocking : 1; /* for removable only: door lock/unlock works */ 417 unsigned nodma : 1; /* disallow DMA */ 418 unsigned remap_0_to_1 : 1; /* 0=noremap, 1=remap 0->1 (for EZDrive) */ 419 unsigned blocked : 1; /* 1=powermanagment told us not to do anything, so sleep nicely */ 420 unsigned scsi : 1; /* 0=default, 1=ide-scsi emulation */ 421 unsigned sleeping : 1; /* 1=sleeping & sleep field valid */ 422 unsigned post_reset : 1; 423 unsigned udma33_warned : 1; 424 425 u8 addressing; /* 0=28-bit, 1=48-bit, 2=48-bit doing 28-bit */ 426 u8 quirk_list; /* considered quirky, set for a specific host */ 427 u8 init_speed; /* transfer rate set at boot */ 428 u8 current_speed; /* current transfer rate set */ 429 u8 desired_speed; /* desired transfer rate set */ 430 u8 dn; /* now wide spread use */ 431 u8 wcache; /* status of write cache */ 432 u8 acoustic; /* acoustic management */ 433 u8 media; /* disk, cdrom, tape, floppy, ... */ 434 u8 ready_stat; /* min status value for drive ready */ 435 u8 mult_count; /* current multiple sector setting */ 436 u8 mult_req; /* requested multiple sector setting */ 437 u8 tune_req; /* requested drive tuning setting */ 438 u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */ 439 u8 bad_wstat; /* used for ignoring WRERR_STAT */ 440 u8 nowerr; /* used for ignoring WRERR_STAT */ 441 u8 sect0; /* offset of first sector for DM6:DDO */ 442 u8 head; /* "real" number of heads */ 443 u8 sect; /* "real" sectors per track */ 444 u8 bios_head; /* BIOS/fdisk/LILO number of heads */ 445 u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */ 446 447 unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */ 448 unsigned int cyl; /* "real" number of cyls */ 449 unsigned int drive_data; /* used by set_pio_mode/selectproc */ 450 unsigned int failures; /* current failure count */ 451 unsigned int max_failures; /* maximum allowed failure count */ 452 u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */ 453 454 u64 capacity64; /* total number of sectors */ 455 456 int lun; /* logical unit */ 457 int crc_count; /* crc counter to reduce drive speed */ 458#ifdef CONFIG_BLK_DEV_IDEACPI 459 struct ide_acpi_drive_link *acpidata; 460#endif 461 struct list_head list; 462 struct device gendev; 463 struct completion gendev_rel_comp; /* to deal with device release() */ 464 465 /* callback for packet commands */ 466 void (*pc_callback)(struct ide_drive_s *); 467 468 unsigned long atapi_flags; 469}; 470 471typedef struct ide_drive_s ide_drive_t; 472 473#define to_ide_device(dev)container_of(dev, ide_drive_t, gendev) 474 475#define IDE_CHIPSET_PCI_MASK \ 476 ((1<<ide_pci)|(1<<ide_cmd646)|(1<<ide_ali14xx)) 477#define IDE_CHIPSET_IS_PCI(c) ((IDE_CHIPSET_PCI_MASK >> (c)) & 1) 478 479struct ide_task_s; 480struct ide_port_info; 481 482struct ide_tp_ops { 483 void (*exec_command)(struct hwif_s *, u8); 484 u8 (*read_status)(struct hwif_s *); 485 u8 (*read_altstatus)(struct hwif_s *); 486 u8 (*read_sff_dma_status)(struct hwif_s *); 487 488 void (*set_irq)(struct hwif_s *, int); 489 490 void (*tf_load)(ide_drive_t *, struct ide_task_s *); 491 void (*tf_read)(ide_drive_t *, struct ide_task_s *); 492 493 void (*input_data)(ide_drive_t *, struct request *, void *, 494 unsigned int); 495 void (*output_data)(ide_drive_t *, struct request *, void *, 496 unsigned int); 497}; 498 499extern const struct ide_tp_ops default_tp_ops; 500 501/** 502 * struct ide_port_ops - IDE port operations 503 * 504 * @init_dev: host specific initialization of a device 505 * @set_pio_mode: routine to program host for PIO mode 506 * @set_dma_mode: routine to program host for DMA mode 507 * @selectproc: tweaks hardware to select drive 508 * @reset_poll: chipset polling based on hba specifics 509 * @pre_reset: chipset specific changes to default for device-hba resets 510 * @resetproc: routine to reset controller after a disk reset 511 * @maskproc: special host masking for drive selection 512 * @quirkproc: check host's drive quirk list 513 * 514 * @mdma_filter: filter MDMA modes 515 * @udma_filter: filter UDMA modes 516 * 517 * @cable_detect: detect cable type 518 */ 519struct ide_port_ops { 520 void (*init_dev)(ide_drive_t *); 521 void (*set_pio_mode)(ide_drive_t *, const u8); 522 void (*set_dma_mode)(ide_drive_t *, const u8); 523 void (*selectproc)(ide_drive_t *); 524 int (*reset_poll)(ide_drive_t *); 525 void (*pre_reset)(ide_drive_t *); 526 void (*resetproc)(ide_drive_t *); 527 void (*maskproc)(ide_drive_t *, int); 528 void (*quirkproc)(ide_drive_t *); 529 530 u8 (*mdma_filter)(ide_drive_t *); 531 u8 (*udma_filter)(ide_drive_t *); 532 533 u8 (*cable_detect)(struct hwif_s *); 534}; 535 536struct ide_dma_ops { 537 void (*dma_host_set)(struct ide_drive_s *, int); 538 int (*dma_setup)(struct ide_drive_s *); 539 void (*dma_exec_cmd)(struct ide_drive_s *, u8); 540 void (*dma_start)(struct ide_drive_s *); 541 int (*dma_end)(struct ide_drive_s *); 542 int (*dma_test_irq)(struct ide_drive_s *); 543 void (*dma_lost_irq)(struct ide_drive_s *); 544 void (*dma_timeout)(struct ide_drive_s *); 545}; 546 547struct ide_host; 548 549typedef struct hwif_s { 550 struct hwif_s *next; /* for linked-list in ide_hwgroup_t */ 551 struct hwif_s *mate; /* other hwif from same PCI chip */ 552 struct hwgroup_s *hwgroup; /* actually (ide_hwgroup_t *) */ 553 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */ 554 555 struct ide_host *host; 556 557 char name[6]; /* name of interface, eg. "ide0" */ 558 559 struct ide_io_ports io_ports; 560 561 unsigned long sata_scr[SATA_NR_PORTS]; 562 563 ide_drive_t drives[MAX_DRIVES]; /* drive info */ 564 565 u8 major; /* our major number */ 566 u8 index; /* 0 for ide0; 1 for ide1; ... */ 567 u8 channel; /* for dual-port chips: 0=primary, 1=secondary */ 568 u8 bus_state; /* power state of the IDE bus */ 569 570 u32 host_flags; 571 572 u8 pio_mask; 573 574 u8 ultra_mask; 575 u8 mwdma_mask; 576 u8 swdma_mask; 577 578 u8 cbl; /* cable type */ 579 580 hwif_chipset_t chipset; /* sub-module for tuning.. */ 581 582 struct device *dev; 583 584 ide_ack_intr_t *ack_intr; 585 586 void (*rw_disk)(ide_drive_t *, struct request *); 587 588 const struct ide_tp_ops *tp_ops; 589 const struct ide_port_ops *port_ops; 590 const struct ide_dma_ops *dma_ops; 591 592 void (*ide_dma_clear_irq)(ide_drive_t *drive); 593 594 /* dma physical region descriptor table (cpu view) */ 595 unsigned int *dmatable_cpu; 596 /* dma physical region descriptor table (dma view) */ 597 dma_addr_t dmatable_dma; 598 /* Scatter-gather list used to build the above */ 599 struct scatterlist *sg_table; 600 int sg_max_nents; /* Maximum number of entries in it */ 601 int sg_nents; /* Current number of entries in it */ 602 int sg_dma_direction; /* dma transfer direction */ 603 604 /* data phase of the active command (currently only valid for PIO/DMA) */ 605 int data_phase; 606 607 unsigned int nsect; 608 unsigned int nleft; 609 struct scatterlist *cursg; 610 unsigned int cursg_ofs; 611 612 int rqsize; /* max sectors per request */ 613 int irq; /* our irq number */ 614 615 unsigned long dma_base; /* base addr for dma ports */ 616 617 unsigned long config_data; /* for use by chipset-specific code */ 618 unsigned long select_data; /* for use by chipset-specific code */ 619 620 unsigned long extra_base; /* extra addr for dma ports */ 621 unsigned extra_ports; /* number of extra dma ports */ 622 623 unsigned present : 1; /* this interface exists */ 624 unsigned serialized : 1; /* serialized all channel operation */ 625 unsigned sharing_irq: 1; /* 1 = sharing irq with another hwif */ 626 unsigned sg_mapped : 1; /* sg_table and sg_nents are ready */ 627 628 struct device gendev; 629 struct device *portdev; 630 631 struct completion gendev_rel_comp; /* To deal with device release() */ 632 633 void *hwif_data; /* extra hwif data */ 634 635 unsigned dma; 636 637#ifdef CONFIG_BLK_DEV_IDEACPI 638 struct ide_acpi_hwif_link *acpidata; 639#endif 640} ____cacheline_internodealigned_in_smp ide_hwif_t; 641 642struct ide_host { 643 ide_hwif_t *ports[MAX_HWIFS]; 644 unsigned int n_ports; 645 struct device *dev[2]; 646 unsigned long host_flags; 647 void *host_priv; 648}; 649 650/* 651 * internal ide interrupt handler type 652 */ 653typedef ide_startstop_t (ide_handler_t)(ide_drive_t *); 654typedef int (ide_expiry_t)(ide_drive_t *); 655 656/* used by ide-cd, ide-floppy, etc. */ 657typedef void (xfer_func_t)(ide_drive_t *, struct request *rq, void *, unsigned); 658 659typedef struct hwgroup_s { 660 /* irq handler, if active */ 661 ide_startstop_t (*handler)(ide_drive_t *); 662 663 /* BOOL: protects all fields below */ 664 volatile int busy; 665 /* BOOL: wake us up on timer expiry */ 666 unsigned int sleeping : 1; 667 /* BOOL: polling active & poll_timeout field valid */ 668 unsigned int polling : 1; 669 670 /* current drive */ 671 ide_drive_t *drive; 672 /* ptr to current hwif in linked-list */ 673 ide_hwif_t *hwif; 674 675 /* current request */ 676 struct request *rq; 677 678 /* failsafe timer */ 679 struct timer_list timer; 680 /* timeout value during long polls */ 681 unsigned long poll_timeout; 682 /* queried upon timeouts */ 683 int (*expiry)(ide_drive_t *); 684 685 int req_gen; 686 int req_gen_timer; 687} ide_hwgroup_t; 688 689typedef struct ide_driver_s ide_driver_t; 690 691extern struct mutex ide_setting_mtx; 692 693int set_io_32bit(ide_drive_t *, int); 694int set_pio_mode(ide_drive_t *, int); 695int set_using_dma(ide_drive_t *, int); 696 697/* ATAPI packet command flags */ 698enum { 699 /* set when an error is considered normal - no retry (ide-tape) */ 700 PC_FLAG_ABORT = (1 << 0), 701 PC_FLAG_SUPPRESS_ERROR = (1 << 1), 702 PC_FLAG_WAIT_FOR_DSC = (1 << 2), 703 PC_FLAG_DMA_OK = (1 << 3), 704 PC_FLAG_DMA_IN_PROGRESS = (1 << 4), 705 PC_FLAG_DMA_ERROR = (1 << 5), 706 PC_FLAG_WRITING = (1 << 6), 707 /* command timed out */ 708 PC_FLAG_TIMEDOUT = (1 << 7), 709}; 710 711struct ide_atapi_pc { 712 /* actual packet bytes */ 713 u8 c[12]; 714 /* incremented on each retry */ 715 int retries; 716 int error; 717 718 /* bytes to transfer */ 719 int req_xfer; 720 /* bytes actually transferred */ 721 int xferred; 722 723 /* data buffer */ 724 u8 *buf; 725 /* current buffer position */ 726 u8 *cur_pos; 727 int buf_size; 728 /* missing/available data on the current buffer */ 729 int b_count; 730 731 /* the corresponding request */ 732 struct request *rq; 733 734 unsigned long flags; 735 736 /* 737 * those are more or less driver-specific and some of them are subject 738 * to change/removal later. 739 */ 740 u8 pc_buf[256]; 741 742 /* idetape only */ 743 struct idetape_bh *bh; 744 char *b_data; 745 746 /* idescsi only for now */ 747 struct scatterlist *sg; 748 unsigned int sg_cnt; 749 750 struct scsi_cmnd *scsi_cmd; 751 void (*done) (struct scsi_cmnd *); 752 753 unsigned long timeout; 754}; 755 756#ifdef CONFIG_IDE_PROC_FS 757/* 758 * configurable drive settings 759 */ 760 761#define TYPE_INT 0 762#define TYPE_BYTE 1 763#define TYPE_SHORT 2 764 765#define SETTING_READ (1 << 0) 766#define SETTING_WRITE (1 << 1) 767#define SETTING_RW (SETTING_READ | SETTING_WRITE) 768 769typedef int (ide_procset_t)(ide_drive_t *, int); 770typedef struct ide_settings_s { 771 char *name; 772 int rw; 773 int data_type; 774 int min; 775 int max; 776 int mul_factor; 777 int div_factor; 778 void *data; 779 ide_procset_t *set; 780 int auto_remove; 781 struct ide_settings_s *next; 782} ide_settings_t; 783 784int ide_add_setting(ide_drive_t *, const char *, int, int, int, int, int, int, void *, ide_procset_t *set); 785 786/* 787 * /proc/ide interface 788 */ 789typedef struct { 790 const char *name; 791 mode_t mode; 792 read_proc_t *read_proc; 793 write_proc_t *write_proc; 794} ide_proc_entry_t; 795 796void proc_ide_create(void); 797void proc_ide_destroy(void); 798void ide_proc_register_port(ide_hwif_t *); 799void ide_proc_port_register_devices(ide_hwif_t *); 800void ide_proc_unregister_device(ide_drive_t *); 801void ide_proc_unregister_port(ide_hwif_t *); 802void ide_proc_register_driver(ide_drive_t *, ide_driver_t *); 803void ide_proc_unregister_driver(ide_drive_t *, ide_driver_t *); 804 805void ide_add_generic_settings(ide_drive_t *); 806 807read_proc_t proc_ide_read_capacity; 808read_proc_t proc_ide_read_geometry; 809 810/* 811 * Standard exit stuff: 812 */ 813#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \ 814{ \ 815 len -= off; \ 816 if (len < count) { \ 817 *eof = 1; \ 818 if (len <= 0) \ 819 return 0; \ 820 } else \ 821 len = count; \ 822 *start = page + off; \ 823 return len; \ 824} 825#else 826static inline void proc_ide_create(void) { ; } 827static inline void proc_ide_destroy(void) { ; } 828static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; } 829static inline void ide_proc_port_register_devices(ide_hwif_t *hwif) { ; } 830static inline void ide_proc_unregister_device(ide_drive_t *drive) { ; } 831static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; } 832static inline void ide_proc_register_driver(ide_drive_t *drive, ide_driver_t *driver) { ; } 833static inline void ide_proc_unregister_driver(ide_drive_t *drive, ide_driver_t *driver) { ; } 834static inline void ide_add_generic_settings(ide_drive_t *drive) { ; } 835#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0; 836#endif 837 838/* 839 * Power Management step value (rq->pm->pm_step). 840 * 841 * The step value starts at 0 (ide_pm_state_start_suspend) for a 842 * suspend operation or 1000 (ide_pm_state_start_resume) for a 843 * resume operation. 844 * 845 * For each step, the core calls the subdriver start_power_step() first. 846 * This can return: 847 * - ide_stopped : In this case, the core calls us back again unless 848 * step have been set to ide_power_state_completed. 849 * - ide_started : In this case, the channel is left busy until an 850 * async event (interrupt) occurs. 851 * Typically, start_power_step() will issue a taskfile request with 852 * do_rw_taskfile(). 853 * 854 * Upon reception of the interrupt, the core will call complete_power_step() 855 * with the error code if any. This routine should update the step value 856 * and return. It should not start a new request. The core will call 857 * start_power_step for the new step value, unless step have been set to 858 * ide_power_state_completed. 859 * 860 * Subdrivers are expected to define their own additional power 861 * steps from 1..999 for suspend and from 1001..1999 for resume, 862 * other values are reserved for future use. 863 */ 864 865enum { 866 ide_pm_state_completed = -1, 867 ide_pm_state_start_suspend = 0, 868 ide_pm_state_start_resume = 1000, 869}; 870 871/* 872 * Subdrivers support. 873 * 874 * The gendriver.owner field should be set to the module owner of this driver. 875 * The gendriver.name field should be set to the name of this driver 876 */ 877struct ide_driver_s { 878 const char *version; 879 u8 media; 880 unsigned supports_dsc_overlap : 1; 881 ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t); 882 int (*end_request)(ide_drive_t *, int, int); 883 ide_startstop_t (*error)(ide_drive_t *, struct request *rq, u8, u8); 884 struct device_driver gen_driver; 885 int (*probe)(ide_drive_t *); 886 void (*remove)(ide_drive_t *); 887 void (*resume)(ide_drive_t *); 888 void (*shutdown)(ide_drive_t *); 889#ifdef CONFIG_IDE_PROC_FS 890 ide_proc_entry_t *proc; 891#endif 892}; 893 894#define to_ide_driver(drv) container_of(drv, ide_driver_t, gen_driver) 895 896int ide_device_get(ide_drive_t *); 897void ide_device_put(ide_drive_t *); 898 899int generic_ide_ioctl(ide_drive_t *, struct file *, struct block_device *, unsigned, unsigned long); 900 901extern int ide_vlb_clk; 902extern int ide_pci_clk; 903 904extern int ide_end_request (ide_drive_t *drive, int uptodate, int nrsecs); 905int ide_end_dequeued_request(ide_drive_t *drive, struct request *rq, 906 int uptodate, int nr_sectors); 907 908extern void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry); 909 910void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int, 911 ide_expiry_t *); 912 913void ide_execute_pkt_cmd(ide_drive_t *); 914 915void ide_pad_transfer(ide_drive_t *, int, int); 916 917ide_startstop_t __ide_error(ide_drive_t *, struct request *, u8, u8); 918 919ide_startstop_t ide_error (ide_drive_t *drive, const char *msg, byte stat); 920 921extern void ide_fix_driveid(struct hd_driveid *); 922 923extern void ide_fixstring(u8 *, const int, const int); 924 925int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long); 926 927extern ide_startstop_t ide_do_reset (ide_drive_t *); 928 929extern void ide_do_drive_cmd(ide_drive_t *, struct request *); 930 931extern void ide_end_drive_cmd(ide_drive_t *, u8, u8); 932 933enum { 934 IDE_TFLAG_LBA48 = (1 << 0), 935 IDE_TFLAG_FLAGGED = (1 << 2), 936 IDE_TFLAG_OUT_DATA = (1 << 3), 937 IDE_TFLAG_OUT_HOB_FEATURE = (1 << 4), 938 IDE_TFLAG_OUT_HOB_NSECT = (1 << 5), 939 IDE_TFLAG_OUT_HOB_LBAL = (1 << 6), 940 IDE_TFLAG_OUT_HOB_LBAM = (1 << 7), 941 IDE_TFLAG_OUT_HOB_LBAH = (1 << 8), 942 IDE_TFLAG_OUT_HOB = IDE_TFLAG_OUT_HOB_FEATURE | 943 IDE_TFLAG_OUT_HOB_NSECT | 944 IDE_TFLAG_OUT_HOB_LBAL | 945 IDE_TFLAG_OUT_HOB_LBAM | 946 IDE_TFLAG_OUT_HOB_LBAH, 947 IDE_TFLAG_OUT_FEATURE = (1 << 9), 948 IDE_TFLAG_OUT_NSECT = (1 << 10), 949 IDE_TFLAG_OUT_LBAL = (1 << 11), 950 IDE_TFLAG_OUT_LBAM = (1 << 12), 951 IDE_TFLAG_OUT_LBAH = (1 << 13), 952 IDE_TFLAG_OUT_TF = IDE_TFLAG_OUT_FEATURE | 953 IDE_TFLAG_OUT_NSECT | 954 IDE_TFLAG_OUT_LBAL | 955 IDE_TFLAG_OUT_LBAM | 956 IDE_TFLAG_OUT_LBAH, 957 IDE_TFLAG_OUT_DEVICE = (1 << 14), 958 IDE_TFLAG_WRITE = (1 << 15), 959 IDE_TFLAG_FLAGGED_SET_IN_FLAGS = (1 << 16), 960 IDE_TFLAG_IN_DATA = (1 << 17), 961 IDE_TFLAG_CUSTOM_HANDLER = (1 << 18), 962 IDE_TFLAG_DMA_PIO_FALLBACK = (1 << 19), 963 IDE_TFLAG_IN_HOB_FEATURE = (1 << 20), 964 IDE_TFLAG_IN_HOB_NSECT = (1 << 21), 965 IDE_TFLAG_IN_HOB_LBAL = (1 << 22), 966 IDE_TFLAG_IN_HOB_LBAM = (1 << 23), 967 IDE_TFLAG_IN_HOB_LBAH = (1 << 24), 968 IDE_TFLAG_IN_HOB_LBA = IDE_TFLAG_IN_HOB_LBAL | 969 IDE_TFLAG_IN_HOB_LBAM | 970 IDE_TFLAG_IN_HOB_LBAH, 971 IDE_TFLAG_IN_HOB = IDE_TFLAG_IN_HOB_FEATURE | 972 IDE_TFLAG_IN_HOB_NSECT | 973 IDE_TFLAG_IN_HOB_LBA, 974 IDE_TFLAG_IN_FEATURE = (1 << 1), 975 IDE_TFLAG_IN_NSECT = (1 << 25), 976 IDE_TFLAG_IN_LBAL = (1 << 26), 977 IDE_TFLAG_IN_LBAM = (1 << 27), 978 IDE_TFLAG_IN_LBAH = (1 << 28), 979 IDE_TFLAG_IN_LBA = IDE_TFLAG_IN_LBAL | 980 IDE_TFLAG_IN_LBAM | 981 IDE_TFLAG_IN_LBAH, 982 IDE_TFLAG_IN_TF = IDE_TFLAG_IN_NSECT | 983 IDE_TFLAG_IN_LBA, 984 IDE_TFLAG_IN_DEVICE = (1 << 29), 985 IDE_TFLAG_HOB = IDE_TFLAG_OUT_HOB | 986 IDE_TFLAG_IN_HOB, 987 IDE_TFLAG_TF = IDE_TFLAG_OUT_TF | 988 IDE_TFLAG_IN_TF, 989 IDE_TFLAG_DEVICE = IDE_TFLAG_OUT_DEVICE | 990 IDE_TFLAG_IN_DEVICE, 991 /* force 16-bit I/O operations */ 992 IDE_TFLAG_IO_16BIT = (1 << 30), 993 /* ide_task_t was allocated using kmalloc() */ 994 IDE_TFLAG_DYN = (1 << 31), 995}; 996 997struct ide_taskfile { 998 u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */ 999 1000 u8 hob_feature; /* 1-5: additional data to support LBA48 */ 1001 u8 hob_nsect; 1002 u8 hob_lbal; 1003 u8 hob_lbam; 1004 u8 hob_lbah; 1005 1006 u8 data; /* 6: low data byte (for TASKFILE IOCTL) */ 1007 1008 union { /*  7: */ 1009 u8 error; /* read: error */ 1010 u8 feature; /* write: feature */ 1011 }; 1012 1013 u8 nsect; /* 8: number of sectors */ 1014 u8 lbal; /* 9: LBA low */ 1015 u8 lbam; /* 10: LBA mid */ 1016 u8 lbah; /* 11: LBA high */ 1017 1018 u8 device; /* 12: device select */ 1019 1020 union { /* 13: */ 1021 u8 status; /*  read: status  */ 1022 u8 command; /* write: command */ 1023 }; 1024}; 1025 1026typedef struct ide_task_s { 1027 union { 1028 struct ide_taskfile tf; 1029 u8 tf_array[14]; 1030 }; 1031 u32 tf_flags; 1032 int data_phase; 1033 struct request *rq; /* copy of request */ 1034 void *special; /* valid_t generally */ 1035} ide_task_t; 1036 1037void ide_tf_dump(const char *, struct ide_taskfile *); 1038 1039void ide_exec_command(ide_hwif_t *, u8); 1040u8 ide_read_status(ide_hwif_t *); 1041u8 ide_read_altstatus(ide_hwif_t *); 1042u8 ide_read_sff_dma_status(ide_hwif_t *); 1043 1044void ide_set_irq(ide_hwif_t *, int); 1045 1046void ide_tf_load(ide_drive_t *, ide_task_t *); 1047void ide_tf_read(ide_drive_t *, ide_task_t *); 1048 1049void ide_input_data(ide_drive_t *, struct request *, void *, unsigned int); 1050void ide_output_data(ide_drive_t *, struct request *, void *, unsigned int); 1051 1052extern void SELECT_DRIVE(ide_drive_t *); 1053void SELECT_MASK(ide_drive_t *, int); 1054 1055u8 ide_read_error(ide_drive_t *); 1056void ide_read_bcount_and_ireason(ide_drive_t *, u16 *, u8 *); 1057 1058extern int drive_is_ready(ide_drive_t *); 1059 1060void ide_pktcmd_tf_load(ide_drive_t *, u32, u16, u8); 1061 1062ide_startstop_t ide_pc_intr(ide_drive_t *drive, struct ide_atapi_pc *pc, 1063 ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry, 1064 void (*update_buffers)(ide_drive_t *, struct ide_atapi_pc *), 1065 void (*retry_pc)(ide_drive_t *), void (*dsc_handle)(ide_drive_t *), 1066 void (*io_buffers)(ide_drive_t *, struct ide_atapi_pc *, unsigned int, 1067 int)); 1068ide_startstop_t ide_transfer_pc(ide_drive_t *, struct ide_atapi_pc *, 1069 ide_handler_t *, unsigned int, ide_expiry_t *); 1070ide_startstop_t ide_issue_pc(ide_drive_t *, struct ide_atapi_pc *, 1071 ide_handler_t *, unsigned int, ide_expiry_t *); 1072 1073ide_startstop_t do_rw_taskfile(ide_drive_t *, ide_task_t *); 1074 1075void task_end_request(ide_drive_t *, struct request *, u8); 1076 1077int ide_raw_taskfile(ide_drive_t *, ide_task_t *, u8 *, u16); 1078int ide_no_data_taskfile(ide_drive_t *, ide_task_t *); 1079 1080int ide_taskfile_ioctl(ide_drive_t *, unsigned int, unsigned long); 1081int ide_cmd_ioctl(ide_drive_t *, unsigned int, unsigned long); 1082int ide_task_ioctl(ide_drive_t *, unsigned int, unsigned long); 1083 1084extern int ide_driveid_update(ide_drive_t *); 1085extern int ide_config_drive_speed(ide_drive_t *, u8); 1086extern u8 eighty_ninty_three (ide_drive_t *); 1087extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *); 1088 1089extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout); 1090 1091extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout); 1092 1093extern int ide_spin_wait_hwgroup(ide_drive_t *); 1094extern void ide_timer_expiry(unsigned long); 1095extern irqreturn_t ide_intr(int irq, void *dev_id); 1096extern void do_ide_request(struct request_queue *); 1097 1098void ide_init_disk(struct gendisk *, ide_drive_t *); 1099 1100#ifdef CONFIG_IDEPCI_PCIBUS_ORDER 1101extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name); 1102#define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME) 1103#else 1104#define ide_pci_register_driver(d) pci_register_driver(d) 1105#endif 1106 1107void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, int, 1108 hw_regs_t *, hw_regs_t **); 1109void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *); 1110 1111#ifdef CONFIG_BLK_DEV_IDEDMA_PCI 1112int ide_pci_set_master(struct pci_dev *, const char *); 1113unsigned long ide_pci_dma_base(ide_hwif_t *, const struct ide_port_info *); 1114extern const struct ide_dma_ops sff_dma_ops; 1115int ide_pci_check_simplex(ide_hwif_t *, const struct ide_port_info *); 1116int ide_hwif_setup_dma(ide_hwif_t *, const struct ide_port_info *); 1117#else 1118static inline int ide_hwif_setup_dma(ide_hwif_t *hwif, 1119 const struct ide_port_info *d) 1120{ 1121 return -EINVAL; 1122} 1123#endif 1124 1125typedef struct ide_pci_enablebit_s { 1126 u8 reg; /* byte pci reg holding the enable-bit */ 1127 u8 mask; /* mask to isolate the enable-bit */ 1128 u8 val; /* value of masked reg when "enabled" */ 1129} ide_pci_enablebit_t; 1130 1131enum { 1132 /* Uses ISA control ports not PCI ones. */ 1133 IDE_HFLAG_ISA_PORTS = (1 << 0), 1134 /* single port device */ 1135 IDE_HFLAG_SINGLE = (1 << 1), 1136 /* don't use legacy PIO blacklist */ 1137 IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2), 1138 /* set for the second port of QD65xx */ 1139 IDE_HFLAG_QD_2ND_PORT = (1 << 3), 1140 /* use PIO8/9 for prefetch off/on */ 1141 IDE_HFLAG_ABUSE_PREFETCH = (1 << 4), 1142 /* use PIO6/7 for fast-devsel off/on */ 1143 IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5), 1144 /* use 100-102 and 200-202 PIO values to set DMA modes */ 1145 IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6), 1146 /* 1147 * keep DMA setting when programming PIO mode, may be used only 1148 * for hosts which have separate PIO and DMA timings (ie. PMAC) 1149 */ 1150 IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7), 1151 /* program host for the transfer mode after programming device */ 1152 IDE_HFLAG_POST_SET_MODE = (1 << 8), 1153 /* don't program host/device for the transfer mode ("smart" hosts) */ 1154 IDE_HFLAG_NO_SET_MODE = (1 << 9), 1155 /* trust BIOS for programming chipset/device for DMA */ 1156 IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10), 1157 /* host is CS5510/CS5520 */ 1158 IDE_HFLAG_CS5520 = (1 << 11), 1159 /* ATAPI DMA is unsupported */ 1160 IDE_HFLAG_NO_ATAPI_DMA = (1 << 12), 1161 /* set if host is a "non-bootable" controller */ 1162 IDE_HFLAG_NON_BOOTABLE = (1 << 13), 1163 /* host doesn't support DMA */ 1164 IDE_HFLAG_NO_DMA = (1 << 14), 1165 /* check if host is PCI IDE device before allowing DMA */ 1166 IDE_HFLAG_NO_AUTODMA = (1 << 15), 1167 /* host uses MMIO */ 1168 IDE_HFLAG_MMIO = (1 << 16), 1169 /* no LBA48 */ 1170 IDE_HFLAG_NO_LBA48 = (1 << 17), 1171 /* no LBA48 DMA */ 1172 IDE_HFLAG_NO_LBA48_DMA = (1 << 18), 1173 /* data FIFO is cleared by an error */ 1174 IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19), 1175 /* serialize ports */ 1176 IDE_HFLAG_SERIALIZE = (1 << 20), 1177 /* use legacy IRQs */ 1178 IDE_HFLAG_LEGACY_IRQS = (1 << 21), 1179 /* force use of legacy IRQs */ 1180 IDE_HFLAG_FORCE_LEGACY_IRQS = (1 << 22), 1181 /* limit LBA48 requests to 256 sectors */ 1182 IDE_HFLAG_RQSIZE_256 = (1 << 23), 1183 /* use 32-bit I/O ops */ 1184 IDE_HFLAG_IO_32BIT = (1 << 24), 1185 /* unmask IRQs */ 1186 IDE_HFLAG_UNMASK_IRQS = (1 << 25), 1187 /* serialize ports if DMA is possible (for sl82c105) */ 1188 IDE_HFLAG_SERIALIZE_DMA = (1 << 27), 1189 /* force host out of "simplex" mode */ 1190 IDE_HFLAG_CLEAR_SIMPLEX = (1 << 28), 1191 /* DSC overlap is unsupported */ 1192 IDE_HFLAG_NO_DSC = (1 << 29), 1193 /* never use 32-bit I/O ops */ 1194 IDE_HFLAG_NO_IO_32BIT = (1 << 30), 1195 /* never unmask IRQs */ 1196 IDE_HFLAG_NO_UNMASK_IRQS = (1 << 31), 1197}; 1198 1199#ifdef CONFIG_BLK_DEV_OFFBOARD 1200# define IDE_HFLAG_OFF_BOARD 0 1201#else 1202# define IDE_HFLAG_OFF_BOARD IDE_HFLAG_NON_BOOTABLE 1203#endif 1204 1205struct ide_port_info { 1206 char *name; 1207 unsigned int (*init_chipset)(struct pci_dev *); 1208 void (*init_iops)(ide_hwif_t *); 1209 void (*init_hwif)(ide_hwif_t *); 1210 int (*init_dma)(ide_hwif_t *, 1211 const struct ide_port_info *); 1212 1213 const struct ide_tp_ops *tp_ops; 1214 const struct ide_port_ops *port_ops; 1215 const struct ide_dma_ops *dma_ops; 1216 1217 ide_pci_enablebit_t enablebits[2]; 1218 hwif_chipset_t chipset; 1219 u32 host_flags; 1220 u8 pio_mask; 1221 u8 swdma_mask; 1222 u8 mwdma_mask; 1223 u8 udma_mask; 1224}; 1225 1226int ide_pci_init_one(struct pci_dev *, const struct ide_port_info *, void *); 1227int ide_pci_init_two(struct pci_dev *, struct pci_dev *, 1228 const struct ide_port_info *, void *); 1229void ide_pci_remove(struct pci_dev *); 1230 1231void ide_map_sg(ide_drive_t *, struct request *); 1232void ide_init_sg_cmd(ide_drive_t *, struct request *); 1233 1234#define BAD_DMA_DRIVE 0 1235#define GOOD_DMA_DRIVE 1 1236 1237struct drive_list_entry { 1238 const char *id_model; 1239 const char *id_firmware; 1240}; 1241 1242int ide_in_drive_list(struct hd_driveid *, const struct drive_list_entry *); 1243 1244#ifdef CONFIG_BLK_DEV_IDEDMA 1245int __ide_dma_bad_drive(ide_drive_t *); 1246int ide_id_dma_bug(ide_drive_t *); 1247 1248u8 ide_find_dma_mode(ide_drive_t *, u8); 1249 1250static inline u8 ide_max_dma_mode(ide_drive_t *drive) 1251{ 1252 return ide_find_dma_mode(drive, XFER_UDMA_6); 1253} 1254 1255void ide_dma_off_quietly(ide_drive_t *); 1256void ide_dma_off(ide_drive_t *); 1257void ide_dma_on(ide_drive_t *); 1258int ide_set_dma(ide_drive_t *); 1259void ide_check_dma_crc(ide_drive_t *); 1260ide_startstop_t ide_dma_intr(ide_drive_t *); 1261 1262int ide_build_sglist(ide_drive_t *, struct request *); 1263void ide_destroy_dmatable(ide_drive_t *); 1264 1265#ifdef CONFIG_BLK_DEV_IDEDMA_SFF 1266extern int ide_build_dmatable(ide_drive_t *, struct request *); 1267int ide_allocate_dma_engine(ide_hwif_t *); 1268void ide_release_dma_engine(ide_hwif_t *); 1269 1270void ide_dma_host_set(ide_drive_t *, int); 1271extern int ide_dma_setup(ide_drive_t *); 1272void ide_dma_exec_cmd(ide_drive_t *, u8); 1273extern void ide_dma_start(ide_drive_t *); 1274extern int __ide_dma_end(ide_drive_t *); 1275int ide_dma_test_irq(ide_drive_t *); 1276extern void ide_dma_lost_irq(ide_drive_t *); 1277extern void ide_dma_timeout(ide_drive_t *); 1278#endif /* CONFIG_BLK_DEV_IDEDMA_SFF */ 1279 1280#else 1281static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; } 1282static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; } 1283static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; } 1284static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; } 1285static inline void ide_dma_off(ide_drive_t *drive) { ; } 1286static inline void ide_dma_on(ide_drive_t *drive) { ; } 1287static inline void ide_dma_verbose(ide_drive_t *drive) { ; } 1288static inline int ide_set_dma(ide_drive_t *drive) { return 1; } 1289static inline void ide_check_dma_crc(ide_drive_t *drive) { ; } 1290#endif /* CONFIG_BLK_DEV_IDEDMA */ 1291 1292#ifndef CONFIG_BLK_DEV_IDEDMA_SFF 1293static inline void ide_release_dma_engine(ide_hwif_t *hwif) { ; } 1294#endif 1295 1296#ifdef CONFIG_BLK_DEV_IDEACPI 1297extern int ide_acpi_exec_tfs(ide_drive_t *drive); 1298extern void ide_acpi_get_timing(ide_hwif_t *hwif); 1299extern void ide_acpi_push_timing(ide_hwif_t *hwif); 1300extern void ide_acpi_init(ide_hwif_t *hwif); 1301void ide_acpi_port_init_devices(ide_hwif_t *); 1302extern void ide_acpi_set_state(ide_hwif_t *hwif, int on); 1303#else 1304static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; } 1305static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; } 1306static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; } 1307static inline void ide_acpi_init(ide_hwif_t *hwif) { ; } 1308static inline void ide_acpi_port_init_devices(ide_hwif_t *hwif) { ; } 1309static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {} 1310#endif 1311 1312void ide_remove_port_from_hwgroup(ide_hwif_t *); 1313void ide_unregister(ide_hwif_t *); 1314 1315void ide_register_region(struct gendisk *); 1316void ide_unregister_region(struct gendisk *); 1317 1318void ide_undecoded_slave(ide_drive_t *); 1319 1320void ide_port_apply_params(ide_hwif_t *); 1321 1322struct ide_host *ide_host_alloc_all(const struct ide_port_info *, hw_regs_t **); 1323struct ide_host *ide_host_alloc(const struct ide_port_info *, hw_regs_t **); 1324void ide_host_free(struct ide_host *); 1325int ide_host_register(struct ide_host *, const struct ide_port_info *, 1326 hw_regs_t **); 1327int ide_host_add(const struct ide_port_info *, hw_regs_t **, 1328 struct ide_host **); 1329void ide_host_remove(struct ide_host *); 1330int ide_legacy_device_add(const struct ide_port_info *, unsigned long); 1331void ide_port_unregister_devices(ide_hwif_t *); 1332void ide_port_scan(ide_hwif_t *); 1333 1334static inline void *ide_get_hwifdata (ide_hwif_t * hwif) 1335{ 1336 return hwif->hwif_data; 1337} 1338 1339static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data) 1340{ 1341 hwif->hwif_data = data; 1342} 1343 1344const char *ide_xfer_verbose(u8 mode); 1345extern void ide_toggle_bounce(ide_drive_t *drive, int on); 1346extern int ide_set_xfer_rate(ide_drive_t *drive, u8 rate); 1347 1348static inline int ide_dev_has_iordy(struct hd_driveid *id) 1349{ 1350 return ((id->field_valid & 2) && (id->capability & 8)) ? 1 : 0; 1351} 1352 1353static inline int ide_dev_is_sata(struct hd_driveid *id) 1354{ 1355 /* 1356 * See if word 93 is 0 AND drive is at least ATA-5 compatible 1357 * verifying that word 80 by casting it to a signed type -- 1358 * this trick allows us to filter out the reserved values of 1359 * 0x0000 and 0xffff along with the earlier ATA revisions... 1360 */ 1361 if (id->hw_config == 0 && (short)id->major_rev_num >= 0x0020) 1362 return 1; 1363 return 0; 1364} 1365 1366u64 ide_get_lba_addr(struct ide_taskfile *, int); 1367u8 ide_dump_status(ide_drive_t *, const char *, u8); 1368 1369struct ide_timing { 1370 u8 mode; 1371 u8 setup; /* t1 */ 1372 u16 act8b; /* t2 for 8-bit io */ 1373 u16 rec8b; /* t2i for 8-bit io */ 1374 u16 cyc8b; /* t0 for 8-bit io */ 1375 u16 active; /* t2 or tD */ 1376 u16 recover; /* t2i or tK */ 1377 u16 cycle; /* t0 */ 1378 u16 udma; /* t2CYCTYP/2 */ 1379}; 1380 1381enum { 1382 IDE_TIMING_SETUP = (1 << 0), 1383 IDE_TIMING_ACT8B = (1 << 1), 1384 IDE_TIMING_REC8B = (1 << 2), 1385 IDE_TIMING_CYC8B = (1 << 3), 1386 IDE_TIMING_8BIT = IDE_TIMING_ACT8B | IDE_TIMING_REC8B | 1387 IDE_TIMING_CYC8B, 1388 IDE_TIMING_ACTIVE = (1 << 4), 1389 IDE_TIMING_RECOVER = (1 << 5), 1390 IDE_TIMING_CYCLE = (1 << 6), 1391 IDE_TIMING_UDMA = (1 << 7), 1392 IDE_TIMING_ALL = IDE_TIMING_SETUP | IDE_TIMING_8BIT | 1393 IDE_TIMING_ACTIVE | IDE_TIMING_RECOVER | 1394 IDE_TIMING_CYCLE | IDE_TIMING_UDMA, 1395}; 1396 1397struct ide_timing *ide_timing_find_mode(u8); 1398u16 ide_pio_cycle_time(ide_drive_t *, u8); 1399void ide_timing_merge(struct ide_timing *, struct ide_timing *, 1400 struct ide_timing *, unsigned int); 1401int ide_timing_compute(ide_drive_t *, u8, struct ide_timing *, int, int); 1402 1403int ide_scan_pio_blacklist(char *); 1404 1405u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8); 1406 1407int ide_set_pio_mode(ide_drive_t *, u8); 1408int ide_set_dma_mode(ide_drive_t *, u8); 1409 1410void ide_set_pio(ide_drive_t *, u8); 1411 1412static inline void ide_set_max_pio(ide_drive_t *drive) 1413{ 1414 ide_set_pio(drive, 255); 1415} 1416 1417extern spinlock_t ide_lock; 1418extern struct mutex ide_cfg_mtx; 1419/* 1420 * Structure locking: 1421 * 1422 * ide_cfg_mtx and ide_lock together protect changes to 1423 * ide_hwif_t->{next,hwgroup} 1424 * ide_drive_t->next 1425 * 1426 * ide_hwgroup_t->busy: ide_lock 1427 * ide_hwgroup_t->hwif: ide_lock 1428 * ide_hwif_t->mate: constant, no locking 1429 * ide_drive_t->hwif: constant, no locking 1430 */ 1431 1432#define local_irq_set(flags) do { local_save_flags((flags)); local_irq_enable_in_hardirq(); } while (0) 1433 1434extern struct bus_type ide_bus_type; 1435extern struct class *ide_port_class; 1436 1437/* check if CACHE FLUSH (EXT) command is supported (bits defined in ATA-6) */ 1438#define ide_id_has_flush_cache(id) ((id)->cfs_enable_2 & 0x3000) 1439 1440/* some Maxtor disks have bit 13 defined incorrectly so check bit 10 too */ 1441#define ide_id_has_flush_cache_ext(id) \ 1442 (((id)->cfs_enable_2 & 0x2400) == 0x2400) 1443 1444static inline void ide_dump_identify(u8 *id) 1445{ 1446 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_NONE, 16, 2, id, 512, 0); 1447} 1448 1449static inline int hwif_to_node(ide_hwif_t *hwif) 1450{ 1451 struct pci_dev *dev = to_pci_dev(hwif->dev); 1452 return hwif->dev ? pcibus_to_node(dev->bus) : -1; 1453} 1454 1455static inline ide_drive_t *ide_get_paired_drive(ide_drive_t *drive) 1456{ 1457 ide_hwif_t *hwif = HWIF(drive); 1458 1459 return &hwif->drives[(drive->dn ^ 1) & 1]; 1460} 1461#endif /* _IDE_H */