Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v2.6.26 3242 lines 104 kB view raw
1/* EtherLinkXL.c: A 3Com EtherLink PCI III/XL ethernet driver for linux. */ 2/* 3 Written 1996-1999 by Donald Becker. 4 5 This software may be used and distributed according to the terms 6 of the GNU General Public License, incorporated herein by reference. 7 8 This driver is for the 3Com "Vortex" and "Boomerang" series ethercards. 9 Members of the series include Fast EtherLink 3c590/3c592/3c595/3c597 10 and the EtherLink XL 3c900 and 3c905 cards. 11 12 Problem reports and questions should be directed to 13 vortex@scyld.com 14 15 The author may be reached as becker@scyld.com, or C/O 16 Scyld Computing Corporation 17 410 Severn Ave., Suite 210 18 Annapolis MD 21403 19 20*/ 21 22/* 23 * FIXME: This driver _could_ support MTU changing, but doesn't. See Don's hamachi.c implementation 24 * as well as other drivers 25 * 26 * NOTE: If you make 'vortex_debug' a constant (#define vortex_debug 0) the driver shrinks by 2k 27 * due to dead code elimination. There will be some performance benefits from this due to 28 * elimination of all the tests and reduced cache footprint. 29 */ 30 31 32#define DRV_NAME "3c59x" 33 34 35 36/* A few values that may be tweaked. */ 37/* Keep the ring sizes a power of two for efficiency. */ 38#define TX_RING_SIZE 16 39#define RX_RING_SIZE 32 40#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/ 41 42/* "Knobs" that adjust features and parameters. */ 43/* Set the copy breakpoint for the copy-only-tiny-frames scheme. 44 Setting to > 1512 effectively disables this feature. */ 45#ifndef __arm__ 46static int rx_copybreak = 200; 47#else 48/* ARM systems perform better by disregarding the bus-master 49 transfer capability of these cards. -- rmk */ 50static int rx_copybreak = 1513; 51#endif 52/* Allow setting MTU to a larger size, bypassing the normal ethernet setup. */ 53static const int mtu = 1500; 54/* Maximum events (Rx packets, etc.) to handle at each interrupt. */ 55static int max_interrupt_work = 32; 56/* Tx timeout interval (millisecs) */ 57static int watchdog = 5000; 58 59/* Allow aggregation of Tx interrupts. Saves CPU load at the cost 60 * of possible Tx stalls if the system is blocking interrupts 61 * somewhere else. Undefine this to disable. 62 */ 63#define tx_interrupt_mitigation 1 64 65/* Put out somewhat more debugging messages. (0: no msg, 1 minimal .. 6). */ 66#define vortex_debug debug 67#ifdef VORTEX_DEBUG 68static int vortex_debug = VORTEX_DEBUG; 69#else 70static int vortex_debug = 1; 71#endif 72 73#include <linux/module.h> 74#include <linux/kernel.h> 75#include <linux/string.h> 76#include <linux/timer.h> 77#include <linux/errno.h> 78#include <linux/in.h> 79#include <linux/ioport.h> 80#include <linux/slab.h> 81#include <linux/interrupt.h> 82#include <linux/pci.h> 83#include <linux/mii.h> 84#include <linux/init.h> 85#include <linux/netdevice.h> 86#include <linux/etherdevice.h> 87#include <linux/skbuff.h> 88#include <linux/ethtool.h> 89#include <linux/highmem.h> 90#include <linux/eisa.h> 91#include <linux/bitops.h> 92#include <linux/jiffies.h> 93#include <asm/irq.h> /* For NR_IRQS only. */ 94#include <asm/io.h> 95#include <asm/uaccess.h> 96 97/* Kernel compatibility defines, some common to David Hinds' PCMCIA package. 98 This is only in the support-all-kernels source code. */ 99 100#define RUN_AT(x) (jiffies + (x)) 101 102#include <linux/delay.h> 103 104 105static char version[] __devinitdata = 106DRV_NAME ": Donald Becker and others.\n"; 107 108MODULE_AUTHOR("Donald Becker <becker@scyld.com>"); 109MODULE_DESCRIPTION("3Com 3c59x/3c9xx ethernet driver "); 110MODULE_LICENSE("GPL"); 111 112 113/* Operational parameter that usually are not changed. */ 114 115/* The Vortex size is twice that of the original EtherLinkIII series: the 116 runtime register window, window 1, is now always mapped in. 117 The Boomerang size is twice as large as the Vortex -- it has additional 118 bus master control registers. */ 119#define VORTEX_TOTAL_SIZE 0x20 120#define BOOMERANG_TOTAL_SIZE 0x40 121 122/* Set iff a MII transceiver on any interface requires mdio preamble. 123 This only set with the original DP83840 on older 3c905 boards, so the extra 124 code size of a per-interface flag is not worthwhile. */ 125static char mii_preamble_required; 126 127#define PFX DRV_NAME ": " 128 129 130 131/* 132 Theory of Operation 133 134I. Board Compatibility 135 136This device driver is designed for the 3Com FastEtherLink and FastEtherLink 137XL, 3Com's PCI to 10/100baseT adapters. It also works with the 10Mbs 138versions of the FastEtherLink cards. The supported product IDs are 139 3c590, 3c592, 3c595, 3c597, 3c900, 3c905 140 141The related ISA 3c515 is supported with a separate driver, 3c515.c, included 142with the kernel source or available from 143 cesdis.gsfc.nasa.gov:/pub/linux/drivers/3c515.html 144 145II. Board-specific settings 146 147PCI bus devices are configured by the system at boot time, so no jumpers 148need to be set on the board. The system BIOS should be set to assign the 149PCI INTA signal to an otherwise unused system IRQ line. 150 151The EEPROM settings for media type and forced-full-duplex are observed. 152The EEPROM media type should be left at the default "autoselect" unless using 15310base2 or AUI connections which cannot be reliably detected. 154 155III. Driver operation 156 157The 3c59x series use an interface that's very similar to the previous 3c5x9 158series. The primary interface is two programmed-I/O FIFOs, with an 159alternate single-contiguous-region bus-master transfer (see next). 160 161The 3c900 "Boomerang" series uses a full-bus-master interface with separate 162lists of transmit and receive descriptors, similar to the AMD LANCE/PCnet, 163DEC Tulip and Intel Speedo3. The first chip version retains a compatible 164programmed-I/O interface that has been removed in 'B' and subsequent board 165revisions. 166 167One extension that is advertised in a very large font is that the adapters 168are capable of being bus masters. On the Vortex chip this capability was 169only for a single contiguous region making it far less useful than the full 170bus master capability. There is a significant performance impact of taking 171an extra interrupt or polling for the completion of each transfer, as well 172as difficulty sharing the single transfer engine between the transmit and 173receive threads. Using DMA transfers is a win only with large blocks or 174with the flawed versions of the Intel Orion motherboard PCI controller. 175 176The Boomerang chip's full-bus-master interface is useful, and has the 177currently-unused advantages over other similar chips that queued transmit 178packets may be reordered and receive buffer groups are associated with a 179single frame. 180 181With full-bus-master support, this driver uses a "RX_COPYBREAK" scheme. 182Rather than a fixed intermediate receive buffer, this scheme allocates 183full-sized skbuffs as receive buffers. The value RX_COPYBREAK is used as 184the copying breakpoint: it is chosen to trade-off the memory wasted by 185passing the full-sized skbuff to the queue layer for all frames vs. the 186copying cost of copying a frame to a correctly-sized skbuff. 187 188IIIC. Synchronization 189The driver runs as two independent, single-threaded flows of control. One 190is the send-packet routine, which enforces single-threaded use by the 191dev->tbusy flag. The other thread is the interrupt handler, which is single 192threaded by the hardware and other software. 193 194IV. Notes 195 196Thanks to Cameron Spitzer and Terry Murphy of 3Com for providing development 1973c590, 3c595, and 3c900 boards. 198The name "Vortex" is the internal 3Com project name for the PCI ASIC, and 199the EISA version is called "Demon". According to Terry these names come 200from rides at the local amusement park. 201 202The new chips support both ethernet (1.5K) and FDDI (4.5K) packet sizes! 203This driver only supports ethernet packets because of the skbuff allocation 204limit of 4K. 205*/ 206 207/* This table drives the PCI probe routines. It's mostly boilerplate in all 208 of the drivers, and will likely be provided by some future kernel. 209*/ 210enum pci_flags_bit { 211 PCI_USES_MASTER=4, 212}; 213 214enum { IS_VORTEX=1, IS_BOOMERANG=2, IS_CYCLONE=4, IS_TORNADO=8, 215 EEPROM_8BIT=0x10, /* AKPM: Uses 0x230 as the base bitmaps for EEPROM reads */ 216 HAS_PWR_CTRL=0x20, HAS_MII=0x40, HAS_NWAY=0x80, HAS_CB_FNS=0x100, 217 INVERT_MII_PWR=0x200, INVERT_LED_PWR=0x400, MAX_COLLISION_RESET=0x800, 218 EEPROM_OFFSET=0x1000, HAS_HWCKSM=0x2000, WNO_XCVR_PWR=0x4000, 219 EXTRA_PREAMBLE=0x8000, EEPROM_RESET=0x10000, }; 220 221enum vortex_chips { 222 CH_3C590 = 0, 223 CH_3C592, 224 CH_3C597, 225 CH_3C595_1, 226 CH_3C595_2, 227 228 CH_3C595_3, 229 CH_3C900_1, 230 CH_3C900_2, 231 CH_3C900_3, 232 CH_3C900_4, 233 234 CH_3C900_5, 235 CH_3C900B_FL, 236 CH_3C905_1, 237 CH_3C905_2, 238 CH_3C905B_1, 239 240 CH_3C905B_2, 241 CH_3C905B_FX, 242 CH_3C905C, 243 CH_3C9202, 244 CH_3C980, 245 CH_3C9805, 246 247 CH_3CSOHO100_TX, 248 CH_3C555, 249 CH_3C556, 250 CH_3C556B, 251 CH_3C575, 252 253 CH_3C575_1, 254 CH_3CCFE575, 255 CH_3CCFE575CT, 256 CH_3CCFE656, 257 CH_3CCFEM656, 258 259 CH_3CCFEM656_1, 260 CH_3C450, 261 CH_3C920, 262 CH_3C982A, 263 CH_3C982B, 264 265 CH_905BT4, 266 CH_920B_EMB_WNM, 267}; 268 269 270/* note: this array directly indexed by above enums, and MUST 271 * be kept in sync with both the enums above, and the PCI device 272 * table below 273 */ 274static struct vortex_chip_info { 275 const char *name; 276 int flags; 277 int drv_flags; 278 int io_size; 279} vortex_info_tbl[] __devinitdata = { 280 {"3c590 Vortex 10Mbps", 281 PCI_USES_MASTER, IS_VORTEX, 32, }, 282 {"3c592 EISA 10Mbps Demon/Vortex", /* AKPM: from Don's 3c59x_cb.c 0.49H */ 283 PCI_USES_MASTER, IS_VORTEX, 32, }, 284 {"3c597 EISA Fast Demon/Vortex", /* AKPM: from Don's 3c59x_cb.c 0.49H */ 285 PCI_USES_MASTER, IS_VORTEX, 32, }, 286 {"3c595 Vortex 100baseTx", 287 PCI_USES_MASTER, IS_VORTEX, 32, }, 288 {"3c595 Vortex 100baseT4", 289 PCI_USES_MASTER, IS_VORTEX, 32, }, 290 291 {"3c595 Vortex 100base-MII", 292 PCI_USES_MASTER, IS_VORTEX, 32, }, 293 {"3c900 Boomerang 10baseT", 294 PCI_USES_MASTER, IS_BOOMERANG|EEPROM_RESET, 64, }, 295 {"3c900 Boomerang 10Mbps Combo", 296 PCI_USES_MASTER, IS_BOOMERANG|EEPROM_RESET, 64, }, 297 {"3c900 Cyclone 10Mbps TPO", /* AKPM: from Don's 0.99M */ 298 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, }, 299 {"3c900 Cyclone 10Mbps Combo", 300 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, }, 301 302 {"3c900 Cyclone 10Mbps TPC", /* AKPM: from Don's 0.99M */ 303 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, }, 304 {"3c900B-FL Cyclone 10base-FL", 305 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, }, 306 {"3c905 Boomerang 100baseTx", 307 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_RESET, 64, }, 308 {"3c905 Boomerang 100baseT4", 309 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_RESET, 64, }, 310 {"3c905B Cyclone 100baseTx", 311 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, }, 312 313 {"3c905B Cyclone 10/100/BNC", 314 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM, 128, }, 315 {"3c905B-FX Cyclone 100baseFx", 316 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM, 128, }, 317 {"3c905C Tornado", 318 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, }, 319 {"3c920B-EMB-WNM (ATI Radeon 9100 IGP)", 320 PCI_USES_MASTER, IS_TORNADO|HAS_MII|HAS_HWCKSM, 128, }, 321 {"3c980 Cyclone", 322 PCI_USES_MASTER, IS_CYCLONE|HAS_HWCKSM|EXTRA_PREAMBLE, 128, }, 323 324 {"3c980C Python-T", 325 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM, 128, }, 326 {"3cSOHO100-TX Hurricane", 327 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, }, 328 {"3c555 Laptop Hurricane", 329 PCI_USES_MASTER, IS_CYCLONE|EEPROM_8BIT|HAS_HWCKSM, 128, }, 330 {"3c556 Laptop Tornado", 331 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|EEPROM_8BIT|HAS_CB_FNS|INVERT_MII_PWR| 332 HAS_HWCKSM, 128, }, 333 {"3c556B Laptop Hurricane", 334 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|EEPROM_OFFSET|HAS_CB_FNS|INVERT_MII_PWR| 335 WNO_XCVR_PWR|HAS_HWCKSM, 128, }, 336 337 {"3c575 [Megahertz] 10/100 LAN CardBus", 338 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_8BIT, 128, }, 339 {"3c575 Boomerang CardBus", 340 PCI_USES_MASTER, IS_BOOMERANG|HAS_MII|EEPROM_8BIT, 128, }, 341 {"3CCFE575BT Cyclone CardBus", 342 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT| 343 INVERT_LED_PWR|HAS_HWCKSM, 128, }, 344 {"3CCFE575CT Tornado CardBus", 345 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR| 346 MAX_COLLISION_RESET|HAS_HWCKSM, 128, }, 347 {"3CCFE656 Cyclone CardBus", 348 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR| 349 INVERT_LED_PWR|HAS_HWCKSM, 128, }, 350 351 {"3CCFEM656B Cyclone+Winmodem CardBus", 352 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR| 353 INVERT_LED_PWR|HAS_HWCKSM, 128, }, 354 {"3CXFEM656C Tornado+Winmodem CardBus", /* From pcmcia-cs-3.1.5 */ 355 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_CB_FNS|EEPROM_8BIT|INVERT_MII_PWR| 356 MAX_COLLISION_RESET|HAS_HWCKSM, 128, }, 357 {"3c450 HomePNA Tornado", /* AKPM: from Don's 0.99Q */ 358 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM, 128, }, 359 {"3c920 Tornado", 360 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM, 128, }, 361 {"3c982 Hydra Dual Port A", 362 PCI_USES_MASTER, IS_TORNADO|HAS_HWCKSM|HAS_NWAY, 128, }, 363 364 {"3c982 Hydra Dual Port B", 365 PCI_USES_MASTER, IS_TORNADO|HAS_HWCKSM|HAS_NWAY, 128, }, 366 {"3c905B-T4", 367 PCI_USES_MASTER, IS_CYCLONE|HAS_NWAY|HAS_HWCKSM|EXTRA_PREAMBLE, 128, }, 368 {"3c920B-EMB-WNM Tornado", 369 PCI_USES_MASTER, IS_TORNADO|HAS_NWAY|HAS_HWCKSM, 128, }, 370 371 {NULL,}, /* NULL terminated list. */ 372}; 373 374 375static struct pci_device_id vortex_pci_tbl[] = { 376 { 0x10B7, 0x5900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C590 }, 377 { 0x10B7, 0x5920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C592 }, 378 { 0x10B7, 0x5970, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C597 }, 379 { 0x10B7, 0x5950, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C595_1 }, 380 { 0x10B7, 0x5951, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C595_2 }, 381 382 { 0x10B7, 0x5952, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C595_3 }, 383 { 0x10B7, 0x9000, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_1 }, 384 { 0x10B7, 0x9001, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_2 }, 385 { 0x10B7, 0x9004, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_3 }, 386 { 0x10B7, 0x9005, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_4 }, 387 388 { 0x10B7, 0x9006, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900_5 }, 389 { 0x10B7, 0x900A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C900B_FL }, 390 { 0x10B7, 0x9050, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905_1 }, 391 { 0x10B7, 0x9051, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905_2 }, 392 { 0x10B7, 0x9055, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_1 }, 393 394 { 0x10B7, 0x9058, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_2 }, 395 { 0x10B7, 0x905A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905B_FX }, 396 { 0x10B7, 0x9200, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C905C }, 397 { 0x10B7, 0x9202, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C9202 }, 398 { 0x10B7, 0x9800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C980 }, 399 { 0x10B7, 0x9805, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C9805 }, 400 401 { 0x10B7, 0x7646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CSOHO100_TX }, 402 { 0x10B7, 0x5055, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C555 }, 403 { 0x10B7, 0x6055, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C556 }, 404 { 0x10B7, 0x6056, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C556B }, 405 { 0x10B7, 0x5b57, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C575 }, 406 407 { 0x10B7, 0x5057, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C575_1 }, 408 { 0x10B7, 0x5157, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFE575 }, 409 { 0x10B7, 0x5257, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFE575CT }, 410 { 0x10B7, 0x6560, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFE656 }, 411 { 0x10B7, 0x6562, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFEM656 }, 412 413 { 0x10B7, 0x6564, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3CCFEM656_1 }, 414 { 0x10B7, 0x4500, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C450 }, 415 { 0x10B7, 0x9201, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C920 }, 416 { 0x10B7, 0x1201, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C982A }, 417 { 0x10B7, 0x1202, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_3C982B }, 418 419 { 0x10B7, 0x9056, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_905BT4 }, 420 { 0x10B7, 0x9210, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CH_920B_EMB_WNM }, 421 422 {0,} /* 0 terminated list. */ 423}; 424MODULE_DEVICE_TABLE(pci, vortex_pci_tbl); 425 426 427/* Operational definitions. 428 These are not used by other compilation units and thus are not 429 exported in a ".h" file. 430 431 First the windows. There are eight register windows, with the command 432 and status registers available in each. 433 */ 434#define EL3WINDOW(win_num) iowrite16(SelectWindow + (win_num), ioaddr + EL3_CMD) 435#define EL3_CMD 0x0e 436#define EL3_STATUS 0x0e 437 438/* The top five bits written to EL3_CMD are a command, the lower 439 11 bits are the parameter, if applicable. 440 Note that 11 parameters bits was fine for ethernet, but the new chip 441 can handle FDDI length frames (~4500 octets) and now parameters count 442 32-bit 'Dwords' rather than octets. */ 443 444enum vortex_cmd { 445 TotalReset = 0<<11, SelectWindow = 1<<11, StartCoax = 2<<11, 446 RxDisable = 3<<11, RxEnable = 4<<11, RxReset = 5<<11, 447 UpStall = 6<<11, UpUnstall = (6<<11)+1, 448 DownStall = (6<<11)+2, DownUnstall = (6<<11)+3, 449 RxDiscard = 8<<11, TxEnable = 9<<11, TxDisable = 10<<11, TxReset = 11<<11, 450 FakeIntr = 12<<11, AckIntr = 13<<11, SetIntrEnb = 14<<11, 451 SetStatusEnb = 15<<11, SetRxFilter = 16<<11, SetRxThreshold = 17<<11, 452 SetTxThreshold = 18<<11, SetTxStart = 19<<11, 453 StartDMAUp = 20<<11, StartDMADown = (20<<11)+1, StatsEnable = 21<<11, 454 StatsDisable = 22<<11, StopCoax = 23<<11, SetFilterBit = 25<<11,}; 455 456/* The SetRxFilter command accepts the following classes: */ 457enum RxFilter { 458 RxStation = 1, RxMulticast = 2, RxBroadcast = 4, RxProm = 8 }; 459 460/* Bits in the general status register. */ 461enum vortex_status { 462 IntLatch = 0x0001, HostError = 0x0002, TxComplete = 0x0004, 463 TxAvailable = 0x0008, RxComplete = 0x0010, RxEarly = 0x0020, 464 IntReq = 0x0040, StatsFull = 0x0080, 465 DMADone = 1<<8, DownComplete = 1<<9, UpComplete = 1<<10, 466 DMAInProgress = 1<<11, /* DMA controller is still busy.*/ 467 CmdInProgress = 1<<12, /* EL3_CMD is still busy.*/ 468}; 469 470/* Register window 1 offsets, the window used in normal operation. 471 On the Vortex this window is always mapped at offsets 0x10-0x1f. */ 472enum Window1 { 473 TX_FIFO = 0x10, RX_FIFO = 0x10, RxErrors = 0x14, 474 RxStatus = 0x18, Timer=0x1A, TxStatus = 0x1B, 475 TxFree = 0x1C, /* Remaining free bytes in Tx buffer. */ 476}; 477enum Window0 { 478 Wn0EepromCmd = 10, /* Window 0: EEPROM command register. */ 479 Wn0EepromData = 12, /* Window 0: EEPROM results register. */ 480 IntrStatus=0x0E, /* Valid in all windows. */ 481}; 482enum Win0_EEPROM_bits { 483 EEPROM_Read = 0x80, EEPROM_WRITE = 0x40, EEPROM_ERASE = 0xC0, 484 EEPROM_EWENB = 0x30, /* Enable erasing/writing for 10 msec. */ 485 EEPROM_EWDIS = 0x00, /* Disable EWENB before 10 msec timeout. */ 486}; 487/* EEPROM locations. */ 488enum eeprom_offset { 489 PhysAddr01=0, PhysAddr23=1, PhysAddr45=2, ModelID=3, 490 EtherLink3ID=7, IFXcvrIO=8, IRQLine=9, 491 NodeAddr01=10, NodeAddr23=11, NodeAddr45=12, 492 DriverTune=13, Checksum=15}; 493 494enum Window2 { /* Window 2. */ 495 Wn2_ResetOptions=12, 496}; 497enum Window3 { /* Window 3: MAC/config bits. */ 498 Wn3_Config=0, Wn3_MaxPktSize=4, Wn3_MAC_Ctrl=6, Wn3_Options=8, 499}; 500 501#define BFEXT(value, offset, bitcount) \ 502 ((((unsigned long)(value)) >> (offset)) & ((1 << (bitcount)) - 1)) 503 504#define BFINS(lhs, rhs, offset, bitcount) \ 505 (((lhs) & ~((((1 << (bitcount)) - 1)) << (offset))) | \ 506 (((rhs) & ((1 << (bitcount)) - 1)) << (offset))) 507 508#define RAM_SIZE(v) BFEXT(v, 0, 3) 509#define RAM_WIDTH(v) BFEXT(v, 3, 1) 510#define RAM_SPEED(v) BFEXT(v, 4, 2) 511#define ROM_SIZE(v) BFEXT(v, 6, 2) 512#define RAM_SPLIT(v) BFEXT(v, 16, 2) 513#define XCVR(v) BFEXT(v, 20, 4) 514#define AUTOSELECT(v) BFEXT(v, 24, 1) 515 516enum Window4 { /* Window 4: Xcvr/media bits. */ 517 Wn4_FIFODiag = 4, Wn4_NetDiag = 6, Wn4_PhysicalMgmt=8, Wn4_Media = 10, 518}; 519enum Win4_Media_bits { 520 Media_SQE = 0x0008, /* Enable SQE error counting for AUI. */ 521 Media_10TP = 0x00C0, /* Enable link beat and jabber for 10baseT. */ 522 Media_Lnk = 0x0080, /* Enable just link beat for 100TX/100FX. */ 523 Media_LnkBeat = 0x0800, 524}; 525enum Window7 { /* Window 7: Bus Master control. */ 526 Wn7_MasterAddr = 0, Wn7_VlanEtherType=4, Wn7_MasterLen = 6, 527 Wn7_MasterStatus = 12, 528}; 529/* Boomerang bus master control registers. */ 530enum MasterCtrl { 531 PktStatus = 0x20, DownListPtr = 0x24, FragAddr = 0x28, FragLen = 0x2c, 532 TxFreeThreshold = 0x2f, UpPktStatus = 0x30, UpListPtr = 0x38, 533}; 534 535/* The Rx and Tx descriptor lists. 536 Caution Alpha hackers: these types are 32 bits! Note also the 8 byte 537 alignment contraint on tx_ring[] and rx_ring[]. */ 538#define LAST_FRAG 0x80000000 /* Last Addr/Len pair in descriptor. */ 539#define DN_COMPLETE 0x00010000 /* This packet has been downloaded */ 540struct boom_rx_desc { 541 __le32 next; /* Last entry points to 0. */ 542 __le32 status; 543 __le32 addr; /* Up to 63 addr/len pairs possible. */ 544 __le32 length; /* Set LAST_FRAG to indicate last pair. */ 545}; 546/* Values for the Rx status entry. */ 547enum rx_desc_status { 548 RxDComplete=0x00008000, RxDError=0x4000, 549 /* See boomerang_rx() for actual error bits */ 550 IPChksumErr=1<<25, TCPChksumErr=1<<26, UDPChksumErr=1<<27, 551 IPChksumValid=1<<29, TCPChksumValid=1<<30, UDPChksumValid=1<<31, 552}; 553 554#ifdef MAX_SKB_FRAGS 555#define DO_ZEROCOPY 1 556#else 557#define DO_ZEROCOPY 0 558#endif 559 560struct boom_tx_desc { 561 __le32 next; /* Last entry points to 0. */ 562 __le32 status; /* bits 0:12 length, others see below. */ 563#if DO_ZEROCOPY 564 struct { 565 __le32 addr; 566 __le32 length; 567 } frag[1+MAX_SKB_FRAGS]; 568#else 569 __le32 addr; 570 __le32 length; 571#endif 572}; 573 574/* Values for the Tx status entry. */ 575enum tx_desc_status { 576 CRCDisable=0x2000, TxDComplete=0x8000, 577 AddIPChksum=0x02000000, AddTCPChksum=0x04000000, AddUDPChksum=0x08000000, 578 TxIntrUploaded=0x80000000, /* IRQ when in FIFO, but maybe not sent. */ 579}; 580 581/* Chip features we care about in vp->capabilities, read from the EEPROM. */ 582enum ChipCaps { CapBusMaster=0x20, CapPwrMgmt=0x2000 }; 583 584struct vortex_extra_stats { 585 unsigned long tx_deferred; 586 unsigned long tx_max_collisions; 587 unsigned long tx_multiple_collisions; 588 unsigned long tx_single_collisions; 589 unsigned long rx_bad_ssd; 590}; 591 592struct vortex_private { 593 /* The Rx and Tx rings should be quad-word-aligned. */ 594 struct boom_rx_desc* rx_ring; 595 struct boom_tx_desc* tx_ring; 596 dma_addr_t rx_ring_dma; 597 dma_addr_t tx_ring_dma; 598 /* The addresses of transmit- and receive-in-place skbuffs. */ 599 struct sk_buff* rx_skbuff[RX_RING_SIZE]; 600 struct sk_buff* tx_skbuff[TX_RING_SIZE]; 601 unsigned int cur_rx, cur_tx; /* The next free ring entry */ 602 unsigned int dirty_rx, dirty_tx; /* The ring entries to be free()ed. */ 603 struct vortex_extra_stats xstats; /* NIC-specific extra stats */ 604 struct sk_buff *tx_skb; /* Packet being eaten by bus master ctrl. */ 605 dma_addr_t tx_skb_dma; /* Allocated DMA address for bus master ctrl DMA. */ 606 607 /* PCI configuration space information. */ 608 struct device *gendev; 609 void __iomem *ioaddr; /* IO address space */ 610 void __iomem *cb_fn_base; /* CardBus function status addr space. */ 611 612 /* Some values here only for performance evaluation and path-coverage */ 613 int rx_nocopy, rx_copy, queued_packet, rx_csumhits; 614 int card_idx; 615 616 /* The remainder are related to chip state, mostly media selection. */ 617 struct timer_list timer; /* Media selection timer. */ 618 struct timer_list rx_oom_timer; /* Rx skb allocation retry timer */ 619 int options; /* User-settable misc. driver options. */ 620 unsigned int media_override:4, /* Passed-in media type. */ 621 default_media:4, /* Read from the EEPROM/Wn3_Config. */ 622 full_duplex:1, autoselect:1, 623 bus_master:1, /* Vortex can only do a fragment bus-m. */ 624 full_bus_master_tx:1, full_bus_master_rx:2, /* Boomerang */ 625 flow_ctrl:1, /* Use 802.3x flow control (PAUSE only) */ 626 partner_flow_ctrl:1, /* Partner supports flow control */ 627 has_nway:1, 628 enable_wol:1, /* Wake-on-LAN is enabled */ 629 pm_state_valid:1, /* pci_dev->saved_config_space has sane contents */ 630 open:1, 631 medialock:1, 632 must_free_region:1, /* Flag: if zero, Cardbus owns the I/O region */ 633 large_frames:1; /* accept large frames */ 634 int drv_flags; 635 u16 status_enable; 636 u16 intr_enable; 637 u16 available_media; /* From Wn3_Options. */ 638 u16 capabilities, info1, info2; /* Various, from EEPROM. */ 639 u16 advertising; /* NWay media advertisement */ 640 unsigned char phys[2]; /* MII device addresses. */ 641 u16 deferred; /* Resend these interrupts when we 642 * bale from the ISR */ 643 u16 io_size; /* Size of PCI region (for release_region) */ 644 spinlock_t lock; /* Serialise access to device & its vortex_private */ 645 struct mii_if_info mii; /* MII lib hooks/info */ 646}; 647 648#ifdef CONFIG_PCI 649#define DEVICE_PCI(dev) (((dev)->bus == &pci_bus_type) ? to_pci_dev((dev)) : NULL) 650#else 651#define DEVICE_PCI(dev) NULL 652#endif 653 654#define VORTEX_PCI(vp) (((vp)->gendev) ? DEVICE_PCI((vp)->gendev) : NULL) 655 656#ifdef CONFIG_EISA 657#define DEVICE_EISA(dev) (((dev)->bus == &eisa_bus_type) ? to_eisa_device((dev)) : NULL) 658#else 659#define DEVICE_EISA(dev) NULL 660#endif 661 662#define VORTEX_EISA(vp) (((vp)->gendev) ? DEVICE_EISA((vp)->gendev) : NULL) 663 664/* The action to take with a media selection timer tick. 665 Note that we deviate from the 3Com order by checking 10base2 before AUI. 666 */ 667enum xcvr_types { 668 XCVR_10baseT=0, XCVR_AUI, XCVR_10baseTOnly, XCVR_10base2, XCVR_100baseTx, 669 XCVR_100baseFx, XCVR_MII=6, XCVR_NWAY=8, XCVR_ExtMII=9, XCVR_Default=10, 670}; 671 672static const struct media_table { 673 char *name; 674 unsigned int media_bits:16, /* Bits to set in Wn4_Media register. */ 675 mask:8, /* The transceiver-present bit in Wn3_Config.*/ 676 next:8; /* The media type to try next. */ 677 int wait; /* Time before we check media status. */ 678} media_tbl[] = { 679 { "10baseT", Media_10TP,0x08, XCVR_10base2, (14*HZ)/10}, 680 { "10Mbs AUI", Media_SQE, 0x20, XCVR_Default, (1*HZ)/10}, 681 { "undefined", 0, 0x80, XCVR_10baseT, 10000}, 682 { "10base2", 0, 0x10, XCVR_AUI, (1*HZ)/10}, 683 { "100baseTX", Media_Lnk, 0x02, XCVR_100baseFx, (14*HZ)/10}, 684 { "100baseFX", Media_Lnk, 0x04, XCVR_MII, (14*HZ)/10}, 685 { "MII", 0, 0x41, XCVR_10baseT, 3*HZ }, 686 { "undefined", 0, 0x01, XCVR_10baseT, 10000}, 687 { "Autonegotiate", 0, 0x41, XCVR_10baseT, 3*HZ}, 688 { "MII-External", 0, 0x41, XCVR_10baseT, 3*HZ }, 689 { "Default", 0, 0xFF, XCVR_10baseT, 10000}, 690}; 691 692static struct { 693 const char str[ETH_GSTRING_LEN]; 694} ethtool_stats_keys[] = { 695 { "tx_deferred" }, 696 { "tx_max_collisions" }, 697 { "tx_multiple_collisions" }, 698 { "tx_single_collisions" }, 699 { "rx_bad_ssd" }, 700}; 701 702/* number of ETHTOOL_GSTATS u64's */ 703#define VORTEX_NUM_STATS 5 704 705static int vortex_probe1(struct device *gendev, void __iomem *ioaddr, int irq, 706 int chip_idx, int card_idx); 707static int vortex_up(struct net_device *dev); 708static void vortex_down(struct net_device *dev, int final); 709static int vortex_open(struct net_device *dev); 710static void mdio_sync(void __iomem *ioaddr, int bits); 711static int mdio_read(struct net_device *dev, int phy_id, int location); 712static void mdio_write(struct net_device *vp, int phy_id, int location, int value); 713static void vortex_timer(unsigned long arg); 714static void rx_oom_timer(unsigned long arg); 715static int vortex_start_xmit(struct sk_buff *skb, struct net_device *dev); 716static int boomerang_start_xmit(struct sk_buff *skb, struct net_device *dev); 717static int vortex_rx(struct net_device *dev); 718static int boomerang_rx(struct net_device *dev); 719static irqreturn_t vortex_interrupt(int irq, void *dev_id); 720static irqreturn_t boomerang_interrupt(int irq, void *dev_id); 721static int vortex_close(struct net_device *dev); 722static void dump_tx_ring(struct net_device *dev); 723static void update_stats(void __iomem *ioaddr, struct net_device *dev); 724static struct net_device_stats *vortex_get_stats(struct net_device *dev); 725static void set_rx_mode(struct net_device *dev); 726#ifdef CONFIG_PCI 727static int vortex_ioctl(struct net_device *dev, struct ifreq *rq, int cmd); 728#endif 729static void vortex_tx_timeout(struct net_device *dev); 730static void acpi_set_WOL(struct net_device *dev); 731static const struct ethtool_ops vortex_ethtool_ops; 732static void set_8021q_mode(struct net_device *dev, int enable); 733 734/* This driver uses 'options' to pass the media type, full-duplex flag, etc. */ 735/* Option count limit only -- unlimited interfaces are supported. */ 736#define MAX_UNITS 8 737static int options[MAX_UNITS] = { [0 ... MAX_UNITS-1] = -1 }; 738static int full_duplex[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 }; 739static int hw_checksums[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 }; 740static int flow_ctrl[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 }; 741static int enable_wol[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 }; 742static int use_mmio[MAX_UNITS] = {[0 ... MAX_UNITS-1] = -1 }; 743static int global_options = -1; 744static int global_full_duplex = -1; 745static int global_enable_wol = -1; 746static int global_use_mmio = -1; 747 748/* Variables to work-around the Compaq PCI BIOS32 problem. */ 749static int compaq_ioaddr, compaq_irq, compaq_device_id = 0x5900; 750static struct net_device *compaq_net_device; 751 752static int vortex_cards_found; 753 754module_param(debug, int, 0); 755module_param(global_options, int, 0); 756module_param_array(options, int, NULL, 0); 757module_param(global_full_duplex, int, 0); 758module_param_array(full_duplex, int, NULL, 0); 759module_param_array(hw_checksums, int, NULL, 0); 760module_param_array(flow_ctrl, int, NULL, 0); 761module_param(global_enable_wol, int, 0); 762module_param_array(enable_wol, int, NULL, 0); 763module_param(rx_copybreak, int, 0); 764module_param(max_interrupt_work, int, 0); 765module_param(compaq_ioaddr, int, 0); 766module_param(compaq_irq, int, 0); 767module_param(compaq_device_id, int, 0); 768module_param(watchdog, int, 0); 769module_param(global_use_mmio, int, 0); 770module_param_array(use_mmio, int, NULL, 0); 771MODULE_PARM_DESC(debug, "3c59x debug level (0-6)"); 772MODULE_PARM_DESC(options, "3c59x: Bits 0-3: media type, bit 4: bus mastering, bit 9: full duplex"); 773MODULE_PARM_DESC(global_options, "3c59x: same as options, but applies to all NICs if options is unset"); 774MODULE_PARM_DESC(full_duplex, "3c59x full duplex setting(s) (1)"); 775MODULE_PARM_DESC(global_full_duplex, "3c59x: same as full_duplex, but applies to all NICs if full_duplex is unset"); 776MODULE_PARM_DESC(hw_checksums, "3c59x Hardware checksum checking by adapter(s) (0-1)"); 777MODULE_PARM_DESC(flow_ctrl, "3c59x 802.3x flow control usage (PAUSE only) (0-1)"); 778MODULE_PARM_DESC(enable_wol, "3c59x: Turn on Wake-on-LAN for adapter(s) (0-1)"); 779MODULE_PARM_DESC(global_enable_wol, "3c59x: same as enable_wol, but applies to all NICs if enable_wol is unset"); 780MODULE_PARM_DESC(rx_copybreak, "3c59x copy breakpoint for copy-only-tiny-frames"); 781MODULE_PARM_DESC(max_interrupt_work, "3c59x maximum events handled per interrupt"); 782MODULE_PARM_DESC(compaq_ioaddr, "3c59x PCI I/O base address (Compaq BIOS problem workaround)"); 783MODULE_PARM_DESC(compaq_irq, "3c59x PCI IRQ number (Compaq BIOS problem workaround)"); 784MODULE_PARM_DESC(compaq_device_id, "3c59x PCI device ID (Compaq BIOS problem workaround)"); 785MODULE_PARM_DESC(watchdog, "3c59x transmit timeout in milliseconds"); 786MODULE_PARM_DESC(global_use_mmio, "3c59x: same as use_mmio, but applies to all NICs if options is unset"); 787MODULE_PARM_DESC(use_mmio, "3c59x: use memory-mapped PCI I/O resource (0-1)"); 788 789#ifdef CONFIG_NET_POLL_CONTROLLER 790static void poll_vortex(struct net_device *dev) 791{ 792 struct vortex_private *vp = netdev_priv(dev); 793 unsigned long flags; 794 local_irq_save(flags); 795 (vp->full_bus_master_rx ? boomerang_interrupt:vortex_interrupt)(dev->irq,dev); 796 local_irq_restore(flags); 797} 798#endif 799 800#ifdef CONFIG_PM 801 802static int vortex_suspend(struct pci_dev *pdev, pm_message_t state) 803{ 804 struct net_device *dev = pci_get_drvdata(pdev); 805 806 if (dev && dev->priv) { 807 if (netif_running(dev)) { 808 netif_device_detach(dev); 809 vortex_down(dev, 1); 810 } 811 pci_save_state(pdev); 812 pci_enable_wake(pdev, pci_choose_state(pdev, state), 0); 813 free_irq(dev->irq, dev); 814 pci_disable_device(pdev); 815 pci_set_power_state(pdev, pci_choose_state(pdev, state)); 816 } 817 return 0; 818} 819 820static int vortex_resume(struct pci_dev *pdev) 821{ 822 struct net_device *dev = pci_get_drvdata(pdev); 823 struct vortex_private *vp = netdev_priv(dev); 824 int err; 825 826 if (dev && vp) { 827 pci_set_power_state(pdev, PCI_D0); 828 pci_restore_state(pdev); 829 err = pci_enable_device(pdev); 830 if (err) { 831 printk(KERN_WARNING "%s: Could not enable device \n", 832 dev->name); 833 return err; 834 } 835 pci_set_master(pdev); 836 if (request_irq(dev->irq, vp->full_bus_master_rx ? 837 &boomerang_interrupt : &vortex_interrupt, IRQF_SHARED, dev->name, dev)) { 838 printk(KERN_WARNING "%s: Could not reserve IRQ %d\n", dev->name, dev->irq); 839 pci_disable_device(pdev); 840 return -EBUSY; 841 } 842 if (netif_running(dev)) { 843 err = vortex_up(dev); 844 if (err) 845 return err; 846 else 847 netif_device_attach(dev); 848 } 849 } 850 return 0; 851} 852 853#endif /* CONFIG_PM */ 854 855#ifdef CONFIG_EISA 856static struct eisa_device_id vortex_eisa_ids[] = { 857 { "TCM5920", CH_3C592 }, 858 { "TCM5970", CH_3C597 }, 859 { "" } 860}; 861MODULE_DEVICE_TABLE(eisa, vortex_eisa_ids); 862 863static int __init vortex_eisa_probe(struct device *device) 864{ 865 void __iomem *ioaddr; 866 struct eisa_device *edev; 867 868 edev = to_eisa_device(device); 869 870 if (!request_region(edev->base_addr, VORTEX_TOTAL_SIZE, DRV_NAME)) 871 return -EBUSY; 872 873 ioaddr = ioport_map(edev->base_addr, VORTEX_TOTAL_SIZE); 874 875 if (vortex_probe1(device, ioaddr, ioread16(ioaddr + 0xC88) >> 12, 876 edev->id.driver_data, vortex_cards_found)) { 877 release_region(edev->base_addr, VORTEX_TOTAL_SIZE); 878 return -ENODEV; 879 } 880 881 vortex_cards_found++; 882 883 return 0; 884} 885 886static int __devexit vortex_eisa_remove(struct device *device) 887{ 888 struct eisa_device *edev; 889 struct net_device *dev; 890 struct vortex_private *vp; 891 void __iomem *ioaddr; 892 893 edev = to_eisa_device(device); 894 dev = eisa_get_drvdata(edev); 895 896 if (!dev) { 897 printk("vortex_eisa_remove called for Compaq device!\n"); 898 BUG(); 899 } 900 901 vp = netdev_priv(dev); 902 ioaddr = vp->ioaddr; 903 904 unregister_netdev(dev); 905 iowrite16(TotalReset|0x14, ioaddr + EL3_CMD); 906 release_region(dev->base_addr, VORTEX_TOTAL_SIZE); 907 908 free_netdev(dev); 909 return 0; 910} 911 912static struct eisa_driver vortex_eisa_driver = { 913 .id_table = vortex_eisa_ids, 914 .driver = { 915 .name = "3c59x", 916 .probe = vortex_eisa_probe, 917 .remove = __devexit_p(vortex_eisa_remove) 918 } 919}; 920 921#endif /* CONFIG_EISA */ 922 923/* returns count found (>= 0), or negative on error */ 924static int __init vortex_eisa_init(void) 925{ 926 int eisa_found = 0; 927 int orig_cards_found = vortex_cards_found; 928 929#ifdef CONFIG_EISA 930 int err; 931 932 err = eisa_driver_register (&vortex_eisa_driver); 933 if (!err) { 934 /* 935 * Because of the way EISA bus is probed, we cannot assume 936 * any device have been found when we exit from 937 * eisa_driver_register (the bus root driver may not be 938 * initialized yet). So we blindly assume something was 939 * found, and let the sysfs magic happend... 940 */ 941 eisa_found = 1; 942 } 943#endif 944 945 /* Special code to work-around the Compaq PCI BIOS32 problem. */ 946 if (compaq_ioaddr) { 947 vortex_probe1(NULL, ioport_map(compaq_ioaddr, VORTEX_TOTAL_SIZE), 948 compaq_irq, compaq_device_id, vortex_cards_found++); 949 } 950 951 return vortex_cards_found - orig_cards_found + eisa_found; 952} 953 954/* returns count (>= 0), or negative on error */ 955static int __devinit vortex_init_one(struct pci_dev *pdev, 956 const struct pci_device_id *ent) 957{ 958 int rc, unit, pci_bar; 959 struct vortex_chip_info *vci; 960 void __iomem *ioaddr; 961 962 /* wake up and enable device */ 963 rc = pci_enable_device(pdev); 964 if (rc < 0) 965 goto out; 966 967 unit = vortex_cards_found; 968 969 if (global_use_mmio < 0 && (unit >= MAX_UNITS || use_mmio[unit] < 0)) { 970 /* Determine the default if the user didn't override us */ 971 vci = &vortex_info_tbl[ent->driver_data]; 972 pci_bar = vci->drv_flags & (IS_CYCLONE | IS_TORNADO) ? 1 : 0; 973 } else if (unit < MAX_UNITS && use_mmio[unit] >= 0) 974 pci_bar = use_mmio[unit] ? 1 : 0; 975 else 976 pci_bar = global_use_mmio ? 1 : 0; 977 978 ioaddr = pci_iomap(pdev, pci_bar, 0); 979 if (!ioaddr) /* If mapping fails, fall-back to BAR 0... */ 980 ioaddr = pci_iomap(pdev, 0, 0); 981 982 rc = vortex_probe1(&pdev->dev, ioaddr, pdev->irq, 983 ent->driver_data, unit); 984 if (rc < 0) { 985 pci_disable_device(pdev); 986 goto out; 987 } 988 989 vortex_cards_found++; 990 991out: 992 return rc; 993} 994 995/* 996 * Start up the PCI/EISA device which is described by *gendev. 997 * Return 0 on success. 998 * 999 * NOTE: pdev can be NULL, for the case of a Compaq device 1000 */ 1001static int __devinit vortex_probe1(struct device *gendev, 1002 void __iomem *ioaddr, int irq, 1003 int chip_idx, int card_idx) 1004{ 1005 struct vortex_private *vp; 1006 int option; 1007 unsigned int eeprom[0x40], checksum = 0; /* EEPROM contents */ 1008 int i, step; 1009 struct net_device *dev; 1010 static int printed_version; 1011 int retval, print_info; 1012 struct vortex_chip_info * const vci = &vortex_info_tbl[chip_idx]; 1013 char *print_name = "3c59x"; 1014 struct pci_dev *pdev = NULL; 1015 struct eisa_device *edev = NULL; 1016 DECLARE_MAC_BUF(mac); 1017 1018 if (!printed_version) { 1019 printk (version); 1020 printed_version = 1; 1021 } 1022 1023 if (gendev) { 1024 if ((pdev = DEVICE_PCI(gendev))) { 1025 print_name = pci_name(pdev); 1026 } 1027 1028 if ((edev = DEVICE_EISA(gendev))) { 1029 print_name = edev->dev.bus_id; 1030 } 1031 } 1032 1033 dev = alloc_etherdev(sizeof(*vp)); 1034 retval = -ENOMEM; 1035 if (!dev) { 1036 printk (KERN_ERR PFX "unable to allocate etherdev, aborting\n"); 1037 goto out; 1038 } 1039 SET_NETDEV_DEV(dev, gendev); 1040 vp = netdev_priv(dev); 1041 1042 option = global_options; 1043 1044 /* The lower four bits are the media type. */ 1045 if (dev->mem_start) { 1046 /* 1047 * The 'options' param is passed in as the third arg to the 1048 * LILO 'ether=' argument for non-modular use 1049 */ 1050 option = dev->mem_start; 1051 } 1052 else if (card_idx < MAX_UNITS) { 1053 if (options[card_idx] >= 0) 1054 option = options[card_idx]; 1055 } 1056 1057 if (option > 0) { 1058 if (option & 0x8000) 1059 vortex_debug = 7; 1060 if (option & 0x4000) 1061 vortex_debug = 2; 1062 if (option & 0x0400) 1063 vp->enable_wol = 1; 1064 } 1065 1066 print_info = (vortex_debug > 1); 1067 if (print_info) 1068 printk (KERN_INFO "See Documentation/networking/vortex.txt\n"); 1069 1070 printk(KERN_INFO "%s: 3Com %s %s at %p.\n", 1071 print_name, 1072 pdev ? "PCI" : "EISA", 1073 vci->name, 1074 ioaddr); 1075 1076 dev->base_addr = (unsigned long)ioaddr; 1077 dev->irq = irq; 1078 dev->mtu = mtu; 1079 vp->ioaddr = ioaddr; 1080 vp->large_frames = mtu > 1500; 1081 vp->drv_flags = vci->drv_flags; 1082 vp->has_nway = (vci->drv_flags & HAS_NWAY) ? 1 : 0; 1083 vp->io_size = vci->io_size; 1084 vp->card_idx = card_idx; 1085 1086 /* module list only for Compaq device */ 1087 if (gendev == NULL) { 1088 compaq_net_device = dev; 1089 } 1090 1091 /* PCI-only startup logic */ 1092 if (pdev) { 1093 /* EISA resources already marked, so only PCI needs to do this here */ 1094 /* Ignore return value, because Cardbus drivers already allocate for us */ 1095 if (request_region(dev->base_addr, vci->io_size, print_name) != NULL) 1096 vp->must_free_region = 1; 1097 1098 /* enable bus-mastering if necessary */ 1099 if (vci->flags & PCI_USES_MASTER) 1100 pci_set_master(pdev); 1101 1102 if (vci->drv_flags & IS_VORTEX) { 1103 u8 pci_latency; 1104 u8 new_latency = 248; 1105 1106 /* Check the PCI latency value. On the 3c590 series the latency timer 1107 must be set to the maximum value to avoid data corruption that occurs 1108 when the timer expires during a transfer. This bug exists the Vortex 1109 chip only. */ 1110 pci_read_config_byte(pdev, PCI_LATENCY_TIMER, &pci_latency); 1111 if (pci_latency < new_latency) { 1112 printk(KERN_INFO "%s: Overriding PCI latency" 1113 " timer (CFLT) setting of %d, new value is %d.\n", 1114 print_name, pci_latency, new_latency); 1115 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, new_latency); 1116 } 1117 } 1118 } 1119 1120 spin_lock_init(&vp->lock); 1121 vp->gendev = gendev; 1122 vp->mii.dev = dev; 1123 vp->mii.mdio_read = mdio_read; 1124 vp->mii.mdio_write = mdio_write; 1125 vp->mii.phy_id_mask = 0x1f; 1126 vp->mii.reg_num_mask = 0x1f; 1127 1128 /* Makes sure rings are at least 16 byte aligned. */ 1129 vp->rx_ring = pci_alloc_consistent(pdev, sizeof(struct boom_rx_desc) * RX_RING_SIZE 1130 + sizeof(struct boom_tx_desc) * TX_RING_SIZE, 1131 &vp->rx_ring_dma); 1132 retval = -ENOMEM; 1133 if (!vp->rx_ring) 1134 goto free_region; 1135 1136 vp->tx_ring = (struct boom_tx_desc *)(vp->rx_ring + RX_RING_SIZE); 1137 vp->tx_ring_dma = vp->rx_ring_dma + sizeof(struct boom_rx_desc) * RX_RING_SIZE; 1138 1139 /* if we are a PCI driver, we store info in pdev->driver_data 1140 * instead of a module list */ 1141 if (pdev) 1142 pci_set_drvdata(pdev, dev); 1143 if (edev) 1144 eisa_set_drvdata(edev, dev); 1145 1146 vp->media_override = 7; 1147 if (option >= 0) { 1148 vp->media_override = ((option & 7) == 2) ? 0 : option & 15; 1149 if (vp->media_override != 7) 1150 vp->medialock = 1; 1151 vp->full_duplex = (option & 0x200) ? 1 : 0; 1152 vp->bus_master = (option & 16) ? 1 : 0; 1153 } 1154 1155 if (global_full_duplex > 0) 1156 vp->full_duplex = 1; 1157 if (global_enable_wol > 0) 1158 vp->enable_wol = 1; 1159 1160 if (card_idx < MAX_UNITS) { 1161 if (full_duplex[card_idx] > 0) 1162 vp->full_duplex = 1; 1163 if (flow_ctrl[card_idx] > 0) 1164 vp->flow_ctrl = 1; 1165 if (enable_wol[card_idx] > 0) 1166 vp->enable_wol = 1; 1167 } 1168 1169 vp->mii.force_media = vp->full_duplex; 1170 vp->options = option; 1171 /* Read the station address from the EEPROM. */ 1172 EL3WINDOW(0); 1173 { 1174 int base; 1175 1176 if (vci->drv_flags & EEPROM_8BIT) 1177 base = 0x230; 1178 else if (vci->drv_flags & EEPROM_OFFSET) 1179 base = EEPROM_Read + 0x30; 1180 else 1181 base = EEPROM_Read; 1182 1183 for (i = 0; i < 0x40; i++) { 1184 int timer; 1185 iowrite16(base + i, ioaddr + Wn0EepromCmd); 1186 /* Pause for at least 162 us. for the read to take place. */ 1187 for (timer = 10; timer >= 0; timer--) { 1188 udelay(162); 1189 if ((ioread16(ioaddr + Wn0EepromCmd) & 0x8000) == 0) 1190 break; 1191 } 1192 eeprom[i] = ioread16(ioaddr + Wn0EepromData); 1193 } 1194 } 1195 for (i = 0; i < 0x18; i++) 1196 checksum ^= eeprom[i]; 1197 checksum = (checksum ^ (checksum >> 8)) & 0xff; 1198 if (checksum != 0x00) { /* Grrr, needless incompatible change 3Com. */ 1199 while (i < 0x21) 1200 checksum ^= eeprom[i++]; 1201 checksum = (checksum ^ (checksum >> 8)) & 0xff; 1202 } 1203 if ((checksum != 0x00) && !(vci->drv_flags & IS_TORNADO)) 1204 printk(" ***INVALID CHECKSUM %4.4x*** ", checksum); 1205 for (i = 0; i < 3; i++) 1206 ((__be16 *)dev->dev_addr)[i] = htons(eeprom[i + 10]); 1207 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len); 1208 if (print_info) 1209 printk(" %s", print_mac(mac, dev->dev_addr)); 1210 /* Unfortunately an all zero eeprom passes the checksum and this 1211 gets found in the wild in failure cases. Crypto is hard 8) */ 1212 if (!is_valid_ether_addr(dev->dev_addr)) { 1213 retval = -EINVAL; 1214 printk(KERN_ERR "*** EEPROM MAC address is invalid.\n"); 1215 goto free_ring; /* With every pack */ 1216 } 1217 EL3WINDOW(2); 1218 for (i = 0; i < 6; i++) 1219 iowrite8(dev->dev_addr[i], ioaddr + i); 1220 1221 if (print_info) 1222 printk(", IRQ %d\n", dev->irq); 1223 /* Tell them about an invalid IRQ. */ 1224 if (dev->irq <= 0 || dev->irq >= NR_IRQS) 1225 printk(KERN_WARNING " *** Warning: IRQ %d is unlikely to work! ***\n", 1226 dev->irq); 1227 1228 EL3WINDOW(4); 1229 step = (ioread8(ioaddr + Wn4_NetDiag) & 0x1e) >> 1; 1230 if (print_info) { 1231 printk(KERN_INFO " product code %02x%02x rev %02x.%d date %02d-" 1232 "%02d-%02d\n", eeprom[6]&0xff, eeprom[6]>>8, eeprom[0x14], 1233 step, (eeprom[4]>>5) & 15, eeprom[4] & 31, eeprom[4]>>9); 1234 } 1235 1236 1237 if (pdev && vci->drv_flags & HAS_CB_FNS) { 1238 unsigned short n; 1239 1240 vp->cb_fn_base = pci_iomap(pdev, 2, 0); 1241 if (!vp->cb_fn_base) { 1242 retval = -ENOMEM; 1243 goto free_ring; 1244 } 1245 1246 if (print_info) { 1247 printk(KERN_INFO "%s: CardBus functions mapped " 1248 "%16.16llx->%p\n", 1249 print_name, 1250 (unsigned long long)pci_resource_start(pdev, 2), 1251 vp->cb_fn_base); 1252 } 1253 EL3WINDOW(2); 1254 1255 n = ioread16(ioaddr + Wn2_ResetOptions) & ~0x4010; 1256 if (vp->drv_flags & INVERT_LED_PWR) 1257 n |= 0x10; 1258 if (vp->drv_flags & INVERT_MII_PWR) 1259 n |= 0x4000; 1260 iowrite16(n, ioaddr + Wn2_ResetOptions); 1261 if (vp->drv_flags & WNO_XCVR_PWR) { 1262 EL3WINDOW(0); 1263 iowrite16(0x0800, ioaddr); 1264 } 1265 } 1266 1267 /* Extract our information from the EEPROM data. */ 1268 vp->info1 = eeprom[13]; 1269 vp->info2 = eeprom[15]; 1270 vp->capabilities = eeprom[16]; 1271 1272 if (vp->info1 & 0x8000) { 1273 vp->full_duplex = 1; 1274 if (print_info) 1275 printk(KERN_INFO "Full duplex capable\n"); 1276 } 1277 1278 { 1279 static const char * const ram_split[] = {"5:3", "3:1", "1:1", "3:5"}; 1280 unsigned int config; 1281 EL3WINDOW(3); 1282 vp->available_media = ioread16(ioaddr + Wn3_Options); 1283 if ((vp->available_media & 0xff) == 0) /* Broken 3c916 */ 1284 vp->available_media = 0x40; 1285 config = ioread32(ioaddr + Wn3_Config); 1286 if (print_info) { 1287 printk(KERN_DEBUG " Internal config register is %4.4x, " 1288 "transceivers %#x.\n", config, ioread16(ioaddr + Wn3_Options)); 1289 printk(KERN_INFO " %dK %s-wide RAM %s Rx:Tx split, %s%s interface.\n", 1290 8 << RAM_SIZE(config), 1291 RAM_WIDTH(config) ? "word" : "byte", 1292 ram_split[RAM_SPLIT(config)], 1293 AUTOSELECT(config) ? "autoselect/" : "", 1294 XCVR(config) > XCVR_ExtMII ? "<invalid transceiver>" : 1295 media_tbl[XCVR(config)].name); 1296 } 1297 vp->default_media = XCVR(config); 1298 if (vp->default_media == XCVR_NWAY) 1299 vp->has_nway = 1; 1300 vp->autoselect = AUTOSELECT(config); 1301 } 1302 1303 if (vp->media_override != 7) { 1304 printk(KERN_INFO "%s: Media override to transceiver type %d (%s).\n", 1305 print_name, vp->media_override, 1306 media_tbl[vp->media_override].name); 1307 dev->if_port = vp->media_override; 1308 } else 1309 dev->if_port = vp->default_media; 1310 1311 if ((vp->available_media & 0x40) || (vci->drv_flags & HAS_NWAY) || 1312 dev->if_port == XCVR_MII || dev->if_port == XCVR_NWAY) { 1313 int phy, phy_idx = 0; 1314 EL3WINDOW(4); 1315 mii_preamble_required++; 1316 if (vp->drv_flags & EXTRA_PREAMBLE) 1317 mii_preamble_required++; 1318 mdio_sync(ioaddr, 32); 1319 mdio_read(dev, 24, MII_BMSR); 1320 for (phy = 0; phy < 32 && phy_idx < 1; phy++) { 1321 int mii_status, phyx; 1322 1323 /* 1324 * For the 3c905CX we look at index 24 first, because it bogusly 1325 * reports an external PHY at all indices 1326 */ 1327 if (phy == 0) 1328 phyx = 24; 1329 else if (phy <= 24) 1330 phyx = phy - 1; 1331 else 1332 phyx = phy; 1333 mii_status = mdio_read(dev, phyx, MII_BMSR); 1334 if (mii_status && mii_status != 0xffff) { 1335 vp->phys[phy_idx++] = phyx; 1336 if (print_info) { 1337 printk(KERN_INFO " MII transceiver found at address %d," 1338 " status %4x.\n", phyx, mii_status); 1339 } 1340 if ((mii_status & 0x0040) == 0) 1341 mii_preamble_required++; 1342 } 1343 } 1344 mii_preamble_required--; 1345 if (phy_idx == 0) { 1346 printk(KERN_WARNING" ***WARNING*** No MII transceivers found!\n"); 1347 vp->phys[0] = 24; 1348 } else { 1349 vp->advertising = mdio_read(dev, vp->phys[0], MII_ADVERTISE); 1350 if (vp->full_duplex) { 1351 /* Only advertise the FD media types. */ 1352 vp->advertising &= ~0x02A0; 1353 mdio_write(dev, vp->phys[0], 4, vp->advertising); 1354 } 1355 } 1356 vp->mii.phy_id = vp->phys[0]; 1357 } 1358 1359 if (vp->capabilities & CapBusMaster) { 1360 vp->full_bus_master_tx = 1; 1361 if (print_info) { 1362 printk(KERN_INFO " Enabling bus-master transmits and %s receives.\n", 1363 (vp->info2 & 1) ? "early" : "whole-frame" ); 1364 } 1365 vp->full_bus_master_rx = (vp->info2 & 1) ? 1 : 2; 1366 vp->bus_master = 0; /* AKPM: vortex only */ 1367 } 1368 1369 /* The 3c59x-specific entries in the device structure. */ 1370 dev->open = vortex_open; 1371 if (vp->full_bus_master_tx) { 1372 dev->hard_start_xmit = boomerang_start_xmit; 1373 /* Actually, it still should work with iommu. */ 1374 if (card_idx < MAX_UNITS && 1375 ((hw_checksums[card_idx] == -1 && (vp->drv_flags & HAS_HWCKSM)) || 1376 hw_checksums[card_idx] == 1)) { 1377 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG; 1378 } 1379 } else { 1380 dev->hard_start_xmit = vortex_start_xmit; 1381 } 1382 1383 if (print_info) { 1384 printk(KERN_INFO "%s: scatter/gather %sabled. h/w checksums %sabled\n", 1385 print_name, 1386 (dev->features & NETIF_F_SG) ? "en":"dis", 1387 (dev->features & NETIF_F_IP_CSUM) ? "en":"dis"); 1388 } 1389 1390 dev->stop = vortex_close; 1391 dev->get_stats = vortex_get_stats; 1392#ifdef CONFIG_PCI 1393 dev->do_ioctl = vortex_ioctl; 1394#endif 1395 dev->ethtool_ops = &vortex_ethtool_ops; 1396 dev->set_multicast_list = set_rx_mode; 1397 dev->tx_timeout = vortex_tx_timeout; 1398 dev->watchdog_timeo = (watchdog * HZ) / 1000; 1399#ifdef CONFIG_NET_POLL_CONTROLLER 1400 dev->poll_controller = poll_vortex; 1401#endif 1402 if (pdev) { 1403 vp->pm_state_valid = 1; 1404 pci_save_state(VORTEX_PCI(vp)); 1405 acpi_set_WOL(dev); 1406 } 1407 retval = register_netdev(dev); 1408 if (retval == 0) 1409 return 0; 1410 1411free_ring: 1412 pci_free_consistent(pdev, 1413 sizeof(struct boom_rx_desc) * RX_RING_SIZE 1414 + sizeof(struct boom_tx_desc) * TX_RING_SIZE, 1415 vp->rx_ring, 1416 vp->rx_ring_dma); 1417free_region: 1418 if (vp->must_free_region) 1419 release_region(dev->base_addr, vci->io_size); 1420 free_netdev(dev); 1421 printk(KERN_ERR PFX "vortex_probe1 fails. Returns %d\n", retval); 1422out: 1423 return retval; 1424} 1425 1426static void 1427issue_and_wait(struct net_device *dev, int cmd) 1428{ 1429 struct vortex_private *vp = netdev_priv(dev); 1430 void __iomem *ioaddr = vp->ioaddr; 1431 int i; 1432 1433 iowrite16(cmd, ioaddr + EL3_CMD); 1434 for (i = 0; i < 2000; i++) { 1435 if (!(ioread16(ioaddr + EL3_STATUS) & CmdInProgress)) 1436 return; 1437 } 1438 1439 /* OK, that didn't work. Do it the slow way. One second */ 1440 for (i = 0; i < 100000; i++) { 1441 if (!(ioread16(ioaddr + EL3_STATUS) & CmdInProgress)) { 1442 if (vortex_debug > 1) 1443 printk(KERN_INFO "%s: command 0x%04x took %d usecs\n", 1444 dev->name, cmd, i * 10); 1445 return; 1446 } 1447 udelay(10); 1448 } 1449 printk(KERN_ERR "%s: command 0x%04x did not complete! Status=0x%x\n", 1450 dev->name, cmd, ioread16(ioaddr + EL3_STATUS)); 1451} 1452 1453static void 1454vortex_set_duplex(struct net_device *dev) 1455{ 1456 struct vortex_private *vp = netdev_priv(dev); 1457 void __iomem *ioaddr = vp->ioaddr; 1458 1459 printk(KERN_INFO "%s: setting %s-duplex.\n", 1460 dev->name, (vp->full_duplex) ? "full" : "half"); 1461 1462 EL3WINDOW(3); 1463 /* Set the full-duplex bit. */ 1464 iowrite16(((vp->info1 & 0x8000) || vp->full_duplex ? 0x20 : 0) | 1465 (vp->large_frames ? 0x40 : 0) | 1466 ((vp->full_duplex && vp->flow_ctrl && vp->partner_flow_ctrl) ? 1467 0x100 : 0), 1468 ioaddr + Wn3_MAC_Ctrl); 1469} 1470 1471static void vortex_check_media(struct net_device *dev, unsigned int init) 1472{ 1473 struct vortex_private *vp = netdev_priv(dev); 1474 unsigned int ok_to_print = 0; 1475 1476 if (vortex_debug > 3) 1477 ok_to_print = 1; 1478 1479 if (mii_check_media(&vp->mii, ok_to_print, init)) { 1480 vp->full_duplex = vp->mii.full_duplex; 1481 vortex_set_duplex(dev); 1482 } else if (init) { 1483 vortex_set_duplex(dev); 1484 } 1485} 1486 1487static int 1488vortex_up(struct net_device *dev) 1489{ 1490 struct vortex_private *vp = netdev_priv(dev); 1491 void __iomem *ioaddr = vp->ioaddr; 1492 unsigned int config; 1493 int i, mii_reg1, mii_reg5, err = 0; 1494 1495 if (VORTEX_PCI(vp)) { 1496 pci_set_power_state(VORTEX_PCI(vp), PCI_D0); /* Go active */ 1497 if (vp->pm_state_valid) 1498 pci_restore_state(VORTEX_PCI(vp)); 1499 err = pci_enable_device(VORTEX_PCI(vp)); 1500 if (err) { 1501 printk(KERN_WARNING "%s: Could not enable device \n", 1502 dev->name); 1503 goto err_out; 1504 } 1505 } 1506 1507 /* Before initializing select the active media port. */ 1508 EL3WINDOW(3); 1509 config = ioread32(ioaddr + Wn3_Config); 1510 1511 if (vp->media_override != 7) { 1512 printk(KERN_INFO "%s: Media override to transceiver %d (%s).\n", 1513 dev->name, vp->media_override, 1514 media_tbl[vp->media_override].name); 1515 dev->if_port = vp->media_override; 1516 } else if (vp->autoselect) { 1517 if (vp->has_nway) { 1518 if (vortex_debug > 1) 1519 printk(KERN_INFO "%s: using NWAY device table, not %d\n", 1520 dev->name, dev->if_port); 1521 dev->if_port = XCVR_NWAY; 1522 } else { 1523 /* Find first available media type, starting with 100baseTx. */ 1524 dev->if_port = XCVR_100baseTx; 1525 while (! (vp->available_media & media_tbl[dev->if_port].mask)) 1526 dev->if_port = media_tbl[dev->if_port].next; 1527 if (vortex_debug > 1) 1528 printk(KERN_INFO "%s: first available media type: %s\n", 1529 dev->name, media_tbl[dev->if_port].name); 1530 } 1531 } else { 1532 dev->if_port = vp->default_media; 1533 if (vortex_debug > 1) 1534 printk(KERN_INFO "%s: using default media %s\n", 1535 dev->name, media_tbl[dev->if_port].name); 1536 } 1537 1538 init_timer(&vp->timer); 1539 vp->timer.expires = RUN_AT(media_tbl[dev->if_port].wait); 1540 vp->timer.data = (unsigned long)dev; 1541 vp->timer.function = vortex_timer; /* timer handler */ 1542 add_timer(&vp->timer); 1543 1544 init_timer(&vp->rx_oom_timer); 1545 vp->rx_oom_timer.data = (unsigned long)dev; 1546 vp->rx_oom_timer.function = rx_oom_timer; 1547 1548 if (vortex_debug > 1) 1549 printk(KERN_DEBUG "%s: Initial media type %s.\n", 1550 dev->name, media_tbl[dev->if_port].name); 1551 1552 vp->full_duplex = vp->mii.force_media; 1553 config = BFINS(config, dev->if_port, 20, 4); 1554 if (vortex_debug > 6) 1555 printk(KERN_DEBUG "vortex_up(): writing 0x%x to InternalConfig\n", config); 1556 iowrite32(config, ioaddr + Wn3_Config); 1557 1558 if (dev->if_port == XCVR_MII || dev->if_port == XCVR_NWAY) { 1559 EL3WINDOW(4); 1560 mii_reg1 = mdio_read(dev, vp->phys[0], MII_BMSR); 1561 mii_reg5 = mdio_read(dev, vp->phys[0], MII_LPA); 1562 vp->partner_flow_ctrl = ((mii_reg5 & 0x0400) != 0); 1563 vp->mii.full_duplex = vp->full_duplex; 1564 1565 vortex_check_media(dev, 1); 1566 } 1567 else 1568 vortex_set_duplex(dev); 1569 1570 issue_and_wait(dev, TxReset); 1571 /* 1572 * Don't reset the PHY - that upsets autonegotiation during DHCP operations. 1573 */ 1574 issue_and_wait(dev, RxReset|0x04); 1575 1576 1577 iowrite16(SetStatusEnb | 0x00, ioaddr + EL3_CMD); 1578 1579 if (vortex_debug > 1) { 1580 EL3WINDOW(4); 1581 printk(KERN_DEBUG "%s: vortex_up() irq %d media status %4.4x.\n", 1582 dev->name, dev->irq, ioread16(ioaddr + Wn4_Media)); 1583 } 1584 1585 /* Set the station address and mask in window 2 each time opened. */ 1586 EL3WINDOW(2); 1587 for (i = 0; i < 6; i++) 1588 iowrite8(dev->dev_addr[i], ioaddr + i); 1589 for (; i < 12; i+=2) 1590 iowrite16(0, ioaddr + i); 1591 1592 if (vp->cb_fn_base) { 1593 unsigned short n = ioread16(ioaddr + Wn2_ResetOptions) & ~0x4010; 1594 if (vp->drv_flags & INVERT_LED_PWR) 1595 n |= 0x10; 1596 if (vp->drv_flags & INVERT_MII_PWR) 1597 n |= 0x4000; 1598 iowrite16(n, ioaddr + Wn2_ResetOptions); 1599 } 1600 1601 if (dev->if_port == XCVR_10base2) 1602 /* Start the thinnet transceiver. We should really wait 50ms...*/ 1603 iowrite16(StartCoax, ioaddr + EL3_CMD); 1604 if (dev->if_port != XCVR_NWAY) { 1605 EL3WINDOW(4); 1606 iowrite16((ioread16(ioaddr + Wn4_Media) & ~(Media_10TP|Media_SQE)) | 1607 media_tbl[dev->if_port].media_bits, ioaddr + Wn4_Media); 1608 } 1609 1610 /* Switch to the stats window, and clear all stats by reading. */ 1611 iowrite16(StatsDisable, ioaddr + EL3_CMD); 1612 EL3WINDOW(6); 1613 for (i = 0; i < 10; i++) 1614 ioread8(ioaddr + i); 1615 ioread16(ioaddr + 10); 1616 ioread16(ioaddr + 12); 1617 /* New: On the Vortex we must also clear the BadSSD counter. */ 1618 EL3WINDOW(4); 1619 ioread8(ioaddr + 12); 1620 /* ..and on the Boomerang we enable the extra statistics bits. */ 1621 iowrite16(0x0040, ioaddr + Wn4_NetDiag); 1622 1623 /* Switch to register set 7 for normal use. */ 1624 EL3WINDOW(7); 1625 1626 if (vp->full_bus_master_rx) { /* Boomerang bus master. */ 1627 vp->cur_rx = vp->dirty_rx = 0; 1628 /* Initialize the RxEarly register as recommended. */ 1629 iowrite16(SetRxThreshold + (1536>>2), ioaddr + EL3_CMD); 1630 iowrite32(0x0020, ioaddr + PktStatus); 1631 iowrite32(vp->rx_ring_dma, ioaddr + UpListPtr); 1632 } 1633 if (vp->full_bus_master_tx) { /* Boomerang bus master Tx. */ 1634 vp->cur_tx = vp->dirty_tx = 0; 1635 if (vp->drv_flags & IS_BOOMERANG) 1636 iowrite8(PKT_BUF_SZ>>8, ioaddr + TxFreeThreshold); /* Room for a packet. */ 1637 /* Clear the Rx, Tx rings. */ 1638 for (i = 0; i < RX_RING_SIZE; i++) /* AKPM: this is done in vortex_open, too */ 1639 vp->rx_ring[i].status = 0; 1640 for (i = 0; i < TX_RING_SIZE; i++) 1641 vp->tx_skbuff[i] = NULL; 1642 iowrite32(0, ioaddr + DownListPtr); 1643 } 1644 /* Set receiver mode: presumably accept b-case and phys addr only. */ 1645 set_rx_mode(dev); 1646 /* enable 802.1q tagged frames */ 1647 set_8021q_mode(dev, 1); 1648 iowrite16(StatsEnable, ioaddr + EL3_CMD); /* Turn on statistics. */ 1649 1650 iowrite16(RxEnable, ioaddr + EL3_CMD); /* Enable the receiver. */ 1651 iowrite16(TxEnable, ioaddr + EL3_CMD); /* Enable transmitter. */ 1652 /* Allow status bits to be seen. */ 1653 vp->status_enable = SetStatusEnb | HostError|IntReq|StatsFull|TxComplete| 1654 (vp->full_bus_master_tx ? DownComplete : TxAvailable) | 1655 (vp->full_bus_master_rx ? UpComplete : RxComplete) | 1656 (vp->bus_master ? DMADone : 0); 1657 vp->intr_enable = SetIntrEnb | IntLatch | TxAvailable | 1658 (vp->full_bus_master_rx ? 0 : RxComplete) | 1659 StatsFull | HostError | TxComplete | IntReq 1660 | (vp->bus_master ? DMADone : 0) | UpComplete | DownComplete; 1661 iowrite16(vp->status_enable, ioaddr + EL3_CMD); 1662 /* Ack all pending events, and set active indicator mask. */ 1663 iowrite16(AckIntr | IntLatch | TxAvailable | RxEarly | IntReq, 1664 ioaddr + EL3_CMD); 1665 iowrite16(vp->intr_enable, ioaddr + EL3_CMD); 1666 if (vp->cb_fn_base) /* The PCMCIA people are idiots. */ 1667 iowrite32(0x8000, vp->cb_fn_base + 4); 1668 netif_start_queue (dev); 1669err_out: 1670 return err; 1671} 1672 1673static int 1674vortex_open(struct net_device *dev) 1675{ 1676 struct vortex_private *vp = netdev_priv(dev); 1677 int i; 1678 int retval; 1679 1680 /* Use the now-standard shared IRQ implementation. */ 1681 if ((retval = request_irq(dev->irq, vp->full_bus_master_rx ? 1682 &boomerang_interrupt : &vortex_interrupt, IRQF_SHARED, dev->name, dev))) { 1683 printk(KERN_ERR "%s: Could not reserve IRQ %d\n", dev->name, dev->irq); 1684 goto err; 1685 } 1686 1687 if (vp->full_bus_master_rx) { /* Boomerang bus master. */ 1688 if (vortex_debug > 2) 1689 printk(KERN_DEBUG "%s: Filling in the Rx ring.\n", dev->name); 1690 for (i = 0; i < RX_RING_SIZE; i++) { 1691 struct sk_buff *skb; 1692 vp->rx_ring[i].next = cpu_to_le32(vp->rx_ring_dma + sizeof(struct boom_rx_desc) * (i+1)); 1693 vp->rx_ring[i].status = 0; /* Clear complete bit. */ 1694 vp->rx_ring[i].length = cpu_to_le32(PKT_BUF_SZ | LAST_FRAG); 1695 skb = dev_alloc_skb(PKT_BUF_SZ); 1696 vp->rx_skbuff[i] = skb; 1697 if (skb == NULL) 1698 break; /* Bad news! */ 1699 skb->dev = dev; /* Mark as being used by this device. */ 1700 skb_reserve(skb, 2); /* Align IP on 16 byte boundaries */ 1701 vp->rx_ring[i].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, PKT_BUF_SZ, PCI_DMA_FROMDEVICE)); 1702 } 1703 if (i != RX_RING_SIZE) { 1704 int j; 1705 printk(KERN_EMERG "%s: no memory for rx ring\n", dev->name); 1706 for (j = 0; j < i; j++) { 1707 if (vp->rx_skbuff[j]) { 1708 dev_kfree_skb(vp->rx_skbuff[j]); 1709 vp->rx_skbuff[j] = NULL; 1710 } 1711 } 1712 retval = -ENOMEM; 1713 goto err_free_irq; 1714 } 1715 /* Wrap the ring. */ 1716 vp->rx_ring[i-1].next = cpu_to_le32(vp->rx_ring_dma); 1717 } 1718 1719 retval = vortex_up(dev); 1720 if (!retval) 1721 goto out; 1722 1723err_free_irq: 1724 free_irq(dev->irq, dev); 1725err: 1726 if (vortex_debug > 1) 1727 printk(KERN_ERR "%s: vortex_open() fails: returning %d\n", dev->name, retval); 1728out: 1729 return retval; 1730} 1731 1732static void 1733vortex_timer(unsigned long data) 1734{ 1735 struct net_device *dev = (struct net_device *)data; 1736 struct vortex_private *vp = netdev_priv(dev); 1737 void __iomem *ioaddr = vp->ioaddr; 1738 int next_tick = 60*HZ; 1739 int ok = 0; 1740 int media_status, old_window; 1741 1742 if (vortex_debug > 2) { 1743 printk(KERN_DEBUG "%s: Media selection timer tick happened, %s.\n", 1744 dev->name, media_tbl[dev->if_port].name); 1745 printk(KERN_DEBUG "dev->watchdog_timeo=%d\n", dev->watchdog_timeo); 1746 } 1747 1748 disable_irq_lockdep(dev->irq); 1749 old_window = ioread16(ioaddr + EL3_CMD) >> 13; 1750 EL3WINDOW(4); 1751 media_status = ioread16(ioaddr + Wn4_Media); 1752 switch (dev->if_port) { 1753 case XCVR_10baseT: case XCVR_100baseTx: case XCVR_100baseFx: 1754 if (media_status & Media_LnkBeat) { 1755 netif_carrier_on(dev); 1756 ok = 1; 1757 if (vortex_debug > 1) 1758 printk(KERN_DEBUG "%s: Media %s has link beat, %x.\n", 1759 dev->name, media_tbl[dev->if_port].name, media_status); 1760 } else { 1761 netif_carrier_off(dev); 1762 if (vortex_debug > 1) { 1763 printk(KERN_DEBUG "%s: Media %s has no link beat, %x.\n", 1764 dev->name, media_tbl[dev->if_port].name, media_status); 1765 } 1766 } 1767 break; 1768 case XCVR_MII: case XCVR_NWAY: 1769 { 1770 ok = 1; 1771 /* Interrupts are already disabled */ 1772 spin_lock(&vp->lock); 1773 vortex_check_media(dev, 0); 1774 spin_unlock(&vp->lock); 1775 } 1776 break; 1777 default: /* Other media types handled by Tx timeouts. */ 1778 if (vortex_debug > 1) 1779 printk(KERN_DEBUG "%s: Media %s has no indication, %x.\n", 1780 dev->name, media_tbl[dev->if_port].name, media_status); 1781 ok = 1; 1782 } 1783 1784 if (!netif_carrier_ok(dev)) 1785 next_tick = 5*HZ; 1786 1787 if (vp->medialock) 1788 goto leave_media_alone; 1789 1790 if (!ok) { 1791 unsigned int config; 1792 1793 do { 1794 dev->if_port = media_tbl[dev->if_port].next; 1795 } while ( ! (vp->available_media & media_tbl[dev->if_port].mask)); 1796 if (dev->if_port == XCVR_Default) { /* Go back to default. */ 1797 dev->if_port = vp->default_media; 1798 if (vortex_debug > 1) 1799 printk(KERN_DEBUG "%s: Media selection failing, using default " 1800 "%s port.\n", 1801 dev->name, media_tbl[dev->if_port].name); 1802 } else { 1803 if (vortex_debug > 1) 1804 printk(KERN_DEBUG "%s: Media selection failed, now trying " 1805 "%s port.\n", 1806 dev->name, media_tbl[dev->if_port].name); 1807 next_tick = media_tbl[dev->if_port].wait; 1808 } 1809 iowrite16((media_status & ~(Media_10TP|Media_SQE)) | 1810 media_tbl[dev->if_port].media_bits, ioaddr + Wn4_Media); 1811 1812 EL3WINDOW(3); 1813 config = ioread32(ioaddr + Wn3_Config); 1814 config = BFINS(config, dev->if_port, 20, 4); 1815 iowrite32(config, ioaddr + Wn3_Config); 1816 1817 iowrite16(dev->if_port == XCVR_10base2 ? StartCoax : StopCoax, 1818 ioaddr + EL3_CMD); 1819 if (vortex_debug > 1) 1820 printk(KERN_DEBUG "wrote 0x%08x to Wn3_Config\n", config); 1821 /* AKPM: FIXME: Should reset Rx & Tx here. P60 of 3c90xc.pdf */ 1822 } 1823 1824leave_media_alone: 1825 if (vortex_debug > 2) 1826 printk(KERN_DEBUG "%s: Media selection timer finished, %s.\n", 1827 dev->name, media_tbl[dev->if_port].name); 1828 1829 EL3WINDOW(old_window); 1830 enable_irq_lockdep(dev->irq); 1831 mod_timer(&vp->timer, RUN_AT(next_tick)); 1832 if (vp->deferred) 1833 iowrite16(FakeIntr, ioaddr + EL3_CMD); 1834 return; 1835} 1836 1837static void vortex_tx_timeout(struct net_device *dev) 1838{ 1839 struct vortex_private *vp = netdev_priv(dev); 1840 void __iomem *ioaddr = vp->ioaddr; 1841 1842 printk(KERN_ERR "%s: transmit timed out, tx_status %2.2x status %4.4x.\n", 1843 dev->name, ioread8(ioaddr + TxStatus), 1844 ioread16(ioaddr + EL3_STATUS)); 1845 EL3WINDOW(4); 1846 printk(KERN_ERR " diagnostics: net %04x media %04x dma %08x fifo %04x\n", 1847 ioread16(ioaddr + Wn4_NetDiag), 1848 ioread16(ioaddr + Wn4_Media), 1849 ioread32(ioaddr + PktStatus), 1850 ioread16(ioaddr + Wn4_FIFODiag)); 1851 /* Slight code bloat to be user friendly. */ 1852 if ((ioread8(ioaddr + TxStatus) & 0x88) == 0x88) 1853 printk(KERN_ERR "%s: Transmitter encountered 16 collisions --" 1854 " network cable problem?\n", dev->name); 1855 if (ioread16(ioaddr + EL3_STATUS) & IntLatch) { 1856 printk(KERN_ERR "%s: Interrupt posted but not delivered --" 1857 " IRQ blocked by another device?\n", dev->name); 1858 /* Bad idea here.. but we might as well handle a few events. */ 1859 { 1860 /* 1861 * Block interrupts because vortex_interrupt does a bare spin_lock() 1862 */ 1863 unsigned long flags; 1864 local_irq_save(flags); 1865 if (vp->full_bus_master_tx) 1866 boomerang_interrupt(dev->irq, dev); 1867 else 1868 vortex_interrupt(dev->irq, dev); 1869 local_irq_restore(flags); 1870 } 1871 } 1872 1873 if (vortex_debug > 0) 1874 dump_tx_ring(dev); 1875 1876 issue_and_wait(dev, TxReset); 1877 1878 dev->stats.tx_errors++; 1879 if (vp->full_bus_master_tx) { 1880 printk(KERN_DEBUG "%s: Resetting the Tx ring pointer.\n", dev->name); 1881 if (vp->cur_tx - vp->dirty_tx > 0 && ioread32(ioaddr + DownListPtr) == 0) 1882 iowrite32(vp->tx_ring_dma + (vp->dirty_tx % TX_RING_SIZE) * sizeof(struct boom_tx_desc), 1883 ioaddr + DownListPtr); 1884 if (vp->cur_tx - vp->dirty_tx < TX_RING_SIZE) 1885 netif_wake_queue (dev); 1886 if (vp->drv_flags & IS_BOOMERANG) 1887 iowrite8(PKT_BUF_SZ>>8, ioaddr + TxFreeThreshold); 1888 iowrite16(DownUnstall, ioaddr + EL3_CMD); 1889 } else { 1890 dev->stats.tx_dropped++; 1891 netif_wake_queue(dev); 1892 } 1893 1894 /* Issue Tx Enable */ 1895 iowrite16(TxEnable, ioaddr + EL3_CMD); 1896 dev->trans_start = jiffies; 1897 1898 /* Switch to register set 7 for normal use. */ 1899 EL3WINDOW(7); 1900} 1901 1902/* 1903 * Handle uncommon interrupt sources. This is a separate routine to minimize 1904 * the cache impact. 1905 */ 1906static void 1907vortex_error(struct net_device *dev, int status) 1908{ 1909 struct vortex_private *vp = netdev_priv(dev); 1910 void __iomem *ioaddr = vp->ioaddr; 1911 int do_tx_reset = 0, reset_mask = 0; 1912 unsigned char tx_status = 0; 1913 1914 if (vortex_debug > 2) { 1915 printk(KERN_ERR "%s: vortex_error(), status=0x%x\n", dev->name, status); 1916 } 1917 1918 if (status & TxComplete) { /* Really "TxError" for us. */ 1919 tx_status = ioread8(ioaddr + TxStatus); 1920 /* Presumably a tx-timeout. We must merely re-enable. */ 1921 if (vortex_debug > 2 1922 || (tx_status != 0x88 && vortex_debug > 0)) { 1923 printk(KERN_ERR "%s: Transmit error, Tx status register %2.2x.\n", 1924 dev->name, tx_status); 1925 if (tx_status == 0x82) { 1926 printk(KERN_ERR "Probably a duplex mismatch. See " 1927 "Documentation/networking/vortex.txt\n"); 1928 } 1929 dump_tx_ring(dev); 1930 } 1931 if (tx_status & 0x14) dev->stats.tx_fifo_errors++; 1932 if (tx_status & 0x38) dev->stats.tx_aborted_errors++; 1933 if (tx_status & 0x08) vp->xstats.tx_max_collisions++; 1934 iowrite8(0, ioaddr + TxStatus); 1935 if (tx_status & 0x30) { /* txJabber or txUnderrun */ 1936 do_tx_reset = 1; 1937 } else if ((tx_status & 0x08) && (vp->drv_flags & MAX_COLLISION_RESET)) { /* maxCollisions */ 1938 do_tx_reset = 1; 1939 reset_mask = 0x0108; /* Reset interface logic, but not download logic */ 1940 } else { /* Merely re-enable the transmitter. */ 1941 iowrite16(TxEnable, ioaddr + EL3_CMD); 1942 } 1943 } 1944 1945 if (status & RxEarly) { /* Rx early is unused. */ 1946 vortex_rx(dev); 1947 iowrite16(AckIntr | RxEarly, ioaddr + EL3_CMD); 1948 } 1949 if (status & StatsFull) { /* Empty statistics. */ 1950 static int DoneDidThat; 1951 if (vortex_debug > 4) 1952 printk(KERN_DEBUG "%s: Updating stats.\n", dev->name); 1953 update_stats(ioaddr, dev); 1954 /* HACK: Disable statistics as an interrupt source. */ 1955 /* This occurs when we have the wrong media type! */ 1956 if (DoneDidThat == 0 && 1957 ioread16(ioaddr + EL3_STATUS) & StatsFull) { 1958 printk(KERN_WARNING "%s: Updating statistics failed, disabling " 1959 "stats as an interrupt source.\n", dev->name); 1960 EL3WINDOW(5); 1961 iowrite16(SetIntrEnb | (ioread16(ioaddr + 10) & ~StatsFull), ioaddr + EL3_CMD); 1962 vp->intr_enable &= ~StatsFull; 1963 EL3WINDOW(7); 1964 DoneDidThat++; 1965 } 1966 } 1967 if (status & IntReq) { /* Restore all interrupt sources. */ 1968 iowrite16(vp->status_enable, ioaddr + EL3_CMD); 1969 iowrite16(vp->intr_enable, ioaddr + EL3_CMD); 1970 } 1971 if (status & HostError) { 1972 u16 fifo_diag; 1973 EL3WINDOW(4); 1974 fifo_diag = ioread16(ioaddr + Wn4_FIFODiag); 1975 printk(KERN_ERR "%s: Host error, FIFO diagnostic register %4.4x.\n", 1976 dev->name, fifo_diag); 1977 /* Adapter failure requires Tx/Rx reset and reinit. */ 1978 if (vp->full_bus_master_tx) { 1979 int bus_status = ioread32(ioaddr + PktStatus); 1980 /* 0x80000000 PCI master abort. */ 1981 /* 0x40000000 PCI target abort. */ 1982 if (vortex_debug) 1983 printk(KERN_ERR "%s: PCI bus error, bus status %8.8x\n", dev->name, bus_status); 1984 1985 /* In this case, blow the card away */ 1986 /* Must not enter D3 or we can't legally issue the reset! */ 1987 vortex_down(dev, 0); 1988 issue_and_wait(dev, TotalReset | 0xff); 1989 vortex_up(dev); /* AKPM: bug. vortex_up() assumes that the rx ring is full. It may not be. */ 1990 } else if (fifo_diag & 0x0400) 1991 do_tx_reset = 1; 1992 if (fifo_diag & 0x3000) { 1993 /* Reset Rx fifo and upload logic */ 1994 issue_and_wait(dev, RxReset|0x07); 1995 /* Set the Rx filter to the current state. */ 1996 set_rx_mode(dev); 1997 /* enable 802.1q VLAN tagged frames */ 1998 set_8021q_mode(dev, 1); 1999 iowrite16(RxEnable, ioaddr + EL3_CMD); /* Re-enable the receiver. */ 2000 iowrite16(AckIntr | HostError, ioaddr + EL3_CMD); 2001 } 2002 } 2003 2004 if (do_tx_reset) { 2005 issue_and_wait(dev, TxReset|reset_mask); 2006 iowrite16(TxEnable, ioaddr + EL3_CMD); 2007 if (!vp->full_bus_master_tx) 2008 netif_wake_queue(dev); 2009 } 2010} 2011 2012static int 2013vortex_start_xmit(struct sk_buff *skb, struct net_device *dev) 2014{ 2015 struct vortex_private *vp = netdev_priv(dev); 2016 void __iomem *ioaddr = vp->ioaddr; 2017 2018 /* Put out the doubleword header... */ 2019 iowrite32(skb->len, ioaddr + TX_FIFO); 2020 if (vp->bus_master) { 2021 /* Set the bus-master controller to transfer the packet. */ 2022 int len = (skb->len + 3) & ~3; 2023 iowrite32(vp->tx_skb_dma = pci_map_single(VORTEX_PCI(vp), skb->data, len, PCI_DMA_TODEVICE), 2024 ioaddr + Wn7_MasterAddr); 2025 iowrite16(len, ioaddr + Wn7_MasterLen); 2026 vp->tx_skb = skb; 2027 iowrite16(StartDMADown, ioaddr + EL3_CMD); 2028 /* netif_wake_queue() will be called at the DMADone interrupt. */ 2029 } else { 2030 /* ... and the packet rounded to a doubleword. */ 2031 iowrite32_rep(ioaddr + TX_FIFO, skb->data, (skb->len + 3) >> 2); 2032 dev_kfree_skb (skb); 2033 if (ioread16(ioaddr + TxFree) > 1536) { 2034 netif_start_queue (dev); /* AKPM: redundant? */ 2035 } else { 2036 /* Interrupt us when the FIFO has room for max-sized packet. */ 2037 netif_stop_queue(dev); 2038 iowrite16(SetTxThreshold + (1536>>2), ioaddr + EL3_CMD); 2039 } 2040 } 2041 2042 dev->trans_start = jiffies; 2043 2044 /* Clear the Tx status stack. */ 2045 { 2046 int tx_status; 2047 int i = 32; 2048 2049 while (--i > 0 && (tx_status = ioread8(ioaddr + TxStatus)) > 0) { 2050 if (tx_status & 0x3C) { /* A Tx-disabling error occurred. */ 2051 if (vortex_debug > 2) 2052 printk(KERN_DEBUG "%s: Tx error, status %2.2x.\n", 2053 dev->name, tx_status); 2054 if (tx_status & 0x04) dev->stats.tx_fifo_errors++; 2055 if (tx_status & 0x38) dev->stats.tx_aborted_errors++; 2056 if (tx_status & 0x30) { 2057 issue_and_wait(dev, TxReset); 2058 } 2059 iowrite16(TxEnable, ioaddr + EL3_CMD); 2060 } 2061 iowrite8(0x00, ioaddr + TxStatus); /* Pop the status stack. */ 2062 } 2063 } 2064 return 0; 2065} 2066 2067static int 2068boomerang_start_xmit(struct sk_buff *skb, struct net_device *dev) 2069{ 2070 struct vortex_private *vp = netdev_priv(dev); 2071 void __iomem *ioaddr = vp->ioaddr; 2072 /* Calculate the next Tx descriptor entry. */ 2073 int entry = vp->cur_tx % TX_RING_SIZE; 2074 struct boom_tx_desc *prev_entry = &vp->tx_ring[(vp->cur_tx-1) % TX_RING_SIZE]; 2075 unsigned long flags; 2076 2077 if (vortex_debug > 6) { 2078 printk(KERN_DEBUG "boomerang_start_xmit()\n"); 2079 printk(KERN_DEBUG "%s: Trying to send a packet, Tx index %d.\n", 2080 dev->name, vp->cur_tx); 2081 } 2082 2083 if (vp->cur_tx - vp->dirty_tx >= TX_RING_SIZE) { 2084 if (vortex_debug > 0) 2085 printk(KERN_WARNING "%s: BUG! Tx Ring full, refusing to send buffer.\n", 2086 dev->name); 2087 netif_stop_queue(dev); 2088 return 1; 2089 } 2090 2091 vp->tx_skbuff[entry] = skb; 2092 2093 vp->tx_ring[entry].next = 0; 2094#if DO_ZEROCOPY 2095 if (skb->ip_summed != CHECKSUM_PARTIAL) 2096 vp->tx_ring[entry].status = cpu_to_le32(skb->len | TxIntrUploaded); 2097 else 2098 vp->tx_ring[entry].status = cpu_to_le32(skb->len | TxIntrUploaded | AddTCPChksum | AddUDPChksum); 2099 2100 if (!skb_shinfo(skb)->nr_frags) { 2101 vp->tx_ring[entry].frag[0].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, 2102 skb->len, PCI_DMA_TODEVICE)); 2103 vp->tx_ring[entry].frag[0].length = cpu_to_le32(skb->len | LAST_FRAG); 2104 } else { 2105 int i; 2106 2107 vp->tx_ring[entry].frag[0].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, 2108 skb->len-skb->data_len, PCI_DMA_TODEVICE)); 2109 vp->tx_ring[entry].frag[0].length = cpu_to_le32(skb->len-skb->data_len); 2110 2111 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) { 2112 skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; 2113 2114 vp->tx_ring[entry].frag[i+1].addr = 2115 cpu_to_le32(pci_map_single(VORTEX_PCI(vp), 2116 (void*)page_address(frag->page) + frag->page_offset, 2117 frag->size, PCI_DMA_TODEVICE)); 2118 2119 if (i == skb_shinfo(skb)->nr_frags-1) 2120 vp->tx_ring[entry].frag[i+1].length = cpu_to_le32(frag->size|LAST_FRAG); 2121 else 2122 vp->tx_ring[entry].frag[i+1].length = cpu_to_le32(frag->size); 2123 } 2124 } 2125#else 2126 vp->tx_ring[entry].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, skb->len, PCI_DMA_TODEVICE)); 2127 vp->tx_ring[entry].length = cpu_to_le32(skb->len | LAST_FRAG); 2128 vp->tx_ring[entry].status = cpu_to_le32(skb->len | TxIntrUploaded); 2129#endif 2130 2131 spin_lock_irqsave(&vp->lock, flags); 2132 /* Wait for the stall to complete. */ 2133 issue_and_wait(dev, DownStall); 2134 prev_entry->next = cpu_to_le32(vp->tx_ring_dma + entry * sizeof(struct boom_tx_desc)); 2135 if (ioread32(ioaddr + DownListPtr) == 0) { 2136 iowrite32(vp->tx_ring_dma + entry * sizeof(struct boom_tx_desc), ioaddr + DownListPtr); 2137 vp->queued_packet++; 2138 } 2139 2140 vp->cur_tx++; 2141 if (vp->cur_tx - vp->dirty_tx > TX_RING_SIZE - 1) { 2142 netif_stop_queue (dev); 2143 } else { /* Clear previous interrupt enable. */ 2144#if defined(tx_interrupt_mitigation) 2145 /* Dubious. If in boomeang_interrupt "faster" cyclone ifdef 2146 * were selected, this would corrupt DN_COMPLETE. No? 2147 */ 2148 prev_entry->status &= cpu_to_le32(~TxIntrUploaded); 2149#endif 2150 } 2151 iowrite16(DownUnstall, ioaddr + EL3_CMD); 2152 spin_unlock_irqrestore(&vp->lock, flags); 2153 dev->trans_start = jiffies; 2154 return 0; 2155} 2156 2157/* The interrupt handler does all of the Rx thread work and cleans up 2158 after the Tx thread. */ 2159 2160/* 2161 * This is the ISR for the vortex series chips. 2162 * full_bus_master_tx == 0 && full_bus_master_rx == 0 2163 */ 2164 2165static irqreturn_t 2166vortex_interrupt(int irq, void *dev_id) 2167{ 2168 struct net_device *dev = dev_id; 2169 struct vortex_private *vp = netdev_priv(dev); 2170 void __iomem *ioaddr; 2171 int status; 2172 int work_done = max_interrupt_work; 2173 int handled = 0; 2174 2175 ioaddr = vp->ioaddr; 2176 spin_lock(&vp->lock); 2177 2178 status = ioread16(ioaddr + EL3_STATUS); 2179 2180 if (vortex_debug > 6) 2181 printk("vortex_interrupt(). status=0x%4x\n", status); 2182 2183 if ((status & IntLatch) == 0) 2184 goto handler_exit; /* No interrupt: shared IRQs cause this */ 2185 handled = 1; 2186 2187 if (status & IntReq) { 2188 status |= vp->deferred; 2189 vp->deferred = 0; 2190 } 2191 2192 if (status == 0xffff) /* h/w no longer present (hotplug)? */ 2193 goto handler_exit; 2194 2195 if (vortex_debug > 4) 2196 printk(KERN_DEBUG "%s: interrupt, status %4.4x, latency %d ticks.\n", 2197 dev->name, status, ioread8(ioaddr + Timer)); 2198 2199 do { 2200 if (vortex_debug > 5) 2201 printk(KERN_DEBUG "%s: In interrupt loop, status %4.4x.\n", 2202 dev->name, status); 2203 if (status & RxComplete) 2204 vortex_rx(dev); 2205 2206 if (status & TxAvailable) { 2207 if (vortex_debug > 5) 2208 printk(KERN_DEBUG " TX room bit was handled.\n"); 2209 /* There's room in the FIFO for a full-sized packet. */ 2210 iowrite16(AckIntr | TxAvailable, ioaddr + EL3_CMD); 2211 netif_wake_queue (dev); 2212 } 2213 2214 if (status & DMADone) { 2215 if (ioread16(ioaddr + Wn7_MasterStatus) & 0x1000) { 2216 iowrite16(0x1000, ioaddr + Wn7_MasterStatus); /* Ack the event. */ 2217 pci_unmap_single(VORTEX_PCI(vp), vp->tx_skb_dma, (vp->tx_skb->len + 3) & ~3, PCI_DMA_TODEVICE); 2218 dev_kfree_skb_irq(vp->tx_skb); /* Release the transferred buffer */ 2219 if (ioread16(ioaddr + TxFree) > 1536) { 2220 /* 2221 * AKPM: FIXME: I don't think we need this. If the queue was stopped due to 2222 * insufficient FIFO room, the TxAvailable test will succeed and call 2223 * netif_wake_queue() 2224 */ 2225 netif_wake_queue(dev); 2226 } else { /* Interrupt when FIFO has room for max-sized packet. */ 2227 iowrite16(SetTxThreshold + (1536>>2), ioaddr + EL3_CMD); 2228 netif_stop_queue(dev); 2229 } 2230 } 2231 } 2232 /* Check for all uncommon interrupts at once. */ 2233 if (status & (HostError | RxEarly | StatsFull | TxComplete | IntReq)) { 2234 if (status == 0xffff) 2235 break; 2236 vortex_error(dev, status); 2237 } 2238 2239 if (--work_done < 0) { 2240 printk(KERN_WARNING "%s: Too much work in interrupt, status " 2241 "%4.4x.\n", dev->name, status); 2242 /* Disable all pending interrupts. */ 2243 do { 2244 vp->deferred |= status; 2245 iowrite16(SetStatusEnb | (~vp->deferred & vp->status_enable), 2246 ioaddr + EL3_CMD); 2247 iowrite16(AckIntr | (vp->deferred & 0x7ff), ioaddr + EL3_CMD); 2248 } while ((status = ioread16(ioaddr + EL3_CMD)) & IntLatch); 2249 /* The timer will reenable interrupts. */ 2250 mod_timer(&vp->timer, jiffies + 1*HZ); 2251 break; 2252 } 2253 /* Acknowledge the IRQ. */ 2254 iowrite16(AckIntr | IntReq | IntLatch, ioaddr + EL3_CMD); 2255 } while ((status = ioread16(ioaddr + EL3_STATUS)) & (IntLatch | RxComplete)); 2256 2257 if (vortex_debug > 4) 2258 printk(KERN_DEBUG "%s: exiting interrupt, status %4.4x.\n", 2259 dev->name, status); 2260handler_exit: 2261 spin_unlock(&vp->lock); 2262 return IRQ_RETVAL(handled); 2263} 2264 2265/* 2266 * This is the ISR for the boomerang series chips. 2267 * full_bus_master_tx == 1 && full_bus_master_rx == 1 2268 */ 2269 2270static irqreturn_t 2271boomerang_interrupt(int irq, void *dev_id) 2272{ 2273 struct net_device *dev = dev_id; 2274 struct vortex_private *vp = netdev_priv(dev); 2275 void __iomem *ioaddr; 2276 int status; 2277 int work_done = max_interrupt_work; 2278 2279 ioaddr = vp->ioaddr; 2280 2281 /* 2282 * It seems dopey to put the spinlock this early, but we could race against vortex_tx_timeout 2283 * and boomerang_start_xmit 2284 */ 2285 spin_lock(&vp->lock); 2286 2287 status = ioread16(ioaddr + EL3_STATUS); 2288 2289 if (vortex_debug > 6) 2290 printk(KERN_DEBUG "boomerang_interrupt. status=0x%4x\n", status); 2291 2292 if ((status & IntLatch) == 0) 2293 goto handler_exit; /* No interrupt: shared IRQs can cause this */ 2294 2295 if (status == 0xffff) { /* h/w no longer present (hotplug)? */ 2296 if (vortex_debug > 1) 2297 printk(KERN_DEBUG "boomerang_interrupt(1): status = 0xffff\n"); 2298 goto handler_exit; 2299 } 2300 2301 if (status & IntReq) { 2302 status |= vp->deferred; 2303 vp->deferred = 0; 2304 } 2305 2306 if (vortex_debug > 4) 2307 printk(KERN_DEBUG "%s: interrupt, status %4.4x, latency %d ticks.\n", 2308 dev->name, status, ioread8(ioaddr + Timer)); 2309 do { 2310 if (vortex_debug > 5) 2311 printk(KERN_DEBUG "%s: In interrupt loop, status %4.4x.\n", 2312 dev->name, status); 2313 if (status & UpComplete) { 2314 iowrite16(AckIntr | UpComplete, ioaddr + EL3_CMD); 2315 if (vortex_debug > 5) 2316 printk(KERN_DEBUG "boomerang_interrupt->boomerang_rx\n"); 2317 boomerang_rx(dev); 2318 } 2319 2320 if (status & DownComplete) { 2321 unsigned int dirty_tx = vp->dirty_tx; 2322 2323 iowrite16(AckIntr | DownComplete, ioaddr + EL3_CMD); 2324 while (vp->cur_tx - dirty_tx > 0) { 2325 int entry = dirty_tx % TX_RING_SIZE; 2326#if 1 /* AKPM: the latter is faster, but cyclone-only */ 2327 if (ioread32(ioaddr + DownListPtr) == 2328 vp->tx_ring_dma + entry * sizeof(struct boom_tx_desc)) 2329 break; /* It still hasn't been processed. */ 2330#else 2331 if ((vp->tx_ring[entry].status & DN_COMPLETE) == 0) 2332 break; /* It still hasn't been processed. */ 2333#endif 2334 2335 if (vp->tx_skbuff[entry]) { 2336 struct sk_buff *skb = vp->tx_skbuff[entry]; 2337#if DO_ZEROCOPY 2338 int i; 2339 for (i=0; i<=skb_shinfo(skb)->nr_frags; i++) 2340 pci_unmap_single(VORTEX_PCI(vp), 2341 le32_to_cpu(vp->tx_ring[entry].frag[i].addr), 2342 le32_to_cpu(vp->tx_ring[entry].frag[i].length)&0xFFF, 2343 PCI_DMA_TODEVICE); 2344#else 2345 pci_unmap_single(VORTEX_PCI(vp), 2346 le32_to_cpu(vp->tx_ring[entry].addr), skb->len, PCI_DMA_TODEVICE); 2347#endif 2348 dev_kfree_skb_irq(skb); 2349 vp->tx_skbuff[entry] = NULL; 2350 } else { 2351 printk(KERN_DEBUG "boomerang_interrupt: no skb!\n"); 2352 } 2353 /* dev->stats.tx_packets++; Counted below. */ 2354 dirty_tx++; 2355 } 2356 vp->dirty_tx = dirty_tx; 2357 if (vp->cur_tx - dirty_tx <= TX_RING_SIZE - 1) { 2358 if (vortex_debug > 6) 2359 printk(KERN_DEBUG "boomerang_interrupt: wake queue\n"); 2360 netif_wake_queue (dev); 2361 } 2362 } 2363 2364 /* Check for all uncommon interrupts at once. */ 2365 if (status & (HostError | RxEarly | StatsFull | TxComplete | IntReq)) 2366 vortex_error(dev, status); 2367 2368 if (--work_done < 0) { 2369 printk(KERN_WARNING "%s: Too much work in interrupt, status " 2370 "%4.4x.\n", dev->name, status); 2371 /* Disable all pending interrupts. */ 2372 do { 2373 vp->deferred |= status; 2374 iowrite16(SetStatusEnb | (~vp->deferred & vp->status_enable), 2375 ioaddr + EL3_CMD); 2376 iowrite16(AckIntr | (vp->deferred & 0x7ff), ioaddr + EL3_CMD); 2377 } while ((status = ioread16(ioaddr + EL3_CMD)) & IntLatch); 2378 /* The timer will reenable interrupts. */ 2379 mod_timer(&vp->timer, jiffies + 1*HZ); 2380 break; 2381 } 2382 /* Acknowledge the IRQ. */ 2383 iowrite16(AckIntr | IntReq | IntLatch, ioaddr + EL3_CMD); 2384 if (vp->cb_fn_base) /* The PCMCIA people are idiots. */ 2385 iowrite32(0x8000, vp->cb_fn_base + 4); 2386 2387 } while ((status = ioread16(ioaddr + EL3_STATUS)) & IntLatch); 2388 2389 if (vortex_debug > 4) 2390 printk(KERN_DEBUG "%s: exiting interrupt, status %4.4x.\n", 2391 dev->name, status); 2392handler_exit: 2393 spin_unlock(&vp->lock); 2394 return IRQ_HANDLED; 2395} 2396 2397static int vortex_rx(struct net_device *dev) 2398{ 2399 struct vortex_private *vp = netdev_priv(dev); 2400 void __iomem *ioaddr = vp->ioaddr; 2401 int i; 2402 short rx_status; 2403 2404 if (vortex_debug > 5) 2405 printk(KERN_DEBUG "vortex_rx(): status %4.4x, rx_status %4.4x.\n", 2406 ioread16(ioaddr+EL3_STATUS), ioread16(ioaddr+RxStatus)); 2407 while ((rx_status = ioread16(ioaddr + RxStatus)) > 0) { 2408 if (rx_status & 0x4000) { /* Error, update stats. */ 2409 unsigned char rx_error = ioread8(ioaddr + RxErrors); 2410 if (vortex_debug > 2) 2411 printk(KERN_DEBUG " Rx error: status %2.2x.\n", rx_error); 2412 dev->stats.rx_errors++; 2413 if (rx_error & 0x01) dev->stats.rx_over_errors++; 2414 if (rx_error & 0x02) dev->stats.rx_length_errors++; 2415 if (rx_error & 0x04) dev->stats.rx_frame_errors++; 2416 if (rx_error & 0x08) dev->stats.rx_crc_errors++; 2417 if (rx_error & 0x10) dev->stats.rx_length_errors++; 2418 } else { 2419 /* The packet length: up to 4.5K!. */ 2420 int pkt_len = rx_status & 0x1fff; 2421 struct sk_buff *skb; 2422 2423 skb = dev_alloc_skb(pkt_len + 5); 2424 if (vortex_debug > 4) 2425 printk(KERN_DEBUG "Receiving packet size %d status %4.4x.\n", 2426 pkt_len, rx_status); 2427 if (skb != NULL) { 2428 skb_reserve(skb, 2); /* Align IP on 16 byte boundaries */ 2429 /* 'skb_put()' points to the start of sk_buff data area. */ 2430 if (vp->bus_master && 2431 ! (ioread16(ioaddr + Wn7_MasterStatus) & 0x8000)) { 2432 dma_addr_t dma = pci_map_single(VORTEX_PCI(vp), skb_put(skb, pkt_len), 2433 pkt_len, PCI_DMA_FROMDEVICE); 2434 iowrite32(dma, ioaddr + Wn7_MasterAddr); 2435 iowrite16((skb->len + 3) & ~3, ioaddr + Wn7_MasterLen); 2436 iowrite16(StartDMAUp, ioaddr + EL3_CMD); 2437 while (ioread16(ioaddr + Wn7_MasterStatus) & 0x8000) 2438 ; 2439 pci_unmap_single(VORTEX_PCI(vp), dma, pkt_len, PCI_DMA_FROMDEVICE); 2440 } else { 2441 ioread32_rep(ioaddr + RX_FIFO, 2442 skb_put(skb, pkt_len), 2443 (pkt_len + 3) >> 2); 2444 } 2445 iowrite16(RxDiscard, ioaddr + EL3_CMD); /* Pop top Rx packet. */ 2446 skb->protocol = eth_type_trans(skb, dev); 2447 netif_rx(skb); 2448 dev->last_rx = jiffies; 2449 dev->stats.rx_packets++; 2450 /* Wait a limited time to go to next packet. */ 2451 for (i = 200; i >= 0; i--) 2452 if ( ! (ioread16(ioaddr + EL3_STATUS) & CmdInProgress)) 2453 break; 2454 continue; 2455 } else if (vortex_debug > 0) 2456 printk(KERN_NOTICE "%s: No memory to allocate a sk_buff of " 2457 "size %d.\n", dev->name, pkt_len); 2458 dev->stats.rx_dropped++; 2459 } 2460 issue_and_wait(dev, RxDiscard); 2461 } 2462 2463 return 0; 2464} 2465 2466static int 2467boomerang_rx(struct net_device *dev) 2468{ 2469 struct vortex_private *vp = netdev_priv(dev); 2470 int entry = vp->cur_rx % RX_RING_SIZE; 2471 void __iomem *ioaddr = vp->ioaddr; 2472 int rx_status; 2473 int rx_work_limit = vp->dirty_rx + RX_RING_SIZE - vp->cur_rx; 2474 2475 if (vortex_debug > 5) 2476 printk(KERN_DEBUG "boomerang_rx(): status %4.4x\n", ioread16(ioaddr+EL3_STATUS)); 2477 2478 while ((rx_status = le32_to_cpu(vp->rx_ring[entry].status)) & RxDComplete){ 2479 if (--rx_work_limit < 0) 2480 break; 2481 if (rx_status & RxDError) { /* Error, update stats. */ 2482 unsigned char rx_error = rx_status >> 16; 2483 if (vortex_debug > 2) 2484 printk(KERN_DEBUG " Rx error: status %2.2x.\n", rx_error); 2485 dev->stats.rx_errors++; 2486 if (rx_error & 0x01) dev->stats.rx_over_errors++; 2487 if (rx_error & 0x02) dev->stats.rx_length_errors++; 2488 if (rx_error & 0x04) dev->stats.rx_frame_errors++; 2489 if (rx_error & 0x08) dev->stats.rx_crc_errors++; 2490 if (rx_error & 0x10) dev->stats.rx_length_errors++; 2491 } else { 2492 /* The packet length: up to 4.5K!. */ 2493 int pkt_len = rx_status & 0x1fff; 2494 struct sk_buff *skb; 2495 dma_addr_t dma = le32_to_cpu(vp->rx_ring[entry].addr); 2496 2497 if (vortex_debug > 4) 2498 printk(KERN_DEBUG "Receiving packet size %d status %4.4x.\n", 2499 pkt_len, rx_status); 2500 2501 /* Check if the packet is long enough to just accept without 2502 copying to a properly sized skbuff. */ 2503 if (pkt_len < rx_copybreak && (skb = dev_alloc_skb(pkt_len + 2)) != NULL) { 2504 skb_reserve(skb, 2); /* Align IP on 16 byte boundaries */ 2505 pci_dma_sync_single_for_cpu(VORTEX_PCI(vp), dma, PKT_BUF_SZ, PCI_DMA_FROMDEVICE); 2506 /* 'skb_put()' points to the start of sk_buff data area. */ 2507 memcpy(skb_put(skb, pkt_len), 2508 vp->rx_skbuff[entry]->data, 2509 pkt_len); 2510 pci_dma_sync_single_for_device(VORTEX_PCI(vp), dma, PKT_BUF_SZ, PCI_DMA_FROMDEVICE); 2511 vp->rx_copy++; 2512 } else { 2513 /* Pass up the skbuff already on the Rx ring. */ 2514 skb = vp->rx_skbuff[entry]; 2515 vp->rx_skbuff[entry] = NULL; 2516 skb_put(skb, pkt_len); 2517 pci_unmap_single(VORTEX_PCI(vp), dma, PKT_BUF_SZ, PCI_DMA_FROMDEVICE); 2518 vp->rx_nocopy++; 2519 } 2520 skb->protocol = eth_type_trans(skb, dev); 2521 { /* Use hardware checksum info. */ 2522 int csum_bits = rx_status & 0xee000000; 2523 if (csum_bits && 2524 (csum_bits == (IPChksumValid | TCPChksumValid) || 2525 csum_bits == (IPChksumValid | UDPChksumValid))) { 2526 skb->ip_summed = CHECKSUM_UNNECESSARY; 2527 vp->rx_csumhits++; 2528 } 2529 } 2530 netif_rx(skb); 2531 dev->last_rx = jiffies; 2532 dev->stats.rx_packets++; 2533 } 2534 entry = (++vp->cur_rx) % RX_RING_SIZE; 2535 } 2536 /* Refill the Rx ring buffers. */ 2537 for (; vp->cur_rx - vp->dirty_rx > 0; vp->dirty_rx++) { 2538 struct sk_buff *skb; 2539 entry = vp->dirty_rx % RX_RING_SIZE; 2540 if (vp->rx_skbuff[entry] == NULL) { 2541 skb = dev_alloc_skb(PKT_BUF_SZ); 2542 if (skb == NULL) { 2543 static unsigned long last_jif; 2544 if (time_after(jiffies, last_jif + 10 * HZ)) { 2545 printk(KERN_WARNING "%s: memory shortage\n", dev->name); 2546 last_jif = jiffies; 2547 } 2548 if ((vp->cur_rx - vp->dirty_rx) == RX_RING_SIZE) 2549 mod_timer(&vp->rx_oom_timer, RUN_AT(HZ * 1)); 2550 break; /* Bad news! */ 2551 } 2552 skb->dev = dev; /* Mark as being used by this device. */ 2553 skb_reserve(skb, 2); /* Align IP on 16 byte boundaries */ 2554 vp->rx_ring[entry].addr = cpu_to_le32(pci_map_single(VORTEX_PCI(vp), skb->data, PKT_BUF_SZ, PCI_DMA_FROMDEVICE)); 2555 vp->rx_skbuff[entry] = skb; 2556 } 2557 vp->rx_ring[entry].status = 0; /* Clear complete bit. */ 2558 iowrite16(UpUnstall, ioaddr + EL3_CMD); 2559 } 2560 return 0; 2561} 2562 2563/* 2564 * If we've hit a total OOM refilling the Rx ring we poll once a second 2565 * for some memory. Otherwise there is no way to restart the rx process. 2566 */ 2567static void 2568rx_oom_timer(unsigned long arg) 2569{ 2570 struct net_device *dev = (struct net_device *)arg; 2571 struct vortex_private *vp = netdev_priv(dev); 2572 2573 spin_lock_irq(&vp->lock); 2574 if ((vp->cur_rx - vp->dirty_rx) == RX_RING_SIZE) /* This test is redundant, but makes me feel good */ 2575 boomerang_rx(dev); 2576 if (vortex_debug > 1) { 2577 printk(KERN_DEBUG "%s: rx_oom_timer %s\n", dev->name, 2578 ((vp->cur_rx - vp->dirty_rx) != RX_RING_SIZE) ? "succeeded" : "retrying"); 2579 } 2580 spin_unlock_irq(&vp->lock); 2581} 2582 2583static void 2584vortex_down(struct net_device *dev, int final_down) 2585{ 2586 struct vortex_private *vp = netdev_priv(dev); 2587 void __iomem *ioaddr = vp->ioaddr; 2588 2589 netif_stop_queue (dev); 2590 2591 del_timer_sync(&vp->rx_oom_timer); 2592 del_timer_sync(&vp->timer); 2593 2594 /* Turn off statistics ASAP. We update dev->stats below. */ 2595 iowrite16(StatsDisable, ioaddr + EL3_CMD); 2596 2597 /* Disable the receiver and transmitter. */ 2598 iowrite16(RxDisable, ioaddr + EL3_CMD); 2599 iowrite16(TxDisable, ioaddr + EL3_CMD); 2600 2601 /* Disable receiving 802.1q tagged frames */ 2602 set_8021q_mode(dev, 0); 2603 2604 if (dev->if_port == XCVR_10base2) 2605 /* Turn off thinnet power. Green! */ 2606 iowrite16(StopCoax, ioaddr + EL3_CMD); 2607 2608 iowrite16(SetIntrEnb | 0x0000, ioaddr + EL3_CMD); 2609 2610 update_stats(ioaddr, dev); 2611 if (vp->full_bus_master_rx) 2612 iowrite32(0, ioaddr + UpListPtr); 2613 if (vp->full_bus_master_tx) 2614 iowrite32(0, ioaddr + DownListPtr); 2615 2616 if (final_down && VORTEX_PCI(vp)) { 2617 vp->pm_state_valid = 1; 2618 pci_save_state(VORTEX_PCI(vp)); 2619 acpi_set_WOL(dev); 2620 } 2621} 2622 2623static int 2624vortex_close(struct net_device *dev) 2625{ 2626 struct vortex_private *vp = netdev_priv(dev); 2627 void __iomem *ioaddr = vp->ioaddr; 2628 int i; 2629 2630 if (netif_device_present(dev)) 2631 vortex_down(dev, 1); 2632 2633 if (vortex_debug > 1) { 2634 printk(KERN_DEBUG"%s: vortex_close() status %4.4x, Tx status %2.2x.\n", 2635 dev->name, ioread16(ioaddr + EL3_STATUS), ioread8(ioaddr + TxStatus)); 2636 printk(KERN_DEBUG "%s: vortex close stats: rx_nocopy %d rx_copy %d" 2637 " tx_queued %d Rx pre-checksummed %d.\n", 2638 dev->name, vp->rx_nocopy, vp->rx_copy, vp->queued_packet, vp->rx_csumhits); 2639 } 2640 2641#if DO_ZEROCOPY 2642 if (vp->rx_csumhits && 2643 (vp->drv_flags & HAS_HWCKSM) == 0 && 2644 (vp->card_idx >= MAX_UNITS || hw_checksums[vp->card_idx] == -1)) { 2645 printk(KERN_WARNING "%s supports hardware checksums, and we're " 2646 "not using them!\n", dev->name); 2647 } 2648#endif 2649 2650 free_irq(dev->irq, dev); 2651 2652 if (vp->full_bus_master_rx) { /* Free Boomerang bus master Rx buffers. */ 2653 for (i = 0; i < RX_RING_SIZE; i++) 2654 if (vp->rx_skbuff[i]) { 2655 pci_unmap_single( VORTEX_PCI(vp), le32_to_cpu(vp->rx_ring[i].addr), 2656 PKT_BUF_SZ, PCI_DMA_FROMDEVICE); 2657 dev_kfree_skb(vp->rx_skbuff[i]); 2658 vp->rx_skbuff[i] = NULL; 2659 } 2660 } 2661 if (vp->full_bus_master_tx) { /* Free Boomerang bus master Tx buffers. */ 2662 for (i = 0; i < TX_RING_SIZE; i++) { 2663 if (vp->tx_skbuff[i]) { 2664 struct sk_buff *skb = vp->tx_skbuff[i]; 2665#if DO_ZEROCOPY 2666 int k; 2667 2668 for (k=0; k<=skb_shinfo(skb)->nr_frags; k++) 2669 pci_unmap_single(VORTEX_PCI(vp), 2670 le32_to_cpu(vp->tx_ring[i].frag[k].addr), 2671 le32_to_cpu(vp->tx_ring[i].frag[k].length)&0xFFF, 2672 PCI_DMA_TODEVICE); 2673#else 2674 pci_unmap_single(VORTEX_PCI(vp), le32_to_cpu(vp->tx_ring[i].addr), skb->len, PCI_DMA_TODEVICE); 2675#endif 2676 dev_kfree_skb(skb); 2677 vp->tx_skbuff[i] = NULL; 2678 } 2679 } 2680 } 2681 2682 return 0; 2683} 2684 2685static void 2686dump_tx_ring(struct net_device *dev) 2687{ 2688 if (vortex_debug > 0) { 2689 struct vortex_private *vp = netdev_priv(dev); 2690 void __iomem *ioaddr = vp->ioaddr; 2691 2692 if (vp->full_bus_master_tx) { 2693 int i; 2694 int stalled = ioread32(ioaddr + PktStatus) & 0x04; /* Possible racy. But it's only debug stuff */ 2695 2696 printk(KERN_ERR " Flags; bus-master %d, dirty %d(%d) current %d(%d)\n", 2697 vp->full_bus_master_tx, 2698 vp->dirty_tx, vp->dirty_tx % TX_RING_SIZE, 2699 vp->cur_tx, vp->cur_tx % TX_RING_SIZE); 2700 printk(KERN_ERR " Transmit list %8.8x vs. %p.\n", 2701 ioread32(ioaddr + DownListPtr), 2702 &vp->tx_ring[vp->dirty_tx % TX_RING_SIZE]); 2703 issue_and_wait(dev, DownStall); 2704 for (i = 0; i < TX_RING_SIZE; i++) { 2705 printk(KERN_ERR " %d: @%p length %8.8x status %8.8x\n", i, 2706 &vp->tx_ring[i], 2707#if DO_ZEROCOPY 2708 le32_to_cpu(vp->tx_ring[i].frag[0].length), 2709#else 2710 le32_to_cpu(vp->tx_ring[i].length), 2711#endif 2712 le32_to_cpu(vp->tx_ring[i].status)); 2713 } 2714 if (!stalled) 2715 iowrite16(DownUnstall, ioaddr + EL3_CMD); 2716 } 2717 } 2718} 2719 2720static struct net_device_stats *vortex_get_stats(struct net_device *dev) 2721{ 2722 struct vortex_private *vp = netdev_priv(dev); 2723 void __iomem *ioaddr = vp->ioaddr; 2724 unsigned long flags; 2725 2726 if (netif_device_present(dev)) { /* AKPM: Used to be netif_running */ 2727 spin_lock_irqsave (&vp->lock, flags); 2728 update_stats(ioaddr, dev); 2729 spin_unlock_irqrestore (&vp->lock, flags); 2730 } 2731 return &dev->stats; 2732} 2733 2734/* Update statistics. 2735 Unlike with the EL3 we need not worry about interrupts changing 2736 the window setting from underneath us, but we must still guard 2737 against a race condition with a StatsUpdate interrupt updating the 2738 table. This is done by checking that the ASM (!) code generated uses 2739 atomic updates with '+='. 2740 */ 2741static void update_stats(void __iomem *ioaddr, struct net_device *dev) 2742{ 2743 struct vortex_private *vp = netdev_priv(dev); 2744 int old_window = ioread16(ioaddr + EL3_CMD); 2745 2746 if (old_window == 0xffff) /* Chip suspended or ejected. */ 2747 return; 2748 /* Unlike the 3c5x9 we need not turn off stats updates while reading. */ 2749 /* Switch to the stats window, and read everything. */ 2750 EL3WINDOW(6); 2751 dev->stats.tx_carrier_errors += ioread8(ioaddr + 0); 2752 dev->stats.tx_heartbeat_errors += ioread8(ioaddr + 1); 2753 dev->stats.tx_window_errors += ioread8(ioaddr + 4); 2754 dev->stats.rx_fifo_errors += ioread8(ioaddr + 5); 2755 dev->stats.tx_packets += ioread8(ioaddr + 6); 2756 dev->stats.tx_packets += (ioread8(ioaddr + 9)&0x30) << 4; 2757 /* Rx packets */ ioread8(ioaddr + 7); /* Must read to clear */ 2758 /* Don't bother with register 9, an extension of registers 6&7. 2759 If we do use the 6&7 values the atomic update assumption above 2760 is invalid. */ 2761 dev->stats.rx_bytes += ioread16(ioaddr + 10); 2762 dev->stats.tx_bytes += ioread16(ioaddr + 12); 2763 /* Extra stats for get_ethtool_stats() */ 2764 vp->xstats.tx_multiple_collisions += ioread8(ioaddr + 2); 2765 vp->xstats.tx_single_collisions += ioread8(ioaddr + 3); 2766 vp->xstats.tx_deferred += ioread8(ioaddr + 8); 2767 EL3WINDOW(4); 2768 vp->xstats.rx_bad_ssd += ioread8(ioaddr + 12); 2769 2770 dev->stats.collisions = vp->xstats.tx_multiple_collisions 2771 + vp->xstats.tx_single_collisions 2772 + vp->xstats.tx_max_collisions; 2773 2774 { 2775 u8 up = ioread8(ioaddr + 13); 2776 dev->stats.rx_bytes += (up & 0x0f) << 16; 2777 dev->stats.tx_bytes += (up & 0xf0) << 12; 2778 } 2779 2780 EL3WINDOW(old_window >> 13); 2781 return; 2782} 2783 2784static int vortex_nway_reset(struct net_device *dev) 2785{ 2786 struct vortex_private *vp = netdev_priv(dev); 2787 void __iomem *ioaddr = vp->ioaddr; 2788 unsigned long flags; 2789 int rc; 2790 2791 spin_lock_irqsave(&vp->lock, flags); 2792 EL3WINDOW(4); 2793 rc = mii_nway_restart(&vp->mii); 2794 spin_unlock_irqrestore(&vp->lock, flags); 2795 return rc; 2796} 2797 2798static int vortex_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) 2799{ 2800 struct vortex_private *vp = netdev_priv(dev); 2801 void __iomem *ioaddr = vp->ioaddr; 2802 unsigned long flags; 2803 int rc; 2804 2805 spin_lock_irqsave(&vp->lock, flags); 2806 EL3WINDOW(4); 2807 rc = mii_ethtool_gset(&vp->mii, cmd); 2808 spin_unlock_irqrestore(&vp->lock, flags); 2809 return rc; 2810} 2811 2812static int vortex_set_settings(struct net_device *dev, struct ethtool_cmd *cmd) 2813{ 2814 struct vortex_private *vp = netdev_priv(dev); 2815 void __iomem *ioaddr = vp->ioaddr; 2816 unsigned long flags; 2817 int rc; 2818 2819 spin_lock_irqsave(&vp->lock, flags); 2820 EL3WINDOW(4); 2821 rc = mii_ethtool_sset(&vp->mii, cmd); 2822 spin_unlock_irqrestore(&vp->lock, flags); 2823 return rc; 2824} 2825 2826static u32 vortex_get_msglevel(struct net_device *dev) 2827{ 2828 return vortex_debug; 2829} 2830 2831static void vortex_set_msglevel(struct net_device *dev, u32 dbg) 2832{ 2833 vortex_debug = dbg; 2834} 2835 2836static int vortex_get_sset_count(struct net_device *dev, int sset) 2837{ 2838 switch (sset) { 2839 case ETH_SS_STATS: 2840 return VORTEX_NUM_STATS; 2841 default: 2842 return -EOPNOTSUPP; 2843 } 2844} 2845 2846static void vortex_get_ethtool_stats(struct net_device *dev, 2847 struct ethtool_stats *stats, u64 *data) 2848{ 2849 struct vortex_private *vp = netdev_priv(dev); 2850 void __iomem *ioaddr = vp->ioaddr; 2851 unsigned long flags; 2852 2853 spin_lock_irqsave(&vp->lock, flags); 2854 update_stats(ioaddr, dev); 2855 spin_unlock_irqrestore(&vp->lock, flags); 2856 2857 data[0] = vp->xstats.tx_deferred; 2858 data[1] = vp->xstats.tx_max_collisions; 2859 data[2] = vp->xstats.tx_multiple_collisions; 2860 data[3] = vp->xstats.tx_single_collisions; 2861 data[4] = vp->xstats.rx_bad_ssd; 2862} 2863 2864 2865static void vortex_get_strings(struct net_device *dev, u32 stringset, u8 *data) 2866{ 2867 switch (stringset) { 2868 case ETH_SS_STATS: 2869 memcpy(data, &ethtool_stats_keys, sizeof(ethtool_stats_keys)); 2870 break; 2871 default: 2872 WARN_ON(1); 2873 break; 2874 } 2875} 2876 2877static void vortex_get_drvinfo(struct net_device *dev, 2878 struct ethtool_drvinfo *info) 2879{ 2880 struct vortex_private *vp = netdev_priv(dev); 2881 2882 strcpy(info->driver, DRV_NAME); 2883 if (VORTEX_PCI(vp)) { 2884 strcpy(info->bus_info, pci_name(VORTEX_PCI(vp))); 2885 } else { 2886 if (VORTEX_EISA(vp)) 2887 sprintf(info->bus_info, vp->gendev->bus_id); 2888 else 2889 sprintf(info->bus_info, "EISA 0x%lx %d", 2890 dev->base_addr, dev->irq); 2891 } 2892} 2893 2894static const struct ethtool_ops vortex_ethtool_ops = { 2895 .get_drvinfo = vortex_get_drvinfo, 2896 .get_strings = vortex_get_strings, 2897 .get_msglevel = vortex_get_msglevel, 2898 .set_msglevel = vortex_set_msglevel, 2899 .get_ethtool_stats = vortex_get_ethtool_stats, 2900 .get_sset_count = vortex_get_sset_count, 2901 .get_settings = vortex_get_settings, 2902 .set_settings = vortex_set_settings, 2903 .get_link = ethtool_op_get_link, 2904 .nway_reset = vortex_nway_reset, 2905}; 2906 2907#ifdef CONFIG_PCI 2908/* 2909 * Must power the device up to do MDIO operations 2910 */ 2911static int vortex_ioctl(struct net_device *dev, struct ifreq *rq, int cmd) 2912{ 2913 int err; 2914 struct vortex_private *vp = netdev_priv(dev); 2915 void __iomem *ioaddr = vp->ioaddr; 2916 unsigned long flags; 2917 pci_power_t state = 0; 2918 2919 if(VORTEX_PCI(vp)) 2920 state = VORTEX_PCI(vp)->current_state; 2921 2922 /* The kernel core really should have pci_get_power_state() */ 2923 2924 if(state != 0) 2925 pci_set_power_state(VORTEX_PCI(vp), PCI_D0); 2926 spin_lock_irqsave(&vp->lock, flags); 2927 EL3WINDOW(4); 2928 err = generic_mii_ioctl(&vp->mii, if_mii(rq), cmd, NULL); 2929 spin_unlock_irqrestore(&vp->lock, flags); 2930 if(state != 0) 2931 pci_set_power_state(VORTEX_PCI(vp), state); 2932 2933 return err; 2934} 2935#endif 2936 2937 2938/* Pre-Cyclone chips have no documented multicast filter, so the only 2939 multicast setting is to receive all multicast frames. At least 2940 the chip has a very clean way to set the mode, unlike many others. */ 2941static void set_rx_mode(struct net_device *dev) 2942{ 2943 struct vortex_private *vp = netdev_priv(dev); 2944 void __iomem *ioaddr = vp->ioaddr; 2945 int new_mode; 2946 2947 if (dev->flags & IFF_PROMISC) { 2948 if (vortex_debug > 3) 2949 printk(KERN_NOTICE "%s: Setting promiscuous mode.\n", dev->name); 2950 new_mode = SetRxFilter|RxStation|RxMulticast|RxBroadcast|RxProm; 2951 } else if ((dev->mc_list) || (dev->flags & IFF_ALLMULTI)) { 2952 new_mode = SetRxFilter|RxStation|RxMulticast|RxBroadcast; 2953 } else 2954 new_mode = SetRxFilter | RxStation | RxBroadcast; 2955 2956 iowrite16(new_mode, ioaddr + EL3_CMD); 2957} 2958 2959#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE) 2960/* Setup the card so that it can receive frames with an 802.1q VLAN tag. 2961 Note that this must be done after each RxReset due to some backwards 2962 compatibility logic in the Cyclone and Tornado ASICs */ 2963 2964/* The Ethernet Type used for 802.1q tagged frames */ 2965#define VLAN_ETHER_TYPE 0x8100 2966 2967static void set_8021q_mode(struct net_device *dev, int enable) 2968{ 2969 struct vortex_private *vp = netdev_priv(dev); 2970 void __iomem *ioaddr = vp->ioaddr; 2971 int old_window = ioread16(ioaddr + EL3_CMD); 2972 int mac_ctrl; 2973 2974 if ((vp->drv_flags&IS_CYCLONE) || (vp->drv_flags&IS_TORNADO)) { 2975 /* cyclone and tornado chipsets can recognize 802.1q 2976 * tagged frames and treat them correctly */ 2977 2978 int max_pkt_size = dev->mtu+14; /* MTU+Ethernet header */ 2979 if (enable) 2980 max_pkt_size += 4; /* 802.1Q VLAN tag */ 2981 2982 EL3WINDOW(3); 2983 iowrite16(max_pkt_size, ioaddr+Wn3_MaxPktSize); 2984 2985 /* set VlanEtherType to let the hardware checksumming 2986 treat tagged frames correctly */ 2987 EL3WINDOW(7); 2988 iowrite16(VLAN_ETHER_TYPE, ioaddr+Wn7_VlanEtherType); 2989 } else { 2990 /* on older cards we have to enable large frames */ 2991 2992 vp->large_frames = dev->mtu > 1500 || enable; 2993 2994 EL3WINDOW(3); 2995 mac_ctrl = ioread16(ioaddr+Wn3_MAC_Ctrl); 2996 if (vp->large_frames) 2997 mac_ctrl |= 0x40; 2998 else 2999 mac_ctrl &= ~0x40; 3000 iowrite16(mac_ctrl, ioaddr+Wn3_MAC_Ctrl); 3001 } 3002 3003 EL3WINDOW(old_window); 3004} 3005#else 3006 3007static void set_8021q_mode(struct net_device *dev, int enable) 3008{ 3009} 3010 3011 3012#endif 3013 3014/* MII transceiver control section. 3015 Read and write the MII registers using software-generated serial 3016 MDIO protocol. See the MII specifications or DP83840A data sheet 3017 for details. */ 3018 3019/* The maximum data clock rate is 2.5 Mhz. The minimum timing is usually 3020 met by back-to-back PCI I/O cycles, but we insert a delay to avoid 3021 "overclocking" issues. */ 3022#define mdio_delay() ioread32(mdio_addr) 3023 3024#define MDIO_SHIFT_CLK 0x01 3025#define MDIO_DIR_WRITE 0x04 3026#define MDIO_DATA_WRITE0 (0x00 | MDIO_DIR_WRITE) 3027#define MDIO_DATA_WRITE1 (0x02 | MDIO_DIR_WRITE) 3028#define MDIO_DATA_READ 0x02 3029#define MDIO_ENB_IN 0x00 3030 3031/* Generate the preamble required for initial synchronization and 3032 a few older transceivers. */ 3033static void mdio_sync(void __iomem *ioaddr, int bits) 3034{ 3035 void __iomem *mdio_addr = ioaddr + Wn4_PhysicalMgmt; 3036 3037 /* Establish sync by sending at least 32 logic ones. */ 3038 while (-- bits >= 0) { 3039 iowrite16(MDIO_DATA_WRITE1, mdio_addr); 3040 mdio_delay(); 3041 iowrite16(MDIO_DATA_WRITE1 | MDIO_SHIFT_CLK, mdio_addr); 3042 mdio_delay(); 3043 } 3044} 3045 3046static int mdio_read(struct net_device *dev, int phy_id, int location) 3047{ 3048 int i; 3049 struct vortex_private *vp = netdev_priv(dev); 3050 void __iomem *ioaddr = vp->ioaddr; 3051 int read_cmd = (0xf6 << 10) | (phy_id << 5) | location; 3052 unsigned int retval = 0; 3053 void __iomem *mdio_addr = ioaddr + Wn4_PhysicalMgmt; 3054 3055 if (mii_preamble_required) 3056 mdio_sync(ioaddr, 32); 3057 3058 /* Shift the read command bits out. */ 3059 for (i = 14; i >= 0; i--) { 3060 int dataval = (read_cmd&(1<<i)) ? MDIO_DATA_WRITE1 : MDIO_DATA_WRITE0; 3061 iowrite16(dataval, mdio_addr); 3062 mdio_delay(); 3063 iowrite16(dataval | MDIO_SHIFT_CLK, mdio_addr); 3064 mdio_delay(); 3065 } 3066 /* Read the two transition, 16 data, and wire-idle bits. */ 3067 for (i = 19; i > 0; i--) { 3068 iowrite16(MDIO_ENB_IN, mdio_addr); 3069 mdio_delay(); 3070 retval = (retval << 1) | ((ioread16(mdio_addr) & MDIO_DATA_READ) ? 1 : 0); 3071 iowrite16(MDIO_ENB_IN | MDIO_SHIFT_CLK, mdio_addr); 3072 mdio_delay(); 3073 } 3074 return retval & 0x20000 ? 0xffff : retval>>1 & 0xffff; 3075} 3076 3077static void mdio_write(struct net_device *dev, int phy_id, int location, int value) 3078{ 3079 struct vortex_private *vp = netdev_priv(dev); 3080 void __iomem *ioaddr = vp->ioaddr; 3081 int write_cmd = 0x50020000 | (phy_id << 23) | (location << 18) | value; 3082 void __iomem *mdio_addr = ioaddr + Wn4_PhysicalMgmt; 3083 int i; 3084 3085 if (mii_preamble_required) 3086 mdio_sync(ioaddr, 32); 3087 3088 /* Shift the command bits out. */ 3089 for (i = 31; i >= 0; i--) { 3090 int dataval = (write_cmd&(1<<i)) ? MDIO_DATA_WRITE1 : MDIO_DATA_WRITE0; 3091 iowrite16(dataval, mdio_addr); 3092 mdio_delay(); 3093 iowrite16(dataval | MDIO_SHIFT_CLK, mdio_addr); 3094 mdio_delay(); 3095 } 3096 /* Leave the interface idle. */ 3097 for (i = 1; i >= 0; i--) { 3098 iowrite16(MDIO_ENB_IN, mdio_addr); 3099 mdio_delay(); 3100 iowrite16(MDIO_ENB_IN | MDIO_SHIFT_CLK, mdio_addr); 3101 mdio_delay(); 3102 } 3103 return; 3104} 3105 3106/* ACPI: Advanced Configuration and Power Interface. */ 3107/* Set Wake-On-LAN mode and put the board into D3 (power-down) state. */ 3108static void acpi_set_WOL(struct net_device *dev) 3109{ 3110 struct vortex_private *vp = netdev_priv(dev); 3111 void __iomem *ioaddr = vp->ioaddr; 3112 3113 if (vp->enable_wol) { 3114 /* Power up on: 1==Downloaded Filter, 2==Magic Packets, 4==Link Status. */ 3115 EL3WINDOW(7); 3116 iowrite16(2, ioaddr + 0x0c); 3117 /* The RxFilter must accept the WOL frames. */ 3118 iowrite16(SetRxFilter|RxStation|RxMulticast|RxBroadcast, ioaddr + EL3_CMD); 3119 iowrite16(RxEnable, ioaddr + EL3_CMD); 3120 3121 if (pci_enable_wake(VORTEX_PCI(vp), PCI_D3hot, 1)) { 3122 printk(KERN_INFO "%s: WOL not supported.\n", 3123 pci_name(VORTEX_PCI(vp))); 3124 3125 vp->enable_wol = 0; 3126 return; 3127 } 3128 3129 /* Change the power state to D3; RxEnable doesn't take effect. */ 3130 pci_set_power_state(VORTEX_PCI(vp), PCI_D3hot); 3131 } 3132} 3133 3134 3135static void __devexit vortex_remove_one(struct pci_dev *pdev) 3136{ 3137 struct net_device *dev = pci_get_drvdata(pdev); 3138 struct vortex_private *vp; 3139 3140 if (!dev) { 3141 printk("vortex_remove_one called for Compaq device!\n"); 3142 BUG(); 3143 } 3144 3145 vp = netdev_priv(dev); 3146 3147 if (vp->cb_fn_base) 3148 pci_iounmap(VORTEX_PCI(vp), vp->cb_fn_base); 3149 3150 unregister_netdev(dev); 3151 3152 if (VORTEX_PCI(vp)) { 3153 pci_set_power_state(VORTEX_PCI(vp), PCI_D0); /* Go active */ 3154 if (vp->pm_state_valid) 3155 pci_restore_state(VORTEX_PCI(vp)); 3156 pci_disable_device(VORTEX_PCI(vp)); 3157 } 3158 /* Should really use issue_and_wait() here */ 3159 iowrite16(TotalReset | ((vp->drv_flags & EEPROM_RESET) ? 0x04 : 0x14), 3160 vp->ioaddr + EL3_CMD); 3161 3162 pci_iounmap(VORTEX_PCI(vp), vp->ioaddr); 3163 3164 pci_free_consistent(pdev, 3165 sizeof(struct boom_rx_desc) * RX_RING_SIZE 3166 + sizeof(struct boom_tx_desc) * TX_RING_SIZE, 3167 vp->rx_ring, 3168 vp->rx_ring_dma); 3169 if (vp->must_free_region) 3170 release_region(dev->base_addr, vp->io_size); 3171 free_netdev(dev); 3172} 3173 3174 3175static struct pci_driver vortex_driver = { 3176 .name = "3c59x", 3177 .probe = vortex_init_one, 3178 .remove = __devexit_p(vortex_remove_one), 3179 .id_table = vortex_pci_tbl, 3180#ifdef CONFIG_PM 3181 .suspend = vortex_suspend, 3182 .resume = vortex_resume, 3183#endif 3184}; 3185 3186 3187static int vortex_have_pci; 3188static int vortex_have_eisa; 3189 3190 3191static int __init vortex_init(void) 3192{ 3193 int pci_rc, eisa_rc; 3194 3195 pci_rc = pci_register_driver(&vortex_driver); 3196 eisa_rc = vortex_eisa_init(); 3197 3198 if (pci_rc == 0) 3199 vortex_have_pci = 1; 3200 if (eisa_rc > 0) 3201 vortex_have_eisa = 1; 3202 3203 return (vortex_have_pci + vortex_have_eisa) ? 0 : -ENODEV; 3204} 3205 3206 3207static void __exit vortex_eisa_cleanup(void) 3208{ 3209 struct vortex_private *vp; 3210 void __iomem *ioaddr; 3211 3212#ifdef CONFIG_EISA 3213 /* Take care of the EISA devices */ 3214 eisa_driver_unregister(&vortex_eisa_driver); 3215#endif 3216 3217 if (compaq_net_device) { 3218 vp = compaq_net_device->priv; 3219 ioaddr = ioport_map(compaq_net_device->base_addr, 3220 VORTEX_TOTAL_SIZE); 3221 3222 unregister_netdev(compaq_net_device); 3223 iowrite16(TotalReset, ioaddr + EL3_CMD); 3224 release_region(compaq_net_device->base_addr, 3225 VORTEX_TOTAL_SIZE); 3226 3227 free_netdev(compaq_net_device); 3228 } 3229} 3230 3231 3232static void __exit vortex_cleanup(void) 3233{ 3234 if (vortex_have_pci) 3235 pci_unregister_driver(&vortex_driver); 3236 if (vortex_have_eisa) 3237 vortex_eisa_cleanup(); 3238} 3239 3240 3241module_init(vortex_init); 3242module_exit(vortex_cleanup);