Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v2.6.26-rc7 213 lines 6.2 kB view raw
1/* 2 * Copyright (C) 2004-2005 Advanced Micro Devices, Inc. 3 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz 4 * 5 * History: 6 * 09/20/2005 - Jaya Kumar <jayakumar.ide@gmail.com> 7 * - Reworked tuneproc, set_drive, misc mods to prep for mainline 8 * - Work was sponsored by CIS (M) Sdn Bhd. 9 * Ported to Kernel 2.6.11 on June 26, 2005 by 10 * Wolfgang Zuleger <wolfgang.zuleger@gmx.de> 11 * Alexander Kiausch <alex.kiausch@t-online.de> 12 * Originally developed by AMD for 2.4/2.6 13 * 14 * Development of this chipset driver was funded 15 * by the nice folks at National Semiconductor/AMD. 16 * 17 * This program is free software; you can redistribute it and/or modify it 18 * under the terms of the GNU General Public License version 2 as published by 19 * the Free Software Foundation. 20 * 21 * Documentation: 22 * CS5535 documentation available from AMD 23 */ 24 25#include <linux/module.h> 26#include <linux/pci.h> 27#include <linux/ide.h> 28 29#include "ide-timing.h" 30 31#define MSR_ATAC_BASE 0x51300000 32#define ATAC_GLD_MSR_CAP (MSR_ATAC_BASE+0) 33#define ATAC_GLD_MSR_CONFIG (MSR_ATAC_BASE+0x01) 34#define ATAC_GLD_MSR_SMI (MSR_ATAC_BASE+0x02) 35#define ATAC_GLD_MSR_ERROR (MSR_ATAC_BASE+0x03) 36#define ATAC_GLD_MSR_PM (MSR_ATAC_BASE+0x04) 37#define ATAC_GLD_MSR_DIAG (MSR_ATAC_BASE+0x05) 38#define ATAC_IO_BAR (MSR_ATAC_BASE+0x08) 39#define ATAC_RESET (MSR_ATAC_BASE+0x10) 40#define ATAC_CH0D0_PIO (MSR_ATAC_BASE+0x20) 41#define ATAC_CH0D0_DMA (MSR_ATAC_BASE+0x21) 42#define ATAC_CH0D1_PIO (MSR_ATAC_BASE+0x22) 43#define ATAC_CH0D1_DMA (MSR_ATAC_BASE+0x23) 44#define ATAC_PCI_ABRTERR (MSR_ATAC_BASE+0x24) 45#define ATAC_BM0_CMD_PRIM 0x00 46#define ATAC_BM0_STS_PRIM 0x02 47#define ATAC_BM0_PRD 0x04 48#define CS5535_CABLE_DETECT 0x48 49 50/* Format I PIO settings. We separate out cmd and data for safer timings */ 51 52static unsigned int cs5535_pio_cmd_timings[5] = 53{ 0xF7F4, 0x53F3, 0x13F1, 0x5131, 0x1131 }; 54static unsigned int cs5535_pio_dta_timings[5] = 55{ 0xF7F4, 0xF173, 0x8141, 0x5131, 0x1131 }; 56 57static unsigned int cs5535_mwdma_timings[3] = 58{ 0x7F0FFFF3, 0x7F035352, 0x7f024241 }; 59 60static unsigned int cs5535_udma_timings[5] = 61{ 0x7F7436A1, 0x7F733481, 0x7F723261, 0x7F713161, 0x7F703061 }; 62 63/* Macros to check if the register is the reset value - reset value is an 64 invalid timing and indicates the register has not been set previously */ 65 66#define CS5535_BAD_PIO(timings) ( (timings&~0x80000000UL) == 0x00009172 ) 67#define CS5535_BAD_DMA(timings) ( (timings & 0x000FFFFF) == 0x00077771 ) 68 69/**** 70 * cs5535_set_speed - Configure the chipset to the new speed 71 * @drive: Drive to set up 72 * @speed: desired speed 73 * 74 * cs5535_set_speed() configures the chipset to a new speed. 75 */ 76static void cs5535_set_speed(ide_drive_t *drive, const u8 speed) 77{ 78 79 u32 reg = 0, dummy; 80 int unit = drive->select.b.unit; 81 82 83 /* Set the PIO timings */ 84 if ((speed & XFER_MODE) == XFER_PIO) { 85 ide_drive_t *pair = ide_get_paired_drive(drive); 86 u8 cmd, pioa; 87 88 cmd = pioa = speed - XFER_PIO_0; 89 90 if (pair->present) { 91 u8 piob = ide_get_best_pio_mode(pair, 255, 4); 92 93 if (piob < cmd) 94 cmd = piob; 95 } 96 97 /* Write the speed of the current drive */ 98 reg = (cs5535_pio_cmd_timings[cmd] << 16) | 99 cs5535_pio_dta_timings[pioa]; 100 wrmsr(unit ? ATAC_CH0D1_PIO : ATAC_CH0D0_PIO, reg, 0); 101 102 /* And if nessesary - change the speed of the other drive */ 103 rdmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, dummy); 104 105 if (((reg >> 16) & cs5535_pio_cmd_timings[cmd]) != 106 cs5535_pio_cmd_timings[cmd]) { 107 reg &= 0x0000FFFF; 108 reg |= cs5535_pio_cmd_timings[cmd] << 16; 109 wrmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, 0); 110 } 111 112 /* Set bit 31 of the DMA register for PIO format 1 timings */ 113 rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy); 114 wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, 115 reg | 0x80000000UL, 0); 116 } else { 117 rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy); 118 119 reg &= 0x80000000UL; /* Preserve the PIO format bit */ 120 121 if (speed >= XFER_UDMA_0 && speed <= XFER_UDMA_4) 122 reg |= cs5535_udma_timings[speed - XFER_UDMA_0]; 123 else if (speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2) 124 reg |= cs5535_mwdma_timings[speed - XFER_MW_DMA_0]; 125 else 126 return; 127 128 wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, 0); 129 } 130} 131 132/** 133 * cs5535_set_dma_mode - set host controller for DMA mode 134 * @drive: drive 135 * @speed: DMA mode 136 * 137 * Programs the chipset for DMA mode. 138 */ 139 140static void cs5535_set_dma_mode(ide_drive_t *drive, const u8 speed) 141{ 142 cs5535_set_speed(drive, speed); 143} 144 145/** 146 * cs5535_set_pio_mode - set host controller for PIO mode 147 * @drive: drive 148 * @pio: PIO mode number 149 * 150 * A callback from the upper layers for PIO-only tuning. 151 */ 152 153static void cs5535_set_pio_mode(ide_drive_t *drive, const u8 pio) 154{ 155 cs5535_set_speed(drive, XFER_PIO_0 + pio); 156} 157 158static u8 __devinit cs5535_cable_detect(ide_hwif_t *hwif) 159{ 160 struct pci_dev *dev = to_pci_dev(hwif->dev); 161 u8 bit; 162 163 /* if a 80 wire cable was detected */ 164 pci_read_config_byte(dev, CS5535_CABLE_DETECT, &bit); 165 166 return (bit & 1) ? ATA_CBL_PATA80 : ATA_CBL_PATA40; 167} 168 169static const struct ide_port_ops cs5535_port_ops = { 170 .set_pio_mode = cs5535_set_pio_mode, 171 .set_dma_mode = cs5535_set_dma_mode, 172 .cable_detect = cs5535_cable_detect, 173}; 174 175static const struct ide_port_info cs5535_chipset __devinitdata = { 176 .name = "CS5535", 177 .port_ops = &cs5535_port_ops, 178 .host_flags = IDE_HFLAG_SINGLE | IDE_HFLAG_POST_SET_MODE | 179 IDE_HFLAG_ABUSE_SET_DMA_MODE, 180 .pio_mask = ATA_PIO4, 181 .mwdma_mask = ATA_MWDMA2, 182 .udma_mask = ATA_UDMA4, 183}; 184 185static int __devinit cs5535_init_one(struct pci_dev *dev, 186 const struct pci_device_id *id) 187{ 188 return ide_setup_pci_device(dev, &cs5535_chipset); 189} 190 191static const struct pci_device_id cs5535_pci_tbl[] = { 192 { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_CS5535_IDE), 0 }, 193 { 0, }, 194}; 195 196MODULE_DEVICE_TABLE(pci, cs5535_pci_tbl); 197 198static struct pci_driver driver = { 199 .name = "CS5535_IDE", 200 .id_table = cs5535_pci_tbl, 201 .probe = cs5535_init_one, 202}; 203 204static int __init cs5535_ide_init(void) 205{ 206 return ide_pci_register_driver(&driver); 207} 208 209module_init(cs5535_ide_init); 210 211MODULE_AUTHOR("AMD"); 212MODULE_DESCRIPTION("PCI driver module for AMD/NS CS5535 IDE"); 213MODULE_LICENSE("GPL");