Linux kernel mirror (for testing) git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel os linux
1
fork

Configure Feed

Select the types of activity you want to include in your feed.

at v2.6.20-rc3 381 lines 10 kB view raw
1/* 2 * EHCI HCD (Host Controller Driver) PCI Bus Glue. 3 * 4 * Copyright (c) 2000-2004 by David Brownell 5 * 6 * This program is free software; you can redistribute it and/or modify it 7 * under the terms of the GNU General Public License as published by the 8 * Free Software Foundation; either version 2 of the License, or (at your 9 * option) any later version. 10 * 11 * This program is distributed in the hope that it will be useful, but 12 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY 13 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 14 * for more details. 15 * 16 * You should have received a copy of the GNU General Public License 17 * along with this program; if not, write to the Free Software Foundation, 18 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 19 */ 20 21#ifndef CONFIG_PCI 22#error "This file is PCI bus glue. CONFIG_PCI must be defined." 23#endif 24 25/*-------------------------------------------------------------------------*/ 26 27/* called after powerup, by probe or system-pm "wakeup" */ 28static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev) 29{ 30 u32 temp; 31 int retval; 32 33 /* optional debug port, normally in the first BAR */ 34 temp = pci_find_capability(pdev, 0x0a); 35 if (temp) { 36 pci_read_config_dword(pdev, temp, &temp); 37 temp >>= 16; 38 if ((temp & (3 << 13)) == (1 << 13)) { 39 temp &= 0x1fff; 40 ehci->debug = ehci_to_hcd(ehci)->regs + temp; 41 temp = readl(&ehci->debug->control); 42 ehci_info(ehci, "debug port %d%s\n", 43 HCS_DEBUG_PORT(ehci->hcs_params), 44 (temp & DBGP_ENABLED) 45 ? " IN USE" 46 : ""); 47 if (!(temp & DBGP_ENABLED)) 48 ehci->debug = NULL; 49 } 50 } 51 52 /* we expect static quirk code to handle the "extended capabilities" 53 * (currently just BIOS handoff) allowed starting with EHCI 0.96 54 */ 55 56 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */ 57 retval = pci_set_mwi(pdev); 58 if (!retval) 59 ehci_dbg(ehci, "MWI active\n"); 60 61 ehci_port_power(ehci, 0); 62 63 return 0; 64} 65 66/* called during probe() after chip reset completes */ 67static int ehci_pci_setup(struct usb_hcd *hcd) 68{ 69 struct ehci_hcd *ehci = hcd_to_ehci(hcd); 70 struct pci_dev *pdev = to_pci_dev(hcd->self.controller); 71 u32 temp; 72 int retval; 73 74 ehci->caps = hcd->regs; 75 ehci->regs = hcd->regs + HC_LENGTH(readl(&ehci->caps->hc_capbase)); 76 dbg_hcs_params(ehci, "reset"); 77 dbg_hcc_params(ehci, "reset"); 78 79 /* ehci_init() causes memory for DMA transfers to be 80 * allocated. Thus, any vendor-specific workarounds based on 81 * limiting the type of memory used for DMA transfers must 82 * happen before ehci_init() is called. */ 83 switch (pdev->vendor) { 84 case PCI_VENDOR_ID_NVIDIA: 85 /* NVidia reports that certain chips don't handle 86 * QH, ITD, or SITD addresses above 2GB. (But TD, 87 * data buffer, and periodic schedule are normal.) 88 */ 89 switch (pdev->device) { 90 case 0x003c: /* MCP04 */ 91 case 0x005b: /* CK804 */ 92 case 0x00d8: /* CK8 */ 93 case 0x00e8: /* CK8S */ 94 if (pci_set_consistent_dma_mask(pdev, 95 DMA_31BIT_MASK) < 0) 96 ehci_warn(ehci, "can't enable NVidia " 97 "workaround for >2GB RAM\n"); 98 break; 99 } 100 break; 101 } 102 103 /* cache this readonly data; minimize chip reads */ 104 ehci->hcs_params = readl(&ehci->caps->hcs_params); 105 106 retval = ehci_halt(ehci); 107 if (retval) 108 return retval; 109 110 /* data structure init */ 111 retval = ehci_init(hcd); 112 if (retval) 113 return retval; 114 115 switch (pdev->vendor) { 116 case PCI_VENDOR_ID_TDI: 117 if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) { 118 ehci->is_tdi_rh_tt = 1; 119 tdi_reset(ehci); 120 } 121 break; 122 case PCI_VENDOR_ID_AMD: 123 /* AMD8111 EHCI doesn't work, according to AMD errata */ 124 if (pdev->device == 0x7463) { 125 ehci_info(ehci, "ignoring AMD8111 (errata)\n"); 126 retval = -EIO; 127 goto done; 128 } 129 break; 130 case PCI_VENDOR_ID_NVIDIA: 131 switch (pdev->device) { 132 /* Some NForce2 chips have problems with selective suspend; 133 * fixed in newer silicon. 134 */ 135 case 0x0068: 136 pci_read_config_dword(pdev, PCI_REVISION_ID, &temp); 137 if ((temp & 0xff) < 0xa4) 138 ehci->no_selective_suspend = 1; 139 break; 140 } 141 break; 142 } 143 144 if (ehci_is_TDI(ehci)) 145 ehci_reset(ehci); 146 147 /* at least the Genesys GL880S needs fixup here */ 148 temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params); 149 temp &= 0x0f; 150 if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) { 151 ehci_dbg(ehci, "bogus port configuration: " 152 "cc=%d x pcc=%d < ports=%d\n", 153 HCS_N_CC(ehci->hcs_params), 154 HCS_N_PCC(ehci->hcs_params), 155 HCS_N_PORTS(ehci->hcs_params)); 156 157 switch (pdev->vendor) { 158 case 0x17a0: /* GENESYS */ 159 /* GL880S: should be PORTS=2 */ 160 temp |= (ehci->hcs_params & ~0xf); 161 ehci->hcs_params = temp; 162 break; 163 case PCI_VENDOR_ID_NVIDIA: 164 /* NF4: should be PCC=10 */ 165 break; 166 } 167 } 168 169 /* Serial Bus Release Number is at PCI 0x60 offset */ 170 pci_read_config_byte(pdev, 0x60, &ehci->sbrn); 171 172 /* Workaround current PCI init glitch: wakeup bits aren't 173 * being set from PCI PM capability. 174 */ 175 if (!device_can_wakeup(&pdev->dev)) { 176 u16 port_wake; 177 178 pci_read_config_word(pdev, 0x62, &port_wake); 179 if (port_wake & 0x0001) 180 device_init_wakeup(&pdev->dev, 1); 181 } 182 183#ifdef CONFIG_USB_SUSPEND 184 /* REVISIT: the controller works fine for wakeup iff the root hub 185 * itself is "globally" suspended, but usbcore currently doesn't 186 * understand such things. 187 * 188 * System suspend currently expects to be able to suspend the entire 189 * device tree, device-at-a-time. If we failed selective suspend 190 * reports, system suspend would fail; so the root hub code must claim 191 * success. That's lying to usbcore, and it matters for for runtime 192 * PM scenarios with selective suspend and remote wakeup... 193 */ 194 if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev)) 195 ehci_warn(ehci, "selective suspend/wakeup unavailable\n"); 196#endif 197 198 retval = ehci_pci_reinit(ehci, pdev); 199done: 200 return retval; 201} 202 203/*-------------------------------------------------------------------------*/ 204 205#ifdef CONFIG_PM 206 207/* suspend/resume, section 4.3 */ 208 209/* These routines rely on the PCI bus glue 210 * to handle powerdown and wakeup, and currently also on 211 * transceivers that don't need any software attention to set up 212 * the right sort of wakeup. 213 * Also they depend on separate root hub suspend/resume. 214 */ 215 216static int ehci_pci_suspend(struct usb_hcd *hcd, pm_message_t message) 217{ 218 struct ehci_hcd *ehci = hcd_to_ehci(hcd); 219 unsigned long flags; 220 int rc = 0; 221 222 if (time_before(jiffies, ehci->next_statechange)) 223 msleep(10); 224 225 /* Root hub was already suspended. Disable irq emission and 226 * mark HW unaccessible, bail out if RH has been resumed. Use 227 * the spinlock to properly synchronize with possible pending 228 * RH suspend or resume activity. 229 * 230 * This is still racy as hcd->state is manipulated outside of 231 * any locks =P But that will be a different fix. 232 */ 233 spin_lock_irqsave (&ehci->lock, flags); 234 if (hcd->state != HC_STATE_SUSPENDED) { 235 rc = -EINVAL; 236 goto bail; 237 } 238 writel (0, &ehci->regs->intr_enable); 239 (void)readl(&ehci->regs->intr_enable); 240 241 /* make sure snapshot being resumed re-enumerates everything */ 242 if (message.event == PM_EVENT_PRETHAW) { 243 ehci_halt(ehci); 244 ehci_reset(ehci); 245 } 246 247 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags); 248 bail: 249 spin_unlock_irqrestore (&ehci->lock, flags); 250 251 // could save FLADJ in case of Vaux power loss 252 // ... we'd only use it to handle clock skew 253 254 return rc; 255} 256 257static int ehci_pci_resume(struct usb_hcd *hcd) 258{ 259 struct ehci_hcd *ehci = hcd_to_ehci(hcd); 260 struct pci_dev *pdev = to_pci_dev(hcd->self.controller); 261 262 // maybe restore FLADJ 263 264 if (time_before(jiffies, ehci->next_statechange)) 265 msleep(100); 266 267 /* Mark hardware accessible again as we are out of D3 state by now */ 268 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags); 269 270 /* If CF is still set, we maintained PCI Vaux power. 271 * Just undo the effect of ehci_pci_suspend(). 272 */ 273 if (readl(&ehci->regs->configured_flag) == FLAG_CF) { 274 int mask = INTR_MASK; 275 276 if (!device_may_wakeup(&hcd->self.root_hub->dev)) 277 mask &= ~STS_PCD; 278 writel(mask, &ehci->regs->intr_enable); 279 readl(&ehci->regs->intr_enable); 280 return 0; 281 } 282 283 ehci_dbg(ehci, "lost power, restarting\n"); 284 usb_root_hub_lost_power(hcd->self.root_hub); 285 286 /* Else reset, to cope with power loss or flush-to-storage 287 * style "resume" having let BIOS kick in during reboot. 288 */ 289 (void) ehci_halt(ehci); 290 (void) ehci_reset(ehci); 291 (void) ehci_pci_reinit(ehci, pdev); 292 293 /* emptying the schedule aborts any urbs */ 294 spin_lock_irq(&ehci->lock); 295 if (ehci->reclaim) 296 ehci->reclaim_ready = 1; 297 ehci_work(ehci); 298 spin_unlock_irq(&ehci->lock); 299 300 /* here we "know" root ports should always stay powered */ 301 ehci_port_power(ehci, 1); 302 303 writel(ehci->command, &ehci->regs->command); 304 writel(FLAG_CF, &ehci->regs->configured_flag); 305 readl(&ehci->regs->command); /* unblock posted writes */ 306 307 hcd->state = HC_STATE_SUSPENDED; 308 return 0; 309} 310#endif 311 312static const struct hc_driver ehci_pci_hc_driver = { 313 .description = hcd_name, 314 .product_desc = "EHCI Host Controller", 315 .hcd_priv_size = sizeof(struct ehci_hcd), 316 317 /* 318 * generic hardware linkage 319 */ 320 .irq = ehci_irq, 321 .flags = HCD_MEMORY | HCD_USB2, 322 323 /* 324 * basic lifecycle operations 325 */ 326 .reset = ehci_pci_setup, 327 .start = ehci_run, 328#ifdef CONFIG_PM 329 .suspend = ehci_pci_suspend, 330 .resume = ehci_pci_resume, 331#endif 332 .stop = ehci_stop, 333 .shutdown = ehci_shutdown, 334 335 /* 336 * managing i/o requests and associated device resources 337 */ 338 .urb_enqueue = ehci_urb_enqueue, 339 .urb_dequeue = ehci_urb_dequeue, 340 .endpoint_disable = ehci_endpoint_disable, 341 342 /* 343 * scheduling support 344 */ 345 .get_frame_number = ehci_get_frame, 346 347 /* 348 * root hub support 349 */ 350 .hub_status_data = ehci_hub_status_data, 351 .hub_control = ehci_hub_control, 352 .bus_suspend = ehci_bus_suspend, 353 .bus_resume = ehci_bus_resume, 354}; 355 356/*-------------------------------------------------------------------------*/ 357 358/* PCI driver selection metadata; PCI hotplugging uses this */ 359static const struct pci_device_id pci_ids [] = { { 360 /* handle any USB 2.0 EHCI controller */ 361 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0), 362 .driver_data = (unsigned long) &ehci_pci_hc_driver, 363 }, 364 { /* end: all zeroes */ } 365}; 366MODULE_DEVICE_TABLE(pci, pci_ids); 367 368/* pci driver glue; this is a "new style" PCI driver module */ 369static struct pci_driver ehci_pci_driver = { 370 .name = (char *) hcd_name, 371 .id_table = pci_ids, 372 373 .probe = usb_hcd_pci_probe, 374 .remove = usb_hcd_pci_remove, 375 376#ifdef CONFIG_PM 377 .suspend = usb_hcd_pci_suspend, 378 .resume = usb_hcd_pci_resume, 379#endif 380 .shutdown = usb_hcd_pci_shutdown, 381};