Linux kernel mirror (for testing)
git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
kernel
os
linux
1# SPDX-License-Identifier: GPL-2.0-only
2#
3# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
4#
5
6config ARC
7 def_bool y
8 select ARC_TIMERS
9 select ARCH_HAS_CPU_CACHE_ALIASING
10 select ARCH_HAS_CACHE_LINE_SIZE
11 select ARCH_HAS_DEBUG_VM_PGTABLE
12 select ARCH_HAS_DMA_PREP_COHERENT
13 select ARCH_HAS_PTE_SPECIAL
14 select ARCH_HAS_SETUP_DMA_OPS
15 select ARCH_HAS_SYNC_DMA_FOR_CPU
16 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
17 select ARCH_NEED_CMPXCHG_1_EMU
18 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
19 select ARCH_32BIT_OFF_T
20 select BUILDTIME_TABLE_SORT
21 select GENERIC_BUILTIN_DTB
22 select CLONE_BACKWARDS
23 select COMMON_CLK
24 select DMA_DIRECT_REMAP
25 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
26 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
27 select GENERIC_IRQ_SHOW
28 select GENERIC_PCI_IOMAP
29 select GENERIC_SCHED_CLOCK
30 select GENERIC_SMP_IDLE_THREAD
31 select GENERIC_IOREMAP
32 select GENERIC_STRNCPY_FROM_USER if MMU
33 select GENERIC_STRNLEN_USER if MMU
34 select HAVE_ARCH_KGDB
35 select HAVE_ARCH_TRACEHOOK
36 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARC_MMU_V4
37 select HAVE_DEBUG_STACKOVERFLOW
38 select HAVE_DEBUG_KMEMLEAK
39 select HAVE_IOREMAP_PROT
40 select HAVE_KERNEL_GZIP
41 select HAVE_KERNEL_LZMA
42 select HAVE_KPROBES
43 select HAVE_KRETPROBES
44 select HAVE_REGS_AND_STACK_ACCESS_API
45 select HAVE_MOD_ARCH_SPECIFIC
46 select HAVE_PERF_EVENTS
47 select HAVE_SYSCALL_TRACEPOINTS
48 select IRQ_DOMAIN
49 select LOCK_MM_AND_FIND_VMA
50 select MODULES_USE_ELF_RELA
51 select OF
52 select OF_EARLY_FLATTREE
53 select PCI_SYSCALL if PCI
54 select HAVE_ARCH_JUMP_LABEL if ISA_ARCV2 && !CPU_ENDIAN_BE32
55 select TRACE_IRQFLAGS_SUPPORT
56 select HAVE_EBPF_JIT if ISA_ARCV2
57
58config LOCKDEP_SUPPORT
59 def_bool y
60
61config SCHED_OMIT_FRAME_POINTER
62 def_bool y
63
64config GENERIC_CSUM
65 def_bool y
66
67config ARCH_FLATMEM_ENABLE
68 def_bool y
69
70config MMU
71 def_bool y
72
73config NO_IOPORT_MAP
74 def_bool y
75
76config GENERIC_CALIBRATE_DELAY
77 def_bool y
78
79config GENERIC_HWEIGHT
80 def_bool y
81
82config STACKTRACE_SUPPORT
83 def_bool y
84 select STACKTRACE
85
86menu "ARC Architecture Configuration"
87
88menu "ARC Platform/SoC/Board"
89
90source "arch/arc/plat-tb10x/Kconfig"
91source "arch/arc/plat-axs10x/Kconfig"
92source "arch/arc/plat-hsdk/Kconfig"
93
94endmenu
95
96choice
97 prompt "ARC Instruction Set"
98 default ISA_ARCV2
99
100config ISA_ARCOMPACT
101 bool "ARCompact ISA"
102 select CPU_NO_EFFICIENT_FFS
103 help
104 The original ARC ISA of ARC600/700 cores
105
106config ISA_ARCV2
107 bool "ARC ISA v2"
108 select ARC_TIMERS_64BIT
109 help
110 ISA for the Next Generation ARC-HS cores
111
112endchoice
113
114menu "ARC CPU Configuration"
115
116choice
117 prompt "ARC Core"
118 default ARC_CPU_770 if ISA_ARCOMPACT
119 default ARC_CPU_HS if ISA_ARCV2
120
121config ARC_CPU_770
122 bool "ARC770"
123 depends on ISA_ARCOMPACT
124 help
125 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
126 This core has a bunch of cool new features:
127 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
128 Shared Address Spaces (for sharing TLB entries in MMU)
129 -Caches: New Prog Model, Region Flush
130 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
131
132config ARC_CPU_HS
133 bool "ARC-HS"
134 depends on ISA_ARCV2
135 help
136 Support for ARC HS38x Cores based on ARCv2 ISA
137 The notable features are:
138 - SMP configurations of up to 4 cores with coherency
139 - Optional L2 Cache and IO-Coherency
140 - Revised Interrupt Architecture (multiple priorites, reg banks,
141 auto stack switch, auto regfile save/restore)
142 - MMUv4 (PIPT dcache, Huge Pages)
143 - Instructions for
144 * 64bit load/store: LDD, STD
145 * Hardware assisted divide/remainder: DIV, REM
146 * Function prologue/epilogue: ENTER_S, LEAVE_S
147 * IRQ enable/disable: CLRI, SETI
148 * pop count: FFS, FLS
149 * SETcc, BMSKN, XBFU...
150
151endchoice
152
153config ARC_TUNE_MCPU
154 string "Override default -mcpu compiler flag"
155 default ""
156 help
157 Override default -mcpu=xxx compiler flag (which is set depending on
158 the ISA version) with the specified value.
159 NOTE: If specified flag isn't supported by current compiler the
160 ISA default value will be used as a fallback.
161
162config CPU_BIG_ENDIAN
163 bool "Enable Big Endian Mode"
164 help
165 Build kernel for Big Endian Mode of ARC CPU
166
167config SMP
168 bool "Symmetric Multi-Processing"
169 select ARC_MCIP if ISA_ARCV2
170 help
171 This enables support for systems with more than one CPU.
172
173if SMP
174
175config NR_CPUS
176 int "Maximum number of CPUs (2-4096)"
177 range 2 4096
178 default "4"
179
180config ARC_SMP_HALT_ON_RESET
181 bool "Enable Halt-on-reset boot mode"
182 help
183 In SMP configuration cores can be configured as Halt-on-reset
184 or they could all start at same time. For Halt-on-reset, non
185 masters are parked until Master kicks them so they can start off
186 at designated entry point. For other case, all jump to common
187 entry point and spin wait for Master's signal.
188
189endif #SMP
190
191config ARC_MCIP
192 bool "ARConnect Multicore IP (MCIP) Support "
193 depends on ISA_ARCV2
194 default y if SMP
195 help
196 This IP block enables SMP in ARC-HS38 cores.
197 It provides for cross-core interrupts, multi-core debug
198 hardware semaphores, shared memory,....
199
200menuconfig ARC_CACHE
201 bool "Enable Cache Support"
202 default y
203
204if ARC_CACHE
205
206config ARC_CACHE_LINE_SHIFT
207 int "Cache Line Length (as power of 2)"
208 range 5 7
209 default "6"
210 help
211 Starting with ARC700 4.9, Cache line length is configurable,
212 This option specifies "N", with Line-len = 2 power N
213 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
214 Linux only supports same line lengths for I and D caches.
215
216config ARC_HAS_ICACHE
217 bool "Use Instruction Cache"
218 default y
219
220config ARC_HAS_DCACHE
221 bool "Use Data Cache"
222 default y
223
224config ARC_CACHE_PAGES
225 bool "Per Page Cache Control"
226 default y
227 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
228 help
229 This can be used to over-ride the global I/D Cache Enable on a
230 per-page basis (but only for pages accessed via MMU such as
231 Kernel Virtual address or User Virtual Address)
232 TLB entries have a per-page Cache Enable Bit.
233 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
234 Global DISABLE + Per Page ENABLE won't work
235
236endif #ARC_CACHE
237
238config ARC_HAS_ICCM
239 bool "Use ICCM"
240 help
241 Single Cycle RAMS to store Fast Path Code
242
243config ARC_ICCM_SZ
244 int "ICCM Size in KB"
245 default "64"
246 depends on ARC_HAS_ICCM
247
248config ARC_HAS_DCCM
249 bool "Use DCCM"
250 help
251 Single Cycle RAMS to store Fast Path Data
252
253config ARC_DCCM_SZ
254 int "DCCM Size in KB"
255 default "64"
256 depends on ARC_HAS_DCCM
257
258config ARC_DCCM_BASE
259 hex "DCCM map address"
260 default "0xA0000000"
261 depends on ARC_HAS_DCCM
262
263choice
264 prompt "MMU Version"
265 default ARC_MMU_V3 if ISA_ARCOMPACT
266 default ARC_MMU_V4 if ISA_ARCV2
267
268config ARC_MMU_V3
269 bool "MMU v3"
270 depends on ISA_ARCOMPACT
271 help
272 Introduced with ARC700 4.10: New Features
273 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
274 Shared Address Spaces (SASID)
275
276config ARC_MMU_V4
277 bool "MMU v4"
278 depends on ISA_ARCV2
279
280endchoice
281
282
283choice
284 prompt "MMU Page Size"
285 default ARC_PAGE_SIZE_8K
286
287config ARC_PAGE_SIZE_8K
288 bool "8KB"
289 select HAVE_PAGE_SIZE_8KB
290 help
291 Choose between 8k vs 16k
292
293config ARC_PAGE_SIZE_16K
294 select HAVE_PAGE_SIZE_16KB
295 bool "16KB"
296
297config ARC_PAGE_SIZE_4K
298 bool "4KB"
299 select HAVE_PAGE_SIZE_4KB
300
301endchoice
302
303choice
304 prompt "MMU Super Page Size"
305 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
306 default ARC_HUGEPAGE_2M
307
308config ARC_HUGEPAGE_2M
309 bool "2MB"
310
311config ARC_HUGEPAGE_16M
312 bool "16MB"
313
314endchoice
315
316config PGTABLE_LEVELS
317 int "Number of Page table levels"
318 default 2
319
320config ARC_COMPACT_IRQ_LEVELS
321 depends on ISA_ARCOMPACT
322 bool "Setup Timer IRQ as high Priority"
323 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
324 depends on !SMP
325
326config ARC_FPU_SAVE_RESTORE
327 bool "Enable FPU state persistence across context switch"
328 help
329 ARCompact FPU has internal registers to assist with Double precision
330 Floating Point operations. There are control and stauts registers
331 for floating point exceptions and rounding modes. These are
332 preserved across task context switch when enabled.
333
334config ARC_CANT_LLSC
335 def_bool n
336
337config ARC_HAS_LLSC
338 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
339 default y
340 depends on !ARC_CANT_LLSC
341
342if ISA_ARCV2
343
344config ARC_USE_UNALIGNED_MEM_ACCESS
345 bool "Enable unaligned access in HW"
346 default y
347 select HAVE_EFFICIENT_UNALIGNED_ACCESS
348 help
349 The ARC HS architecture supports unaligned memory access
350 which is disabled by default. Enable unaligned access in
351 hardware and use software to use it
352
353config ARC_HAS_LL64
354 bool "Insn: 64bit LDD/STD"
355 help
356 Enable gcc to generate 64-bit load/store instructions
357 ISA mandates even/odd registers to allow encoding of two
358 dest operands with 2 possible source operands.
359 default y
360
361config ARC_HAS_DIV_REM
362 bool "Insn: div, divu, rem, remu"
363 default y
364
365config ARC_HAS_ACCL_REGS
366 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6 and/or DSP)"
367 default y
368 help
369 Depending on the configuration, CPU can contain accumulator reg-pair
370 (also referred to as r58:r59). These can also be used by gcc as GPR so
371 kernel needs to save/restore per process
372
373config ARC_DSP_HANDLED
374 def_bool n
375
376config ARC_DSP_SAVE_RESTORE_REGS
377 def_bool n
378
379choice
380 prompt "DSP support"
381 default ARC_DSP_NONE
382 help
383 Depending on the configuration, CPU can contain DSP registers
384 (ACC0_GLO, ACC0_GHI, DSP_BFLY0, DSP_CTRL, DSP_FFT_CTRL).
385 Below are options describing how to handle these registers in
386 interrupt entry / exit and in context switch.
387
388config ARC_DSP_NONE
389 bool "No DSP extension presence in HW"
390 help
391 No DSP extension presence in HW
392
393config ARC_DSP_KERNEL
394 bool "DSP extension in HW, no support for userspace"
395 select ARC_HAS_ACCL_REGS
396 select ARC_DSP_HANDLED
397 help
398 DSP extension presence in HW, no support for DSP-enabled userspace
399 applications. We don't save / restore DSP registers and only do
400 some minimal preparations so userspace won't be able to break kernel
401
402config ARC_DSP_USERSPACE
403 bool "Support DSP for userspace apps"
404 select ARC_HAS_ACCL_REGS
405 select ARC_DSP_HANDLED
406 select ARC_DSP_SAVE_RESTORE_REGS
407 help
408 DSP extension presence in HW, support save / restore DSP registers to
409 run DSP-enabled userspace applications
410
411config ARC_DSP_AGU_USERSPACE
412 bool "Support DSP with AGU for userspace apps"
413 select ARC_HAS_ACCL_REGS
414 select ARC_DSP_HANDLED
415 select ARC_DSP_SAVE_RESTORE_REGS
416 help
417 DSP and AGU extensions presence in HW, support save / restore DSP
418 and AGU registers to run DSP-enabled userspace applications
419endchoice
420
421config ARC_IRQ_NO_AUTOSAVE
422 bool "Disable hardware autosave regfile on interrupts"
423 default n
424 help
425 On HS cores, taken interrupt auto saves the regfile on stack.
426 This is programmable and can be optionally disabled in which case
427 software INTERRUPT_PROLOGUE/EPILGUE do the needed work
428
429config ARC_LPB_DISABLE
430 bool "Disable loop buffer (LPB)"
431 help
432 On HS cores, loop buffer (LPB) is programmable in runtime and can
433 be optionally disabled.
434
435endif # ISA_ARCV2
436
437endmenu # "ARC CPU Configuration"
438
439config LINUX_LINK_BASE
440 hex "Kernel link address"
441 default "0x80000000"
442 help
443 ARC700 divides the 32 bit phy address space into two equal halves
444 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
445 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
446 Typically Linux kernel is linked at the start of untransalted addr,
447 hence the default value of 0x8zs.
448 However some customers have peripherals mapped at this addr, so
449 Linux needs to be scooted a bit.
450 If you don't know what the above means, leave this setting alone.
451 This needs to match memory start address specified in Device Tree
452
453config LINUX_RAM_BASE
454 hex "RAM base address"
455 default LINUX_LINK_BASE
456 help
457 By default Linux is linked at base of RAM. However in some special
458 cases (such as HSDK), Linux can't be linked at start of DDR, hence
459 this option.
460
461config HIGHMEM
462 bool "High Memory Support"
463 select HAVE_ARCH_PFN_VALID
464 select KMAP_LOCAL
465 help
466 With ARC 2G:2G address split, only upper 2G is directly addressable by
467 kernel. Enable this to potentially allow access to rest of 2G and PAE
468 in future
469
470config ARC_HAS_PAE40
471 bool "Support for the 40-bit Physical Address Extension"
472 depends on ARC_MMU_V4
473 depends on !ARC_PAGE_SIZE_4K
474 select HIGHMEM
475 select PHYS_ADDR_T_64BIT
476 help
477 Enable access to physical memory beyond 4G, only supported on
478 ARC cores with 40 bit Physical Addressing support
479
480config ARC_KVADDR_SIZE
481 int "Kernel Virtual Address Space size (MB)"
482 range 0 512
483 default "256"
484 help
485 The kernel address space is carved out of 256MB of translated address
486 space for catering to vmalloc, modules, pkmap, fixmap. This however may
487 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
488 this to be stretched to 512 MB (by extending into the reserved
489 kernel-user gutter)
490
491config ARC_CURR_IN_REG
492 bool "cache current task pointer in gp"
493 default y
494 help
495 This reserves gp register to point to Current Task in
496 kernel mode eliding memory access for each access
497
498
499config ARC_EMUL_UNALIGNED
500 bool "Emulate unaligned memory access (userspace only)"
501 select SYSCTL_ARCH_UNALIGN_NO_WARN
502 select SYSCTL_ARCH_UNALIGN_ALLOW
503 depends on ISA_ARCOMPACT
504 help
505 This enables misaligned 16 & 32 bit memory access from user space.
506 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
507 potential bugs in code
508
509config HZ
510 int "Timer Frequency"
511 default 100
512
513config ARC_METAWARE_HLINK
514 bool "Support for Metaware debugger assisted Host access"
515 help
516 This options allows a Linux userland apps to directly access
517 host file system (open/creat/read/write etc) with help from
518 Metaware Debugger. This can come in handy for Linux-host communication
519 when there is no real usable peripheral such as EMAC.
520
521menuconfig ARC_DBG
522 bool "ARC debugging"
523 default y
524
525if ARC_DBG
526
527config ARC_DW2_UNWIND
528 bool "Enable DWARF specific kernel stack unwind"
529 default y
530 select KALLSYMS
531 help
532 Compiles the kernel with DWARF unwind information and can be used
533 to get stack backtraces.
534
535 If you say Y here the resulting kernel image will be slightly larger
536 but not slower, and it will give very useful debugging information.
537 If you don't debug the kernel, you can say N, but we may not be able
538 to solve problems without frame unwind information
539
540config ARC_DBG_JUMP_LABEL
541 bool "Paranoid checks in Static Keys (jump labels) code"
542 depends on JUMP_LABEL
543 default y if STATIC_KEYS_SELFTEST
544 help
545 Enable paranoid checks and self-test of both ARC-specific and generic
546 part of static keys (jump labels) related code.
547endif
548
549config BUILTIN_DTB_NAME
550 string "Built in DTB"
551 default "nsim_700"
552 help
553 Set the name of the DTB to embed in the vmlinux binary.
554
555endmenu # "ARC Architecture Configuration"
556
557config ARCH_FORCE_MAX_ORDER
558 int "Maximum zone order"
559 default "11" if ARC_HUGEPAGE_16M
560 default "10"
561
562source "kernel/power/Kconfig"